xref: /OK3568_Linux_fs/kernel/sound/soc/sof/imx/imx8.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2019 NXP
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Author: Daniel Baluta <daniel.baluta@nxp.com>
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Hardware interface for audio DSP on i.MX8
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/firmware.h>
10*4882a593Smuzhiyun #include <linux/of_platform.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/pm_domain.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <sound/sof.h>
17*4882a593Smuzhiyun #include <sound/sof/xtensa.h>
18*4882a593Smuzhiyun #include <linux/firmware/imx/ipc.h>
19*4882a593Smuzhiyun #include <linux/firmware/imx/dsp.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/firmware/imx/svc/misc.h>
22*4882a593Smuzhiyun #include <dt-bindings/firmware/imx/rsrc.h>
23*4882a593Smuzhiyun #include "../ops.h"
24*4882a593Smuzhiyun #include "imx-common.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* DSP memories */
27*4882a593Smuzhiyun #define IRAM_OFFSET		0x10000
28*4882a593Smuzhiyun #define IRAM_SIZE		(2 * 1024)
29*4882a593Smuzhiyun #define DRAM0_OFFSET		0x0
30*4882a593Smuzhiyun #define DRAM0_SIZE		(32 * 1024)
31*4882a593Smuzhiyun #define DRAM1_OFFSET		0x8000
32*4882a593Smuzhiyun #define DRAM1_SIZE		(32 * 1024)
33*4882a593Smuzhiyun #define SYSRAM_OFFSET		0x18000
34*4882a593Smuzhiyun #define SYSRAM_SIZE		(256 * 1024)
35*4882a593Smuzhiyun #define SYSROM_OFFSET		0x58000
36*4882a593Smuzhiyun #define SYSROM_SIZE		(192 * 1024)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define RESET_VECTOR_VADDR	0x596f8000
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define MBOX_OFFSET	0x800000
41*4882a593Smuzhiyun #define MBOX_SIZE	0x1000
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct imx8_priv {
44*4882a593Smuzhiyun 	struct device *dev;
45*4882a593Smuzhiyun 	struct snd_sof_dev *sdev;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* DSP IPC handler */
48*4882a593Smuzhiyun 	struct imx_dsp_ipc *dsp_ipc;
49*4882a593Smuzhiyun 	struct platform_device *ipc_dev;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* System Controller IPC handler */
52*4882a593Smuzhiyun 	struct imx_sc_ipc *sc_ipc;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Power domain handling */
55*4882a593Smuzhiyun 	int num_domains;
56*4882a593Smuzhiyun 	struct device **pd_dev;
57*4882a593Smuzhiyun 	struct device_link **link;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
imx8_get_reply(struct snd_sof_dev * sdev)61*4882a593Smuzhiyun static void imx8_get_reply(struct snd_sof_dev *sdev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct snd_sof_ipc_msg *msg = sdev->msg;
64*4882a593Smuzhiyun 	struct sof_ipc_reply reply;
65*4882a593Smuzhiyun 	int ret = 0;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (!msg) {
68*4882a593Smuzhiyun 		dev_warn(sdev->dev, "unexpected ipc interrupt\n");
69*4882a593Smuzhiyun 		return;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* get reply */
73*4882a593Smuzhiyun 	sof_mailbox_read(sdev, sdev->host_box.offset, &reply, sizeof(reply));
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (reply.error < 0) {
76*4882a593Smuzhiyun 		memcpy(msg->reply_data, &reply, sizeof(reply));
77*4882a593Smuzhiyun 		ret = reply.error;
78*4882a593Smuzhiyun 	} else {
79*4882a593Smuzhiyun 		/* reply has correct size? */
80*4882a593Smuzhiyun 		if (reply.hdr.size != msg->reply_size) {
81*4882a593Smuzhiyun 			dev_err(sdev->dev, "error: reply expected %zu got %u bytes\n",
82*4882a593Smuzhiyun 				msg->reply_size, reply.hdr.size);
83*4882a593Smuzhiyun 			ret = -EINVAL;
84*4882a593Smuzhiyun 		}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 		/* read the message */
87*4882a593Smuzhiyun 		if (msg->reply_size > 0)
88*4882a593Smuzhiyun 			sof_mailbox_read(sdev, sdev->host_box.offset,
89*4882a593Smuzhiyun 					 msg->reply_data, msg->reply_size);
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	msg->reply_error = ret;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
imx8_get_mailbox_offset(struct snd_sof_dev * sdev)95*4882a593Smuzhiyun static int imx8_get_mailbox_offset(struct snd_sof_dev *sdev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	return MBOX_OFFSET;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
imx8_get_window_offset(struct snd_sof_dev * sdev,u32 id)100*4882a593Smuzhiyun static int imx8_get_window_offset(struct snd_sof_dev *sdev, u32 id)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	return MBOX_OFFSET;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
imx8_dsp_handle_reply(struct imx_dsp_ipc * ipc)105*4882a593Smuzhiyun static void imx8_dsp_handle_reply(struct imx_dsp_ipc *ipc)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct imx8_priv *priv = imx_dsp_get_data(ipc);
108*4882a593Smuzhiyun 	unsigned long flags;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->sdev->ipc_lock, flags);
111*4882a593Smuzhiyun 	imx8_get_reply(priv->sdev);
112*4882a593Smuzhiyun 	snd_sof_ipc_reply(priv->sdev, 0);
113*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->sdev->ipc_lock, flags);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
imx8_dsp_handle_request(struct imx_dsp_ipc * ipc)116*4882a593Smuzhiyun static void imx8_dsp_handle_request(struct imx_dsp_ipc *ipc)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct imx8_priv *priv = imx_dsp_get_data(ipc);
119*4882a593Smuzhiyun 	u32 p; /* panic code */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Read the message from the debug box. */
122*4882a593Smuzhiyun 	sof_mailbox_read(priv->sdev, priv->sdev->debug_box.offset + 4, &p, sizeof(p));
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Check to see if the message is a panic code (0x0dead***) */
125*4882a593Smuzhiyun 	if ((p & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC)
126*4882a593Smuzhiyun 		snd_sof_dsp_panic(priv->sdev, p);
127*4882a593Smuzhiyun 	else
128*4882a593Smuzhiyun 		snd_sof_ipc_msgs_rx(priv->sdev);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct imx_dsp_ops dsp_ops = {
132*4882a593Smuzhiyun 	.handle_reply		= imx8_dsp_handle_reply,
133*4882a593Smuzhiyun 	.handle_request		= imx8_dsp_handle_request,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
imx8_send_msg(struct snd_sof_dev * sdev,struct snd_sof_ipc_msg * msg)136*4882a593Smuzhiyun static int imx8_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct imx8_priv *priv = sdev->pdata->hw_pdata;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data,
141*4882a593Smuzhiyun 			  msg->msg_size);
142*4882a593Smuzhiyun 	imx_dsp_ring_doorbell(priv->dsp_ipc, 0);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return 0;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  * DSP control.
149*4882a593Smuzhiyun  */
imx8x_run(struct snd_sof_dev * sdev)150*4882a593Smuzhiyun static int imx8x_run(struct snd_sof_dev *sdev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct imx8_priv *dsp_priv = sdev->pdata->hw_pdata;
153*4882a593Smuzhiyun 	int ret;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	ret = imx_sc_misc_set_control(dsp_priv->sc_ipc, IMX_SC_R_DSP,
156*4882a593Smuzhiyun 				      IMX_SC_C_OFS_SEL, 1);
157*4882a593Smuzhiyun 	if (ret < 0) {
158*4882a593Smuzhiyun 		dev_err(sdev->dev, "Error system address offset source select\n");
159*4882a593Smuzhiyun 		return ret;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	ret = imx_sc_misc_set_control(dsp_priv->sc_ipc, IMX_SC_R_DSP,
163*4882a593Smuzhiyun 				      IMX_SC_C_OFS_AUDIO, 0x80);
164*4882a593Smuzhiyun 	if (ret < 0) {
165*4882a593Smuzhiyun 		dev_err(sdev->dev, "Error system address offset of AUDIO\n");
166*4882a593Smuzhiyun 		return ret;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ret = imx_sc_misc_set_control(dsp_priv->sc_ipc, IMX_SC_R_DSP,
170*4882a593Smuzhiyun 				      IMX_SC_C_OFS_PERIPH, 0x5A);
171*4882a593Smuzhiyun 	if (ret < 0) {
172*4882a593Smuzhiyun 		dev_err(sdev->dev, "Error system address offset of PERIPH %d\n",
173*4882a593Smuzhiyun 			ret);
174*4882a593Smuzhiyun 		return ret;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	ret = imx_sc_misc_set_control(dsp_priv->sc_ipc, IMX_SC_R_DSP,
178*4882a593Smuzhiyun 				      IMX_SC_C_OFS_IRQ, 0x51);
179*4882a593Smuzhiyun 	if (ret < 0) {
180*4882a593Smuzhiyun 		dev_err(sdev->dev, "Error system address offset of IRQ\n");
181*4882a593Smuzhiyun 		return ret;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	imx_sc_pm_cpu_start(dsp_priv->sc_ipc, IMX_SC_R_DSP, true,
185*4882a593Smuzhiyun 			    RESET_VECTOR_VADDR);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
imx8_run(struct snd_sof_dev * sdev)190*4882a593Smuzhiyun static int imx8_run(struct snd_sof_dev *sdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct imx8_priv *dsp_priv = sdev->pdata->hw_pdata;
193*4882a593Smuzhiyun 	int ret;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	ret = imx_sc_misc_set_control(dsp_priv->sc_ipc, IMX_SC_R_DSP,
196*4882a593Smuzhiyun 				      IMX_SC_C_OFS_SEL, 0);
197*4882a593Smuzhiyun 	if (ret < 0) {
198*4882a593Smuzhiyun 		dev_err(sdev->dev, "Error system address offset source select\n");
199*4882a593Smuzhiyun 		return ret;
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	imx_sc_pm_cpu_start(dsp_priv->sc_ipc, IMX_SC_R_DSP, true,
203*4882a593Smuzhiyun 			    RESET_VECTOR_VADDR);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
imx8_probe(struct snd_sof_dev * sdev)208*4882a593Smuzhiyun static int imx8_probe(struct snd_sof_dev *sdev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct platform_device *pdev =
211*4882a593Smuzhiyun 		container_of(sdev->dev, struct platform_device, dev);
212*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
213*4882a593Smuzhiyun 	struct device_node *res_node;
214*4882a593Smuzhiyun 	struct resource *mmio;
215*4882a593Smuzhiyun 	struct imx8_priv *priv;
216*4882a593Smuzhiyun 	struct resource res;
217*4882a593Smuzhiyun 	u32 base, size;
218*4882a593Smuzhiyun 	int ret = 0;
219*4882a593Smuzhiyun 	int i;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
222*4882a593Smuzhiyun 	if (!priv)
223*4882a593Smuzhiyun 		return -ENOMEM;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	sdev->pdata->hw_pdata = priv;
226*4882a593Smuzhiyun 	priv->dev = sdev->dev;
227*4882a593Smuzhiyun 	priv->sdev = sdev;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	/* power up device associated power domains */
230*4882a593Smuzhiyun 	priv->num_domains = of_count_phandle_with_args(np, "power-domains",
231*4882a593Smuzhiyun 						       "#power-domain-cells");
232*4882a593Smuzhiyun 	if (priv->num_domains < 0) {
233*4882a593Smuzhiyun 		dev_err(sdev->dev, "no power-domains property in %pOF\n", np);
234*4882a593Smuzhiyun 		return priv->num_domains;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	priv->pd_dev = devm_kmalloc_array(&pdev->dev, priv->num_domains,
238*4882a593Smuzhiyun 					  sizeof(*priv->pd_dev), GFP_KERNEL);
239*4882a593Smuzhiyun 	if (!priv->pd_dev)
240*4882a593Smuzhiyun 		return -ENOMEM;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	priv->link = devm_kmalloc_array(&pdev->dev, priv->num_domains,
243*4882a593Smuzhiyun 					sizeof(*priv->link), GFP_KERNEL);
244*4882a593Smuzhiyun 	if (!priv->link)
245*4882a593Smuzhiyun 		return -ENOMEM;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (i = 0; i < priv->num_domains; i++) {
248*4882a593Smuzhiyun 		priv->pd_dev[i] = dev_pm_domain_attach_by_id(&pdev->dev, i);
249*4882a593Smuzhiyun 		if (IS_ERR(priv->pd_dev[i])) {
250*4882a593Smuzhiyun 			ret = PTR_ERR(priv->pd_dev[i]);
251*4882a593Smuzhiyun 			goto exit_unroll_pm;
252*4882a593Smuzhiyun 		}
253*4882a593Smuzhiyun 		priv->link[i] = device_link_add(&pdev->dev, priv->pd_dev[i],
254*4882a593Smuzhiyun 						DL_FLAG_STATELESS |
255*4882a593Smuzhiyun 						DL_FLAG_PM_RUNTIME |
256*4882a593Smuzhiyun 						DL_FLAG_RPM_ACTIVE);
257*4882a593Smuzhiyun 		if (!priv->link[i]) {
258*4882a593Smuzhiyun 			ret = -ENOMEM;
259*4882a593Smuzhiyun 			dev_pm_domain_detach(priv->pd_dev[i], false);
260*4882a593Smuzhiyun 			goto exit_unroll_pm;
261*4882a593Smuzhiyun 		}
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	ret = imx_scu_get_handle(&priv->sc_ipc);
265*4882a593Smuzhiyun 	if (ret) {
266*4882a593Smuzhiyun 		dev_err(sdev->dev, "Cannot obtain SCU handle (err = %d)\n",
267*4882a593Smuzhiyun 			ret);
268*4882a593Smuzhiyun 		goto exit_unroll_pm;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	priv->ipc_dev = platform_device_register_data(sdev->dev, "imx-dsp",
272*4882a593Smuzhiyun 						      PLATFORM_DEVID_NONE,
273*4882a593Smuzhiyun 						      pdev, sizeof(*pdev));
274*4882a593Smuzhiyun 	if (IS_ERR(priv->ipc_dev)) {
275*4882a593Smuzhiyun 		ret = PTR_ERR(priv->ipc_dev);
276*4882a593Smuzhiyun 		goto exit_unroll_pm;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	priv->dsp_ipc = dev_get_drvdata(&priv->ipc_dev->dev);
280*4882a593Smuzhiyun 	if (!priv->dsp_ipc) {
281*4882a593Smuzhiyun 		/* DSP IPC driver not probed yet, try later */
282*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
283*4882a593Smuzhiyun 		dev_err(sdev->dev, "Failed to get drvdata\n");
284*4882a593Smuzhiyun 		goto exit_pdev_unregister;
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	imx_dsp_set_data(priv->dsp_ipc, priv);
288*4882a593Smuzhiyun 	priv->dsp_ipc->ops = &dsp_ops;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* DSP base */
291*4882a593Smuzhiyun 	mmio = platform_get_resource(pdev, IORESOURCE_MEM, 0);
292*4882a593Smuzhiyun 	if (mmio) {
293*4882a593Smuzhiyun 		base = mmio->start;
294*4882a593Smuzhiyun 		size = resource_size(mmio);
295*4882a593Smuzhiyun 	} else {
296*4882a593Smuzhiyun 		dev_err(sdev->dev, "error: failed to get DSP base at idx 0\n");
297*4882a593Smuzhiyun 		ret = -EINVAL;
298*4882a593Smuzhiyun 		goto exit_pdev_unregister;
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	sdev->bar[SOF_FW_BLK_TYPE_IRAM] = devm_ioremap(sdev->dev, base, size);
302*4882a593Smuzhiyun 	if (!sdev->bar[SOF_FW_BLK_TYPE_IRAM]) {
303*4882a593Smuzhiyun 		dev_err(sdev->dev, "failed to ioremap base 0x%x size 0x%x\n",
304*4882a593Smuzhiyun 			base, size);
305*4882a593Smuzhiyun 		ret = -ENODEV;
306*4882a593Smuzhiyun 		goto exit_pdev_unregister;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 	sdev->mmio_bar = SOF_FW_BLK_TYPE_IRAM;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	res_node = of_parse_phandle(np, "memory-region", 0);
311*4882a593Smuzhiyun 	if (!res_node) {
312*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get memory region node\n");
313*4882a593Smuzhiyun 		ret = -ENODEV;
314*4882a593Smuzhiyun 		goto exit_pdev_unregister;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	ret = of_address_to_resource(res_node, 0, &res);
318*4882a593Smuzhiyun 	if (ret) {
319*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get reserved region address\n");
320*4882a593Smuzhiyun 		goto exit_pdev_unregister;
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	sdev->bar[SOF_FW_BLK_TYPE_SRAM] = devm_ioremap_wc(sdev->dev, res.start,
324*4882a593Smuzhiyun 							  resource_size(&res));
325*4882a593Smuzhiyun 	if (!sdev->bar[SOF_FW_BLK_TYPE_SRAM]) {
326*4882a593Smuzhiyun 		dev_err(sdev->dev, "failed to ioremap mem 0x%x size 0x%x\n",
327*4882a593Smuzhiyun 			base, size);
328*4882a593Smuzhiyun 		ret = -ENOMEM;
329*4882a593Smuzhiyun 		goto exit_pdev_unregister;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	sdev->mailbox_bar = SOF_FW_BLK_TYPE_SRAM;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* set default mailbox offset for FW ready message */
334*4882a593Smuzhiyun 	sdev->dsp_box.offset = MBOX_OFFSET;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return 0;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun exit_pdev_unregister:
339*4882a593Smuzhiyun 	platform_device_unregister(priv->ipc_dev);
340*4882a593Smuzhiyun exit_unroll_pm:
341*4882a593Smuzhiyun 	while (--i >= 0) {
342*4882a593Smuzhiyun 		device_link_del(priv->link[i]);
343*4882a593Smuzhiyun 		dev_pm_domain_detach(priv->pd_dev[i], false);
344*4882a593Smuzhiyun 	}
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return ret;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
imx8_remove(struct snd_sof_dev * sdev)349*4882a593Smuzhiyun static int imx8_remove(struct snd_sof_dev *sdev)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	struct imx8_priv *priv = sdev->pdata->hw_pdata;
352*4882a593Smuzhiyun 	int i;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	platform_device_unregister(priv->ipc_dev);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	for (i = 0; i < priv->num_domains; i++) {
357*4882a593Smuzhiyun 		device_link_del(priv->link[i]);
358*4882a593Smuzhiyun 		dev_pm_domain_detach(priv->pd_dev[i], false);
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	return 0;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* on i.MX8 there is 1 to 1 match between type and BAR idx */
imx8_get_bar_index(struct snd_sof_dev * sdev,u32 type)365*4882a593Smuzhiyun static int imx8_get_bar_index(struct snd_sof_dev *sdev, u32 type)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	return type;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
imx8_ipc_msg_data(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream,void * p,size_t sz)370*4882a593Smuzhiyun static void imx8_ipc_msg_data(struct snd_sof_dev *sdev,
371*4882a593Smuzhiyun 			      struct snd_pcm_substream *substream,
372*4882a593Smuzhiyun 			      void *p, size_t sz)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	sof_mailbox_read(sdev, sdev->dsp_box.offset, p, sz);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
imx8_ipc_pcm_params(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream,const struct sof_ipc_pcm_params_reply * reply)377*4882a593Smuzhiyun static int imx8_ipc_pcm_params(struct snd_sof_dev *sdev,
378*4882a593Smuzhiyun 			       struct snd_pcm_substream *substream,
379*4882a593Smuzhiyun 			       const struct sof_ipc_pcm_params_reply *reply)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static struct snd_soc_dai_driver imx8_dai[] = {
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	.name = "esai0",
387*4882a593Smuzhiyun 	.playback = {
388*4882a593Smuzhiyun 		.channels_min = 1,
389*4882a593Smuzhiyun 		.channels_max = 8,
390*4882a593Smuzhiyun 	},
391*4882a593Smuzhiyun 	.capture = {
392*4882a593Smuzhiyun 		.channels_min = 1,
393*4882a593Smuzhiyun 		.channels_max = 8,
394*4882a593Smuzhiyun 	},
395*4882a593Smuzhiyun },
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	.name = "sai1",
398*4882a593Smuzhiyun 	.playback = {
399*4882a593Smuzhiyun 		.channels_min = 1,
400*4882a593Smuzhiyun 		.channels_max = 32,
401*4882a593Smuzhiyun 	},
402*4882a593Smuzhiyun 	.capture = {
403*4882a593Smuzhiyun 		.channels_min = 1,
404*4882a593Smuzhiyun 		.channels_max = 32,
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun },
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /* i.MX8 ops */
410*4882a593Smuzhiyun struct snd_sof_dsp_ops sof_imx8_ops = {
411*4882a593Smuzhiyun 	/* probe and remove */
412*4882a593Smuzhiyun 	.probe		= imx8_probe,
413*4882a593Smuzhiyun 	.remove		= imx8_remove,
414*4882a593Smuzhiyun 	/* DSP core boot */
415*4882a593Smuzhiyun 	.run		= imx8_run,
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	/* Block IO */
418*4882a593Smuzhiyun 	.block_read	= sof_block_read,
419*4882a593Smuzhiyun 	.block_write	= sof_block_write,
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* Module IO */
422*4882a593Smuzhiyun 	.read64	= sof_io_read64,
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* ipc */
425*4882a593Smuzhiyun 	.send_msg	= imx8_send_msg,
426*4882a593Smuzhiyun 	.fw_ready	= sof_fw_ready,
427*4882a593Smuzhiyun 	.get_mailbox_offset	= imx8_get_mailbox_offset,
428*4882a593Smuzhiyun 	.get_window_offset	= imx8_get_window_offset,
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	.ipc_msg_data	= imx8_ipc_msg_data,
431*4882a593Smuzhiyun 	.ipc_pcm_params	= imx8_ipc_pcm_params,
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* module loading */
434*4882a593Smuzhiyun 	.load_module	= snd_sof_parse_module_memcpy,
435*4882a593Smuzhiyun 	.get_bar_index	= imx8_get_bar_index,
436*4882a593Smuzhiyun 	/* firmware loading */
437*4882a593Smuzhiyun 	.load_firmware	= snd_sof_load_firmware_memcpy,
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* Debug information */
440*4882a593Smuzhiyun 	.dbg_dump = imx8_dump,
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* Firmware ops */
443*4882a593Smuzhiyun 	.arch_ops = &sof_xtensa_arch_ops,
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* DAI drivers */
446*4882a593Smuzhiyun 	.drv = imx8_dai,
447*4882a593Smuzhiyun 	.num_drv = ARRAY_SIZE(imx8_dai),
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	/* ALSA HW info flags */
450*4882a593Smuzhiyun 	.hw_info =	SNDRV_PCM_INFO_MMAP |
451*4882a593Smuzhiyun 			SNDRV_PCM_INFO_MMAP_VALID |
452*4882a593Smuzhiyun 			SNDRV_PCM_INFO_INTERLEAVED |
453*4882a593Smuzhiyun 			SNDRV_PCM_INFO_PAUSE |
454*4882a593Smuzhiyun 			SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun EXPORT_SYMBOL(sof_imx8_ops);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /* i.MX8X ops */
459*4882a593Smuzhiyun struct snd_sof_dsp_ops sof_imx8x_ops = {
460*4882a593Smuzhiyun 	/* probe and remove */
461*4882a593Smuzhiyun 	.probe		= imx8_probe,
462*4882a593Smuzhiyun 	.remove		= imx8_remove,
463*4882a593Smuzhiyun 	/* DSP core boot */
464*4882a593Smuzhiyun 	.run		= imx8x_run,
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	/* Block IO */
467*4882a593Smuzhiyun 	.block_read	= sof_block_read,
468*4882a593Smuzhiyun 	.block_write	= sof_block_write,
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/* Module IO */
471*4882a593Smuzhiyun 	.read64	= sof_io_read64,
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* ipc */
474*4882a593Smuzhiyun 	.send_msg	= imx8_send_msg,
475*4882a593Smuzhiyun 	.fw_ready	= sof_fw_ready,
476*4882a593Smuzhiyun 	.get_mailbox_offset	= imx8_get_mailbox_offset,
477*4882a593Smuzhiyun 	.get_window_offset	= imx8_get_window_offset,
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	.ipc_msg_data	= imx8_ipc_msg_data,
480*4882a593Smuzhiyun 	.ipc_pcm_params	= imx8_ipc_pcm_params,
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* module loading */
483*4882a593Smuzhiyun 	.load_module	= snd_sof_parse_module_memcpy,
484*4882a593Smuzhiyun 	.get_bar_index	= imx8_get_bar_index,
485*4882a593Smuzhiyun 	/* firmware loading */
486*4882a593Smuzhiyun 	.load_firmware	= snd_sof_load_firmware_memcpy,
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Debug information */
489*4882a593Smuzhiyun 	.dbg_dump = imx8_dump,
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* Firmware ops */
492*4882a593Smuzhiyun 	.arch_ops = &sof_xtensa_arch_ops,
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* DAI drivers */
495*4882a593Smuzhiyun 	.drv = imx8_dai,
496*4882a593Smuzhiyun 	.num_drv = ARRAY_SIZE(imx8_dai),
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* ALSA HW info flags */
499*4882a593Smuzhiyun 	.hw_info =	SNDRV_PCM_INFO_MMAP |
500*4882a593Smuzhiyun 			SNDRV_PCM_INFO_MMAP_VALID |
501*4882a593Smuzhiyun 			SNDRV_PCM_INFO_INTERLEAVED |
502*4882a593Smuzhiyun 			SNDRV_PCM_INFO_PAUSE |
503*4882a593Smuzhiyun 			SNDRV_PCM_INFO_NO_PERIOD_WAKEUP
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun EXPORT_SYMBOL(sof_imx8x_ops);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun MODULE_IMPORT_NS(SND_SOC_SOF_XTENSA);
508*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
509