xref: /OK3568_Linux_fs/kernel/sound/soc/sirf/sirf-usp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * SiRF USP in I2S/DSP mode
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/of.h>
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/pm_runtime.h>
12*4882a593Smuzhiyun #include <sound/soc.h>
13*4882a593Smuzhiyun #include <sound/pcm_params.h>
14*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "sirf-usp.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct sirf_usp {
19*4882a593Smuzhiyun 	struct regmap *regmap;
20*4882a593Smuzhiyun 	struct clk *clk;
21*4882a593Smuzhiyun 	u32 mode1_reg;
22*4882a593Smuzhiyun 	u32 mode2_reg;
23*4882a593Smuzhiyun 	int daifmt_format;
24*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data playback_dma_data;
25*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data capture_dma_data;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
sirf_usp_tx_enable(struct sirf_usp * usp)28*4882a593Smuzhiyun static void sirf_usp_tx_enable(struct sirf_usp *usp)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_TX_FIFO_OP,
31*4882a593Smuzhiyun 		USP_TX_FIFO_RESET, USP_TX_FIFO_RESET);
32*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_TX_FIFO_OP, 0);
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_TX_FIFO_OP,
35*4882a593Smuzhiyun 		USP_TX_FIFO_START, USP_TX_FIFO_START);
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_TX_RX_ENABLE,
38*4882a593Smuzhiyun 		USP_TX_ENA, USP_TX_ENA);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
sirf_usp_tx_disable(struct sirf_usp * usp)41*4882a593Smuzhiyun static void sirf_usp_tx_disable(struct sirf_usp *usp)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_TX_RX_ENABLE,
44*4882a593Smuzhiyun 		USP_TX_ENA, ~USP_TX_ENA);
45*4882a593Smuzhiyun 	/* FIFO stop */
46*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_TX_FIFO_OP, 0);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
sirf_usp_rx_enable(struct sirf_usp * usp)49*4882a593Smuzhiyun static void sirf_usp_rx_enable(struct sirf_usp *usp)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_RX_FIFO_OP,
52*4882a593Smuzhiyun 		USP_RX_FIFO_RESET, USP_RX_FIFO_RESET);
53*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_RX_FIFO_OP, 0);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_RX_FIFO_OP,
56*4882a593Smuzhiyun 		USP_RX_FIFO_START, USP_RX_FIFO_START);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_TX_RX_ENABLE,
59*4882a593Smuzhiyun 		USP_RX_ENA, USP_RX_ENA);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
sirf_usp_rx_disable(struct sirf_usp * usp)62*4882a593Smuzhiyun static void sirf_usp_rx_disable(struct sirf_usp *usp)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_TX_RX_ENABLE,
65*4882a593Smuzhiyun 		USP_RX_ENA, ~USP_RX_ENA);
66*4882a593Smuzhiyun 	/* FIFO stop */
67*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_RX_FIFO_OP, 0);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
sirf_usp_pcm_dai_probe(struct snd_soc_dai * dai)70*4882a593Smuzhiyun static int sirf_usp_pcm_dai_probe(struct snd_soc_dai *dai)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct sirf_usp *usp = snd_soc_dai_get_drvdata(dai);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(dai, &usp->playback_dma_data,
75*4882a593Smuzhiyun 			&usp->capture_dma_data);
76*4882a593Smuzhiyun 	return 0;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
sirf_usp_pcm_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)79*4882a593Smuzhiyun static int sirf_usp_pcm_set_dai_fmt(struct snd_soc_dai *dai,
80*4882a593Smuzhiyun 		unsigned int fmt)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct sirf_usp *usp = snd_soc_dai_get_drvdata(dai);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* set master/slave audio interface */
85*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
86*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
87*4882a593Smuzhiyun 		break;
88*4882a593Smuzhiyun 	default:
89*4882a593Smuzhiyun 		dev_err(dai->dev, "Only CBM and CFM supported\n");
90*4882a593Smuzhiyun 		return -EINVAL;
91*4882a593Smuzhiyun 	}
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
94*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
95*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
96*4882a593Smuzhiyun 		usp->daifmt_format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
97*4882a593Smuzhiyun 		break;
98*4882a593Smuzhiyun 	default:
99*4882a593Smuzhiyun 		dev_err(dai->dev, "Only I2S and DSP_A format supported\n");
100*4882a593Smuzhiyun 		return -EINVAL;
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
104*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
105*4882a593Smuzhiyun 		break;
106*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
107*4882a593Smuzhiyun 		usp->daifmt_format |= (fmt & SND_SOC_DAIFMT_INV_MASK);
108*4882a593Smuzhiyun 		break;
109*4882a593Smuzhiyun 	default:
110*4882a593Smuzhiyun 		return -EINVAL;
111*4882a593Smuzhiyun 	}
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
sirf_usp_i2s_init(struct sirf_usp * usp)116*4882a593Smuzhiyun static void sirf_usp_i2s_init(struct sirf_usp *usp)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	/* Configure RISC mode */
119*4882a593Smuzhiyun 	regmap_update_bits(usp->regmap, USP_RISC_DSP_MODE,
120*4882a593Smuzhiyun 		USP_RISC_DSP_SEL, ~USP_RISC_DSP_SEL);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/*
123*4882a593Smuzhiyun 	 * Configure DMA IO Length register
124*4882a593Smuzhiyun 	 * Set no limit, USP can receive data continuously until it is diabled
125*4882a593Smuzhiyun 	 */
126*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_TX_DMA_IO_LEN, 0);
127*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_RX_DMA_IO_LEN, 0);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* Configure Mode2 register */
130*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_MODE2, (1 << USP_RXD_DELAY_LEN_OFFSET) |
131*4882a593Smuzhiyun 		(0 << USP_TXD_DELAY_LEN_OFFSET) |
132*4882a593Smuzhiyun 		USP_TFS_CLK_SLAVE_MODE | USP_RFS_CLK_SLAVE_MODE);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Configure Mode1 register */
135*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_MODE1,
136*4882a593Smuzhiyun 		USP_SYNC_MODE | USP_EN | USP_TXD_ACT_EDGE_FALLING |
137*4882a593Smuzhiyun 		USP_RFS_ACT_LEVEL_LOGIC1 | USP_TFS_ACT_LEVEL_LOGIC1 |
138*4882a593Smuzhiyun 		USP_TX_UFLOW_REPEAT_ZERO | USP_CLOCK_MODE_SLAVE);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Configure RX DMA IO Control register */
141*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_RX_DMA_IO_CTRL, 0);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* Congiure RX FIFO Control register */
144*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_RX_FIFO_CTRL,
145*4882a593Smuzhiyun 		(USP_RX_FIFO_THRESHOLD << USP_RX_FIFO_THD_OFFSET) |
146*4882a593Smuzhiyun 		(USP_TX_RX_FIFO_WIDTH_DWORD << USP_RX_FIFO_WIDTH_OFFSET));
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* Congiure RX FIFO Level Check register */
149*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_RX_FIFO_LEVEL_CHK,
150*4882a593Smuzhiyun 		RX_FIFO_SC(0x04) | RX_FIFO_LC(0x0E) | RX_FIFO_HC(0x1B));
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Configure TX DMA IO Control register*/
153*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_TX_DMA_IO_CTRL, 0);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Configure TX FIFO Control register */
156*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_TX_FIFO_CTRL,
157*4882a593Smuzhiyun 		(USP_TX_FIFO_THRESHOLD << USP_TX_FIFO_THD_OFFSET) |
158*4882a593Smuzhiyun 		(USP_TX_RX_FIFO_WIDTH_DWORD << USP_TX_FIFO_WIDTH_OFFSET));
159*4882a593Smuzhiyun 	/* Congiure TX FIFO Level Check register */
160*4882a593Smuzhiyun 	regmap_write(usp->regmap, USP_TX_FIFO_LEVEL_CHK,
161*4882a593Smuzhiyun 		TX_FIFO_SC(0x1B) | TX_FIFO_LC(0x0E) | TX_FIFO_HC(0x04));
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
sirf_usp_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)164*4882a593Smuzhiyun static int sirf_usp_pcm_hw_params(struct snd_pcm_substream *substream,
165*4882a593Smuzhiyun 		struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct sirf_usp *usp = snd_soc_dai_get_drvdata(dai);
168*4882a593Smuzhiyun 	u32 data_len, frame_len, shifter_len;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	switch (params_format(params)) {
171*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
172*4882a593Smuzhiyun 		data_len = 16;
173*4882a593Smuzhiyun 		frame_len = 16;
174*4882a593Smuzhiyun 		break;
175*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_LE:
176*4882a593Smuzhiyun 		data_len = 24;
177*4882a593Smuzhiyun 		frame_len = 32;
178*4882a593Smuzhiyun 		break;
179*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_3LE:
180*4882a593Smuzhiyun 		data_len = 24;
181*4882a593Smuzhiyun 		frame_len = 24;
182*4882a593Smuzhiyun 		break;
183*4882a593Smuzhiyun 	default:
184*4882a593Smuzhiyun 		dev_err(dai->dev, "Format unsupported\n");
185*4882a593Smuzhiyun 		return -EINVAL;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	shifter_len = data_len;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	switch (usp->daifmt_format & SND_SOC_DAIFMT_FORMAT_MASK) {
191*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
192*4882a593Smuzhiyun 		regmap_update_bits(usp->regmap, USP_RX_FRAME_CTRL,
193*4882a593Smuzhiyun 			USP_I2S_SYNC_CHG, USP_I2S_SYNC_CHG);
194*4882a593Smuzhiyun 		break;
195*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
196*4882a593Smuzhiyun 		regmap_update_bits(usp->regmap, USP_RX_FRAME_CTRL,
197*4882a593Smuzhiyun 			USP_I2S_SYNC_CHG, 0);
198*4882a593Smuzhiyun 		frame_len = data_len * params_channels(params);
199*4882a593Smuzhiyun 		data_len = frame_len;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	default:
202*4882a593Smuzhiyun 		dev_err(dai->dev, "Only support I2S and DSP_A mode\n");
203*4882a593Smuzhiyun 		return -EINVAL;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	switch (usp->daifmt_format & SND_SOC_DAIFMT_INV_MASK) {
207*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
208*4882a593Smuzhiyun 		break;
209*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
210*4882a593Smuzhiyun 		regmap_update_bits(usp->regmap, USP_MODE1,
211*4882a593Smuzhiyun 			USP_RXD_ACT_EDGE_FALLING | USP_TXD_ACT_EDGE_FALLING,
212*4882a593Smuzhiyun 			USP_RXD_ACT_EDGE_FALLING);
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	default:
215*4882a593Smuzhiyun 		return -EINVAL;
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
219*4882a593Smuzhiyun 		regmap_update_bits(usp->regmap, USP_TX_FRAME_CTRL,
220*4882a593Smuzhiyun 			USP_TXC_DATA_LEN_MASK | USP_TXC_FRAME_LEN_MASK
221*4882a593Smuzhiyun 			| USP_TXC_SHIFTER_LEN_MASK | USP_TXC_SLAVE_CLK_SAMPLE,
222*4882a593Smuzhiyun 			((data_len - 1) << USP_TXC_DATA_LEN_OFFSET)
223*4882a593Smuzhiyun 			| ((frame_len - 1) << USP_TXC_FRAME_LEN_OFFSET)
224*4882a593Smuzhiyun 			| ((shifter_len - 1) << USP_TXC_SHIFTER_LEN_OFFSET)
225*4882a593Smuzhiyun 			| USP_TXC_SLAVE_CLK_SAMPLE);
226*4882a593Smuzhiyun 	else
227*4882a593Smuzhiyun 		regmap_update_bits(usp->regmap, USP_RX_FRAME_CTRL,
228*4882a593Smuzhiyun 			USP_RXC_DATA_LEN_MASK | USP_RXC_FRAME_LEN_MASK
229*4882a593Smuzhiyun 			| USP_RXC_SHIFTER_LEN_MASK | USP_SINGLE_SYNC_MODE,
230*4882a593Smuzhiyun 			((data_len - 1) << USP_RXC_DATA_LEN_OFFSET)
231*4882a593Smuzhiyun 			| ((frame_len - 1) << USP_RXC_FRAME_LEN_OFFSET)
232*4882a593Smuzhiyun 			| ((shifter_len - 1) << USP_RXC_SHIFTER_LEN_OFFSET)
233*4882a593Smuzhiyun 			| USP_SINGLE_SYNC_MODE);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
sirf_usp_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)238*4882a593Smuzhiyun static int sirf_usp_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
239*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct sirf_usp *usp = snd_soc_dai_get_drvdata(dai);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	switch (cmd) {
244*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
245*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
246*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
247*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
248*4882a593Smuzhiyun 			sirf_usp_tx_enable(usp);
249*4882a593Smuzhiyun 		else
250*4882a593Smuzhiyun 			sirf_usp_rx_enable(usp);
251*4882a593Smuzhiyun 		break;
252*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
253*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
254*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
255*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
256*4882a593Smuzhiyun 			sirf_usp_tx_disable(usp);
257*4882a593Smuzhiyun 		else
258*4882a593Smuzhiyun 			sirf_usp_rx_disable(usp);
259*4882a593Smuzhiyun 		break;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const struct snd_soc_dai_ops sirf_usp_pcm_dai_ops = {
266*4882a593Smuzhiyun 	.trigger = sirf_usp_pcm_trigger,
267*4882a593Smuzhiyun 	.set_fmt = sirf_usp_pcm_set_dai_fmt,
268*4882a593Smuzhiyun 	.hw_params = sirf_usp_pcm_hw_params,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static struct snd_soc_dai_driver sirf_usp_pcm_dai = {
272*4882a593Smuzhiyun 	.probe = sirf_usp_pcm_dai_probe,
273*4882a593Smuzhiyun 	.name = "sirf-usp-pcm",
274*4882a593Smuzhiyun 	.id = 0,
275*4882a593Smuzhiyun 	.playback = {
276*4882a593Smuzhiyun 		.stream_name = "SiRF USP PCM Playback",
277*4882a593Smuzhiyun 		.channels_min = 1,
278*4882a593Smuzhiyun 		.channels_max = 2,
279*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_192000,
280*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
281*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_3LE,
282*4882a593Smuzhiyun 	},
283*4882a593Smuzhiyun 	.capture = {
284*4882a593Smuzhiyun 		.stream_name = "SiRF USP PCM Capture",
285*4882a593Smuzhiyun 		.channels_min = 1,
286*4882a593Smuzhiyun 		.channels_max = 2,
287*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_192000,
288*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
289*4882a593Smuzhiyun 			SNDRV_PCM_FMTBIT_S24_3LE,
290*4882a593Smuzhiyun 	},
291*4882a593Smuzhiyun 	.ops = &sirf_usp_pcm_dai_ops,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
sirf_usp_pcm_runtime_suspend(struct device * dev)294*4882a593Smuzhiyun static int sirf_usp_pcm_runtime_suspend(struct device *dev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct sirf_usp *usp = dev_get_drvdata(dev);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	clk_disable_unprepare(usp->clk);
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
sirf_usp_pcm_runtime_resume(struct device * dev)302*4882a593Smuzhiyun static int sirf_usp_pcm_runtime_resume(struct device *dev)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct sirf_usp *usp = dev_get_drvdata(dev);
305*4882a593Smuzhiyun 	int ret;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	ret = clk_prepare_enable(usp->clk);
308*4882a593Smuzhiyun 	if (ret) {
309*4882a593Smuzhiyun 		dev_err(dev, "clk_enable failed: %d\n", ret);
310*4882a593Smuzhiyun 		return ret;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 	sirf_usp_i2s_init(usp);
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
sirf_usp_pcm_suspend(struct device * dev)317*4882a593Smuzhiyun static int sirf_usp_pcm_suspend(struct device *dev)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	struct sirf_usp *usp = dev_get_drvdata(dev);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(dev)) {
322*4882a593Smuzhiyun 		regmap_read(usp->regmap, USP_MODE1, &usp->mode1_reg);
323*4882a593Smuzhiyun 		regmap_read(usp->regmap, USP_MODE2, &usp->mode2_reg);
324*4882a593Smuzhiyun 		sirf_usp_pcm_runtime_suspend(dev);
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
sirf_usp_pcm_resume(struct device * dev)329*4882a593Smuzhiyun static int sirf_usp_pcm_resume(struct device *dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct sirf_usp *usp = dev_get_drvdata(dev);
332*4882a593Smuzhiyun 	int ret;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(dev)) {
335*4882a593Smuzhiyun 		ret = sirf_usp_pcm_runtime_resume(dev);
336*4882a593Smuzhiyun 		if (ret)
337*4882a593Smuzhiyun 			return ret;
338*4882a593Smuzhiyun 		regmap_write(usp->regmap, USP_MODE1, usp->mode1_reg);
339*4882a593Smuzhiyun 		regmap_write(usp->regmap, USP_MODE2, usp->mode2_reg);
340*4882a593Smuzhiyun 	}
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun #endif
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static const struct snd_soc_component_driver sirf_usp_component = {
346*4882a593Smuzhiyun 	.name		= "sirf-usp",
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun static const struct regmap_config sirf_usp_regmap_config = {
350*4882a593Smuzhiyun 	.reg_bits = 32,
351*4882a593Smuzhiyun 	.reg_stride = 4,
352*4882a593Smuzhiyun 	.val_bits = 32,
353*4882a593Smuzhiyun 	.max_register = USP_RX_FIFO_DATA,
354*4882a593Smuzhiyun 	.cache_type = REGCACHE_NONE,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
sirf_usp_pcm_probe(struct platform_device * pdev)357*4882a593Smuzhiyun static int sirf_usp_pcm_probe(struct platform_device *pdev)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun 	int ret;
360*4882a593Smuzhiyun 	struct sirf_usp *usp;
361*4882a593Smuzhiyun 	void __iomem *base;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	usp = devm_kzalloc(&pdev->dev, sizeof(struct sirf_usp),
364*4882a593Smuzhiyun 			GFP_KERNEL);
365*4882a593Smuzhiyun 	if (!usp)
366*4882a593Smuzhiyun 		return -ENOMEM;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	platform_set_drvdata(pdev, usp);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	base = devm_platform_ioremap_resource(pdev, 0);
371*4882a593Smuzhiyun 	if (IS_ERR(base))
372*4882a593Smuzhiyun 		return PTR_ERR(base);
373*4882a593Smuzhiyun 	usp->regmap = devm_regmap_init_mmio(&pdev->dev, base,
374*4882a593Smuzhiyun 					    &sirf_usp_regmap_config);
375*4882a593Smuzhiyun 	if (IS_ERR(usp->regmap))
376*4882a593Smuzhiyun 		return PTR_ERR(usp->regmap);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	usp->clk = devm_clk_get(&pdev->dev, NULL);
379*4882a593Smuzhiyun 	if (IS_ERR(usp->clk)) {
380*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Get clock failed.\n");
381*4882a593Smuzhiyun 		return PTR_ERR(usp->clk);
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
385*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev)) {
386*4882a593Smuzhiyun 		ret = sirf_usp_pcm_runtime_resume(&pdev->dev);
387*4882a593Smuzhiyun 		if (ret)
388*4882a593Smuzhiyun 			return ret;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev, &sirf_usp_component,
392*4882a593Smuzhiyun 		&sirf_usp_pcm_dai, 1);
393*4882a593Smuzhiyun 	if (ret) {
394*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Register Audio SoC dai failed.\n");
395*4882a593Smuzhiyun 		return ret;
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 	return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
sirf_usp_pcm_remove(struct platform_device * pdev)400*4882a593Smuzhiyun static int sirf_usp_pcm_remove(struct platform_device *pdev)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev))
403*4882a593Smuzhiyun 		sirf_usp_pcm_runtime_suspend(&pdev->dev);
404*4882a593Smuzhiyun 	else
405*4882a593Smuzhiyun 		pm_runtime_disable(&pdev->dev);
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun static const struct of_device_id sirf_usp_pcm_of_match[] = {
410*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-usp-pcm", },
411*4882a593Smuzhiyun 	{}
412*4882a593Smuzhiyun };
413*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sirf_usp_pcm_of_match);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const struct dev_pm_ops sirf_usp_pcm_pm_ops = {
416*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(sirf_usp_pcm_runtime_suspend,
417*4882a593Smuzhiyun 		sirf_usp_pcm_runtime_resume, NULL)
418*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(sirf_usp_pcm_suspend, sirf_usp_pcm_resume)
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static struct platform_driver sirf_usp_pcm_driver = {
422*4882a593Smuzhiyun 	.driver = {
423*4882a593Smuzhiyun 		.name = "sirf-usp-pcm",
424*4882a593Smuzhiyun 		.of_match_table = sirf_usp_pcm_of_match,
425*4882a593Smuzhiyun 		.pm = &sirf_usp_pcm_pm_ops,
426*4882a593Smuzhiyun 	},
427*4882a593Smuzhiyun 	.probe = sirf_usp_pcm_probe,
428*4882a593Smuzhiyun 	.remove = sirf_usp_pcm_remove,
429*4882a593Smuzhiyun };
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun module_platform_driver(sirf_usp_pcm_driver);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun MODULE_DESCRIPTION("SiRF SoC USP PCM bus driver");
434*4882a593Smuzhiyun MODULE_AUTHOR("RongJun Ying <Rongjun.Ying@csr.com>");
435*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
436