1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Renesas R-Car Gen1 SRU/SSI support
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2013 Renesas Solutions Corp.
6*4882a593Smuzhiyun // Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * #define DEBUG
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * you can also add below in
12*4882a593Smuzhiyun * ${LINUX}/drivers/base/regmap/regmap.c
13*4882a593Smuzhiyun * for regmap debug
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * #define LOG_DEVICE "xxxx.rcar_sound"
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "rsnd.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun struct rsnd_gen {
21*4882a593Smuzhiyun struct rsnd_gen_ops *ops;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* RSND_BASE_MAX base */
24*4882a593Smuzhiyun void __iomem *base[RSND_BASE_MAX];
25*4882a593Smuzhiyun phys_addr_t res[RSND_BASE_MAX];
26*4882a593Smuzhiyun struct regmap *regmap[RSND_BASE_MAX];
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* RSND_REG_MAX base */
29*4882a593Smuzhiyun struct regmap_field *regs[REG_MAX];
30*4882a593Smuzhiyun const char *reg_name[REG_MAX];
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define rsnd_priv_to_gen(p) ((struct rsnd_gen *)(p)->gen)
34*4882a593Smuzhiyun #define rsnd_reg_name(gen, id) ((gen)->reg_name[id])
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct rsnd_regmap_field_conf {
37*4882a593Smuzhiyun int idx;
38*4882a593Smuzhiyun unsigned int reg_offset;
39*4882a593Smuzhiyun unsigned int id_offset;
40*4882a593Smuzhiyun const char *reg_name;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define RSND_REG_SET(id, offset, _id_offset, n) \
44*4882a593Smuzhiyun { \
45*4882a593Smuzhiyun .idx = id, \
46*4882a593Smuzhiyun .reg_offset = offset, \
47*4882a593Smuzhiyun .id_offset = _id_offset, \
48*4882a593Smuzhiyun .reg_name = n, \
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun /* single address mapping */
51*4882a593Smuzhiyun #define RSND_GEN_S_REG(id, offset) \
52*4882a593Smuzhiyun RSND_REG_SET(id, offset, 0, #id)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* multi address mapping */
55*4882a593Smuzhiyun #define RSND_GEN_M_REG(id, offset, _id_offset) \
56*4882a593Smuzhiyun RSND_REG_SET(id, offset, _id_offset, #id)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * basic function
60*4882a593Smuzhiyun */
rsnd_is_accessible_reg(struct rsnd_priv * priv,struct rsnd_gen * gen,enum rsnd_reg reg)61*4882a593Smuzhiyun static int rsnd_is_accessible_reg(struct rsnd_priv *priv,
62*4882a593Smuzhiyun struct rsnd_gen *gen, enum rsnd_reg reg)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun if (!gen->regs[reg]) {
65*4882a593Smuzhiyun struct device *dev = rsnd_priv_to_dev(priv);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun dev_err(dev, "unsupported register access %x\n", reg);
68*4882a593Smuzhiyun return 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun return 1;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
rsnd_mod_id_cmd(struct rsnd_mod * mod)74*4882a593Smuzhiyun static int rsnd_mod_id_cmd(struct rsnd_mod *mod)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun if (mod->ops->id_cmd)
77*4882a593Smuzhiyun return mod->ops->id_cmd(mod);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return rsnd_mod_id(mod);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
rsnd_mod_read(struct rsnd_mod * mod,enum rsnd_reg reg)82*4882a593Smuzhiyun u32 rsnd_mod_read(struct rsnd_mod *mod, enum rsnd_reg reg)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct rsnd_priv *priv = rsnd_mod_to_priv(mod);
85*4882a593Smuzhiyun struct device *dev = rsnd_priv_to_dev(priv);
86*4882a593Smuzhiyun struct rsnd_gen *gen = rsnd_priv_to_gen(priv);
87*4882a593Smuzhiyun u32 val;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (!rsnd_is_accessible_reg(priv, gen, reg))
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun regmap_fields_read(gen->regs[reg], rsnd_mod_id_cmd(mod), &val);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun dev_dbg(dev, "r %s - %-18s (%4d) : %08x\n",
95*4882a593Smuzhiyun rsnd_mod_name(mod),
96*4882a593Smuzhiyun rsnd_reg_name(gen, reg), reg, val);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return val;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
rsnd_mod_write(struct rsnd_mod * mod,enum rsnd_reg reg,u32 data)101*4882a593Smuzhiyun void rsnd_mod_write(struct rsnd_mod *mod,
102*4882a593Smuzhiyun enum rsnd_reg reg, u32 data)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun struct rsnd_priv *priv = rsnd_mod_to_priv(mod);
105*4882a593Smuzhiyun struct device *dev = rsnd_priv_to_dev(priv);
106*4882a593Smuzhiyun struct rsnd_gen *gen = rsnd_priv_to_gen(priv);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (!rsnd_is_accessible_reg(priv, gen, reg))
109*4882a593Smuzhiyun return;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun regmap_fields_force_write(gen->regs[reg], rsnd_mod_id_cmd(mod), data);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun dev_dbg(dev, "w %s - %-18s (%4d) : %08x\n",
114*4882a593Smuzhiyun rsnd_mod_name(mod),
115*4882a593Smuzhiyun rsnd_reg_name(gen, reg), reg, data);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
rsnd_mod_bset(struct rsnd_mod * mod,enum rsnd_reg reg,u32 mask,u32 data)118*4882a593Smuzhiyun void rsnd_mod_bset(struct rsnd_mod *mod,
119*4882a593Smuzhiyun enum rsnd_reg reg, u32 mask, u32 data)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct rsnd_priv *priv = rsnd_mod_to_priv(mod);
122*4882a593Smuzhiyun struct device *dev = rsnd_priv_to_dev(priv);
123*4882a593Smuzhiyun struct rsnd_gen *gen = rsnd_priv_to_gen(priv);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (!rsnd_is_accessible_reg(priv, gen, reg))
126*4882a593Smuzhiyun return;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun regmap_fields_force_update_bits(gen->regs[reg],
129*4882a593Smuzhiyun rsnd_mod_id_cmd(mod), mask, data);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun dev_dbg(dev, "b %s - %-18s (%4d) : %08x/%08x\n",
132*4882a593Smuzhiyun rsnd_mod_name(mod),
133*4882a593Smuzhiyun rsnd_reg_name(gen, reg), reg, data, mask);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
rsnd_gen_get_phy_addr(struct rsnd_priv * priv,int reg_id)137*4882a593Smuzhiyun phys_addr_t rsnd_gen_get_phy_addr(struct rsnd_priv *priv, int reg_id)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun struct rsnd_gen *gen = rsnd_priv_to_gen(priv);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return gen->res[reg_id];
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define rsnd_gen_regmap_init(priv, id_size, reg_id, name, conf) \
145*4882a593Smuzhiyun _rsnd_gen_regmap_init(priv, id_size, reg_id, name, conf, ARRAY_SIZE(conf))
_rsnd_gen_regmap_init(struct rsnd_priv * priv,int id_size,int reg_id,const char * name,const struct rsnd_regmap_field_conf * conf,int conf_size)146*4882a593Smuzhiyun static int _rsnd_gen_regmap_init(struct rsnd_priv *priv,
147*4882a593Smuzhiyun int id_size,
148*4882a593Smuzhiyun int reg_id,
149*4882a593Smuzhiyun const char *name,
150*4882a593Smuzhiyun const struct rsnd_regmap_field_conf *conf,
151*4882a593Smuzhiyun int conf_size)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct platform_device *pdev = rsnd_priv_to_pdev(priv);
154*4882a593Smuzhiyun struct rsnd_gen *gen = rsnd_priv_to_gen(priv);
155*4882a593Smuzhiyun struct device *dev = rsnd_priv_to_dev(priv);
156*4882a593Smuzhiyun struct resource *res;
157*4882a593Smuzhiyun struct regmap_config regc;
158*4882a593Smuzhiyun struct regmap_field *regs;
159*4882a593Smuzhiyun struct regmap *regmap;
160*4882a593Smuzhiyun struct reg_field regf;
161*4882a593Smuzhiyun void __iomem *base;
162*4882a593Smuzhiyun int i;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun memset(®c, 0, sizeof(regc));
165*4882a593Smuzhiyun regc.reg_bits = 32;
166*4882a593Smuzhiyun regc.val_bits = 32;
167*4882a593Smuzhiyun regc.reg_stride = 4;
168*4882a593Smuzhiyun regc.name = name;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
171*4882a593Smuzhiyun if (!res)
172*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, reg_id);
173*4882a593Smuzhiyun if (!res)
174*4882a593Smuzhiyun return -ENODEV;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun base = devm_ioremap_resource(dev, res);
177*4882a593Smuzhiyun if (IS_ERR(base))
178*4882a593Smuzhiyun return PTR_ERR(base);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun regmap = devm_regmap_init_mmio(dev, base, ®c);
181*4882a593Smuzhiyun if (IS_ERR(regmap))
182*4882a593Smuzhiyun return PTR_ERR(regmap);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* RSND_BASE_MAX base */
185*4882a593Smuzhiyun gen->base[reg_id] = base;
186*4882a593Smuzhiyun gen->regmap[reg_id] = regmap;
187*4882a593Smuzhiyun gen->res[reg_id] = res->start;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun for (i = 0; i < conf_size; i++) {
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun regf.reg = conf[i].reg_offset;
192*4882a593Smuzhiyun regf.id_offset = conf[i].id_offset;
193*4882a593Smuzhiyun regf.lsb = 0;
194*4882a593Smuzhiyun regf.msb = 31;
195*4882a593Smuzhiyun regf.id_size = id_size;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun regs = devm_regmap_field_alloc(dev, regmap, regf);
198*4882a593Smuzhiyun if (IS_ERR(regs))
199*4882a593Smuzhiyun return PTR_ERR(regs);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* RSND_REG_MAX base */
202*4882a593Smuzhiyun gen->regs[conf[i].idx] = regs;
203*4882a593Smuzhiyun gen->reg_name[conf[i].idx] = conf[i].reg_name;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * Gen2
211*4882a593Smuzhiyun */
rsnd_gen2_probe(struct rsnd_priv * priv)212*4882a593Smuzhiyun static int rsnd_gen2_probe(struct rsnd_priv *priv)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun static const struct rsnd_regmap_field_conf conf_ssiu[] = {
215*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_MODE0, 0x800),
216*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_MODE1, 0x804),
217*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_MODE2, 0x808),
218*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_CONTROL, 0x810),
219*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS0, 0x840),
220*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS1, 0x844),
221*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS2, 0x848),
222*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS3, 0x84c),
223*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS4, 0x880),
224*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS5, 0x884),
225*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS6, 0x888),
226*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_STATUS7, 0x88c),
227*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE0, 0x850),
228*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE1, 0x854),
229*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE2, 0x858),
230*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE3, 0x85c),
231*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE4, 0x890),
232*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE5, 0x894),
233*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE6, 0x898),
234*4882a593Smuzhiyun RSND_GEN_S_REG(SSI_SYS_INT_ENABLE7, 0x89c),
235*4882a593Smuzhiyun RSND_GEN_S_REG(HDMI0_SEL, 0x9e0),
236*4882a593Smuzhiyun RSND_GEN_S_REG(HDMI1_SEL, 0x9e4),
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* FIXME: it needs SSI_MODE2/3 in the future */
239*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF0_MODE, 0x0, 0x80),
240*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF0_ADINR, 0x4, 0x80),
241*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF0_DALIGN, 0x8, 0x80),
242*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF1_MODE, 0x20, 0x80),
243*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF1_ADINR, 0x24, 0x80),
244*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF1_DALIGN, 0x28, 0x80),
245*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF2_MODE, 0x40, 0x80),
246*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF2_ADINR, 0x44, 0x80),
247*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF2_DALIGN, 0x48, 0x80),
248*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF3_MODE, 0x60, 0x80),
249*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF3_ADINR, 0x64, 0x80),
250*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF3_DALIGN, 0x68, 0x80),
251*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF4_MODE, 0x500, 0x80),
252*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF4_ADINR, 0x504, 0x80),
253*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF4_DALIGN, 0x508, 0x80),
254*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF5_MODE, 0x520, 0x80),
255*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF5_ADINR, 0x524, 0x80),
256*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF5_DALIGN, 0x528, 0x80),
257*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF6_MODE, 0x540, 0x80),
258*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF6_ADINR, 0x544, 0x80),
259*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF6_DALIGN, 0x548, 0x80),
260*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF7_MODE, 0x560, 0x80),
261*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF7_ADINR, 0x564, 0x80),
262*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_BUSIF7_DALIGN, 0x568, 0x80),
263*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_MODE, 0xc, 0x80),
264*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_CTRL, 0x10, 0x80),
265*4882a593Smuzhiyun RSND_GEN_M_REG(SSI_INT_ENABLE, 0x18, 0x80),
266*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF0_MODE, 0x48c),
267*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF0_ADINR, 0x484),
268*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF0_DALIGN, 0x488),
269*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF1_MODE, 0x4a0),
270*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF1_ADINR, 0x4a4),
271*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF1_DALIGN, 0x4a8),
272*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF2_MODE, 0x4c0),
273*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF2_ADINR, 0x4c4),
274*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF2_DALIGN, 0x4c8),
275*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF3_MODE, 0x4e0),
276*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF3_ADINR, 0x4e4),
277*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF3_DALIGN, 0x4e8),
278*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF4_MODE, 0xd80),
279*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF4_ADINR, 0xd84),
280*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF4_DALIGN, 0xd88),
281*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF5_MODE, 0xda0),
282*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF5_ADINR, 0xda4),
283*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF5_DALIGN, 0xda8),
284*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF6_MODE, 0xdc0),
285*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF6_ADINR, 0xdc4),
286*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF6_DALIGN, 0xdc8),
287*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF7_MODE, 0xde0),
288*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF7_ADINR, 0xde4),
289*4882a593Smuzhiyun RSND_GEN_S_REG(SSI9_BUSIF7_DALIGN, 0xde8),
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const struct rsnd_regmap_field_conf conf_scu[] = {
293*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_I_BUSIF_MODE,0x0, 0x20),
294*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_O_BUSIF_MODE,0x4, 0x20),
295*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_BUSIF_DALIGN,0x8, 0x20),
296*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_ROUTE_MODE0, 0xc, 0x20),
297*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_CTRL, 0x10, 0x20),
298*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_INT_ENABLE0, 0x18, 0x20),
299*4882a593Smuzhiyun RSND_GEN_M_REG(CMD_BUSIF_MODE, 0x184, 0x20),
300*4882a593Smuzhiyun RSND_GEN_M_REG(CMD_BUSIF_DALIGN,0x188, 0x20),
301*4882a593Smuzhiyun RSND_GEN_M_REG(CMD_ROUTE_SLCT, 0x18c, 0x20),
302*4882a593Smuzhiyun RSND_GEN_M_REG(CMD_CTRL, 0x190, 0x20),
303*4882a593Smuzhiyun RSND_GEN_S_REG(SCU_SYS_STATUS0, 0x1c8),
304*4882a593Smuzhiyun RSND_GEN_S_REG(SCU_SYS_INT_EN0, 0x1cc),
305*4882a593Smuzhiyun RSND_GEN_S_REG(SCU_SYS_STATUS1, 0x1d0),
306*4882a593Smuzhiyun RSND_GEN_S_REG(SCU_SYS_INT_EN1, 0x1d4),
307*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_SWRSR, 0x200, 0x40),
308*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_SRCIR, 0x204, 0x40),
309*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_ADINR, 0x214, 0x40),
310*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_IFSCR, 0x21c, 0x40),
311*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_IFSVR, 0x220, 0x40),
312*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_SRCCR, 0x224, 0x40),
313*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_BSDSR, 0x22c, 0x40),
314*4882a593Smuzhiyun RSND_GEN_M_REG(SRC_BSISR, 0x238, 0x40),
315*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SWRSR, 0x500, 0x100),
316*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_CTUIR, 0x504, 0x100),
317*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_ADINR, 0x508, 0x100),
318*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_CPMDR, 0x510, 0x100),
319*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SCMDR, 0x514, 0x100),
320*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV00R, 0x518, 0x100),
321*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV01R, 0x51c, 0x100),
322*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV02R, 0x520, 0x100),
323*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV03R, 0x524, 0x100),
324*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV04R, 0x528, 0x100),
325*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV05R, 0x52c, 0x100),
326*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV06R, 0x530, 0x100),
327*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV07R, 0x534, 0x100),
328*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV10R, 0x538, 0x100),
329*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV11R, 0x53c, 0x100),
330*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV12R, 0x540, 0x100),
331*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV13R, 0x544, 0x100),
332*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV14R, 0x548, 0x100),
333*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV15R, 0x54c, 0x100),
334*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV16R, 0x550, 0x100),
335*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV17R, 0x554, 0x100),
336*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV20R, 0x558, 0x100),
337*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV21R, 0x55c, 0x100),
338*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV22R, 0x560, 0x100),
339*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV23R, 0x564, 0x100),
340*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV24R, 0x568, 0x100),
341*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV25R, 0x56c, 0x100),
342*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV26R, 0x570, 0x100),
343*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV27R, 0x574, 0x100),
344*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV30R, 0x578, 0x100),
345*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV31R, 0x57c, 0x100),
346*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV32R, 0x580, 0x100),
347*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV33R, 0x584, 0x100),
348*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV34R, 0x588, 0x100),
349*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV35R, 0x58c, 0x100),
350*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV36R, 0x590, 0x100),
351*4882a593Smuzhiyun RSND_GEN_M_REG(CTU_SV37R, 0x594, 0x100),
352*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_SWRSR, 0xd00, 0x40),
353*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MIXIR, 0xd04, 0x40),
354*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_ADINR, 0xd08, 0x40),
355*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MIXMR, 0xd10, 0x40),
356*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MVPDR, 0xd14, 0x40),
357*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MDBAR, 0xd18, 0x40),
358*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MDBBR, 0xd1c, 0x40),
359*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MDBCR, 0xd20, 0x40),
360*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MDBDR, 0xd24, 0x40),
361*4882a593Smuzhiyun RSND_GEN_M_REG(MIX_MDBER, 0xd28, 0x40),
362*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_SWRSR, 0xe00, 0x100),
363*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_DVUIR, 0xe04, 0x100),
364*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_ADINR, 0xe08, 0x100),
365*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_DVUCR, 0xe10, 0x100),
366*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_ZCMCR, 0xe14, 0x100),
367*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VRCTR, 0xe18, 0x100),
368*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VRPDR, 0xe1c, 0x100),
369*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VRDBR, 0xe20, 0x100),
370*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL0R, 0xe28, 0x100),
371*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL1R, 0xe2c, 0x100),
372*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL2R, 0xe30, 0x100),
373*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL3R, 0xe34, 0x100),
374*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL4R, 0xe38, 0x100),
375*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL5R, 0xe3c, 0x100),
376*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL6R, 0xe40, 0x100),
377*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_VOL7R, 0xe44, 0x100),
378*4882a593Smuzhiyun RSND_GEN_M_REG(DVC_DVUER, 0xe48, 0x100),
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun static const struct rsnd_regmap_field_conf conf_adg[] = {
381*4882a593Smuzhiyun RSND_GEN_S_REG(BRRA, 0x00),
382*4882a593Smuzhiyun RSND_GEN_S_REG(BRRB, 0x04),
383*4882a593Smuzhiyun RSND_GEN_S_REG(BRGCKR, 0x08),
384*4882a593Smuzhiyun RSND_GEN_S_REG(AUDIO_CLK_SEL0, 0x0c),
385*4882a593Smuzhiyun RSND_GEN_S_REG(AUDIO_CLK_SEL1, 0x10),
386*4882a593Smuzhiyun RSND_GEN_S_REG(AUDIO_CLK_SEL2, 0x14),
387*4882a593Smuzhiyun RSND_GEN_S_REG(DIV_EN, 0x30),
388*4882a593Smuzhiyun RSND_GEN_S_REG(SRCIN_TIMSEL0, 0x34),
389*4882a593Smuzhiyun RSND_GEN_S_REG(SRCIN_TIMSEL1, 0x38),
390*4882a593Smuzhiyun RSND_GEN_S_REG(SRCIN_TIMSEL2, 0x3c),
391*4882a593Smuzhiyun RSND_GEN_S_REG(SRCIN_TIMSEL3, 0x40),
392*4882a593Smuzhiyun RSND_GEN_S_REG(SRCIN_TIMSEL4, 0x44),
393*4882a593Smuzhiyun RSND_GEN_S_REG(SRCOUT_TIMSEL0, 0x48),
394*4882a593Smuzhiyun RSND_GEN_S_REG(SRCOUT_TIMSEL1, 0x4c),
395*4882a593Smuzhiyun RSND_GEN_S_REG(SRCOUT_TIMSEL2, 0x50),
396*4882a593Smuzhiyun RSND_GEN_S_REG(SRCOUT_TIMSEL3, 0x54),
397*4882a593Smuzhiyun RSND_GEN_S_REG(SRCOUT_TIMSEL4, 0x58),
398*4882a593Smuzhiyun RSND_GEN_S_REG(CMDOUT_TIMSEL, 0x5c),
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun static const struct rsnd_regmap_field_conf conf_ssi[] = {
401*4882a593Smuzhiyun RSND_GEN_M_REG(SSICR, 0x00, 0x40),
402*4882a593Smuzhiyun RSND_GEN_M_REG(SSISR, 0x04, 0x40),
403*4882a593Smuzhiyun RSND_GEN_M_REG(SSITDR, 0x08, 0x40),
404*4882a593Smuzhiyun RSND_GEN_M_REG(SSIRDR, 0x0c, 0x40),
405*4882a593Smuzhiyun RSND_GEN_M_REG(SSIWSR, 0x20, 0x40),
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun int ret_ssiu;
408*4882a593Smuzhiyun int ret_scu;
409*4882a593Smuzhiyun int ret_adg;
410*4882a593Smuzhiyun int ret_ssi;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ret_ssiu = rsnd_gen_regmap_init(priv, 10, RSND_GEN2_SSIU, "ssiu", conf_ssiu);
413*4882a593Smuzhiyun ret_scu = rsnd_gen_regmap_init(priv, 10, RSND_GEN2_SCU, "scu", conf_scu);
414*4882a593Smuzhiyun ret_adg = rsnd_gen_regmap_init(priv, 10, RSND_GEN2_ADG, "adg", conf_adg);
415*4882a593Smuzhiyun ret_ssi = rsnd_gen_regmap_init(priv, 10, RSND_GEN2_SSI, "ssi", conf_ssi);
416*4882a593Smuzhiyun if (ret_ssiu < 0 ||
417*4882a593Smuzhiyun ret_scu < 0 ||
418*4882a593Smuzhiyun ret_adg < 0 ||
419*4882a593Smuzhiyun ret_ssi < 0)
420*4882a593Smuzhiyun return ret_ssiu | ret_scu | ret_adg | ret_ssi;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /*
426*4882a593Smuzhiyun * Gen1
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun
rsnd_gen1_probe(struct rsnd_priv * priv)429*4882a593Smuzhiyun static int rsnd_gen1_probe(struct rsnd_priv *priv)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun static const struct rsnd_regmap_field_conf conf_adg[] = {
432*4882a593Smuzhiyun RSND_GEN_S_REG(BRRA, 0x00),
433*4882a593Smuzhiyun RSND_GEN_S_REG(BRRB, 0x04),
434*4882a593Smuzhiyun RSND_GEN_S_REG(BRGCKR, 0x08),
435*4882a593Smuzhiyun RSND_GEN_S_REG(AUDIO_CLK_SEL0, 0x0c),
436*4882a593Smuzhiyun RSND_GEN_S_REG(AUDIO_CLK_SEL1, 0x10),
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun static const struct rsnd_regmap_field_conf conf_ssi[] = {
439*4882a593Smuzhiyun RSND_GEN_M_REG(SSICR, 0x00, 0x40),
440*4882a593Smuzhiyun RSND_GEN_M_REG(SSISR, 0x04, 0x40),
441*4882a593Smuzhiyun RSND_GEN_M_REG(SSITDR, 0x08, 0x40),
442*4882a593Smuzhiyun RSND_GEN_M_REG(SSIRDR, 0x0c, 0x40),
443*4882a593Smuzhiyun RSND_GEN_M_REG(SSIWSR, 0x20, 0x40),
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun int ret_adg;
446*4882a593Smuzhiyun int ret_ssi;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun ret_adg = rsnd_gen_regmap_init(priv, 9, RSND_GEN1_ADG, "adg", conf_adg);
449*4882a593Smuzhiyun ret_ssi = rsnd_gen_regmap_init(priv, 9, RSND_GEN1_SSI, "ssi", conf_ssi);
450*4882a593Smuzhiyun if (ret_adg < 0 ||
451*4882a593Smuzhiyun ret_ssi < 0)
452*4882a593Smuzhiyun return ret_adg | ret_ssi;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun * Gen
459*4882a593Smuzhiyun */
rsnd_gen_probe(struct rsnd_priv * priv)460*4882a593Smuzhiyun int rsnd_gen_probe(struct rsnd_priv *priv)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun struct device *dev = rsnd_priv_to_dev(priv);
463*4882a593Smuzhiyun struct rsnd_gen *gen;
464*4882a593Smuzhiyun int ret;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun gen = devm_kzalloc(dev, sizeof(*gen), GFP_KERNEL);
467*4882a593Smuzhiyun if (!gen)
468*4882a593Smuzhiyun return -ENOMEM;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun priv->gen = gen;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ret = -ENODEV;
473*4882a593Smuzhiyun if (rsnd_is_gen1(priv))
474*4882a593Smuzhiyun ret = rsnd_gen1_probe(priv);
475*4882a593Smuzhiyun else if (rsnd_is_gen2(priv) ||
476*4882a593Smuzhiyun rsnd_is_gen3(priv))
477*4882a593Smuzhiyun ret = rsnd_gen2_probe(priv);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (ret < 0)
480*4882a593Smuzhiyun dev_err(dev, "unknown generation R-Car sound device\n");
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun return ret;
483*4882a593Smuzhiyun }
484