xref: /OK3568_Linux_fs/kernel/sound/soc/sh/rcar/adg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Helper routines for R-Car sound ADG.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun //  Copyright (C) 2013  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include "rsnd.h"
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #define CLKA	0
11*4882a593Smuzhiyun #define CLKB	1
12*4882a593Smuzhiyun #define CLKC	2
13*4882a593Smuzhiyun #define CLKI	3
14*4882a593Smuzhiyun #define CLKMAX	4
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define CLKOUT	0
17*4882a593Smuzhiyun #define CLKOUT1	1
18*4882a593Smuzhiyun #define CLKOUT2	2
19*4882a593Smuzhiyun #define CLKOUT3	3
20*4882a593Smuzhiyun #define CLKOUTMAX 4
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define BRRx_MASK(x) (0x3FF & x)
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static struct rsnd_mod_ops adg_ops = {
25*4882a593Smuzhiyun 	.name = "adg",
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun struct rsnd_adg {
29*4882a593Smuzhiyun 	struct clk *clk[CLKMAX];
30*4882a593Smuzhiyun 	struct clk *clkout[CLKOUTMAX];
31*4882a593Smuzhiyun 	struct clk_onecell_data onecell;
32*4882a593Smuzhiyun 	struct rsnd_mod mod;
33*4882a593Smuzhiyun 	int clk_rate[CLKMAX];
34*4882a593Smuzhiyun 	u32 flags;
35*4882a593Smuzhiyun 	u32 ckr;
36*4882a593Smuzhiyun 	u32 rbga;
37*4882a593Smuzhiyun 	u32 rbgb;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	int rbga_rate_for_441khz; /* RBGA */
40*4882a593Smuzhiyun 	int rbgb_rate_for_48khz;  /* RBGB */
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define LRCLK_ASYNC	(1 << 0)
44*4882a593Smuzhiyun #define AUDIO_OUT_48	(1 << 1)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define for_each_rsnd_clk(pos, adg, i)		\
47*4882a593Smuzhiyun 	for (i = 0;				\
48*4882a593Smuzhiyun 	     (i < CLKMAX) &&			\
49*4882a593Smuzhiyun 	     ((pos) = adg->clk[i]);		\
50*4882a593Smuzhiyun 	     i++)
51*4882a593Smuzhiyun #define for_each_rsnd_clkout(pos, adg, i)	\
52*4882a593Smuzhiyun 	for (i = 0;				\
53*4882a593Smuzhiyun 	     (i < CLKOUTMAX) &&			\
54*4882a593Smuzhiyun 	     ((pos) = adg->clkout[i]);	\
55*4882a593Smuzhiyun 	     i++)
56*4882a593Smuzhiyun #define rsnd_priv_to_adg(priv) ((struct rsnd_adg *)(priv)->adg)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const char * const clk_name[] = {
59*4882a593Smuzhiyun 	[CLKA]	= "clk_a",
60*4882a593Smuzhiyun 	[CLKB]	= "clk_b",
61*4882a593Smuzhiyun 	[CLKC]	= "clk_c",
62*4882a593Smuzhiyun 	[CLKI]	= "clk_i",
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
rsnd_adg_calculate_rbgx(unsigned long div)65*4882a593Smuzhiyun static u32 rsnd_adg_calculate_rbgx(unsigned long div)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	int i, ratio;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if (!div)
70*4882a593Smuzhiyun 		return 0;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	for (i = 3; i >= 0; i--) {
73*4882a593Smuzhiyun 		ratio = 2 << (i * 2);
74*4882a593Smuzhiyun 		if (0 == (div % ratio))
75*4882a593Smuzhiyun 			return (u32)((i << 8) | ((div / ratio) - 1));
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return ~0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
rsnd_adg_ssi_ws_timing_gen2(struct rsnd_dai_stream * io)81*4882a593Smuzhiyun static u32 rsnd_adg_ssi_ws_timing_gen2(struct rsnd_dai_stream *io)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct rsnd_mod *ssi_mod = rsnd_io_to_mod_ssi(io);
84*4882a593Smuzhiyun 	int id = rsnd_mod_id(ssi_mod);
85*4882a593Smuzhiyun 	int ws = id;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (rsnd_ssi_is_pin_sharing(io)) {
88*4882a593Smuzhiyun 		switch (id) {
89*4882a593Smuzhiyun 		case 1:
90*4882a593Smuzhiyun 		case 2:
91*4882a593Smuzhiyun 		case 9:
92*4882a593Smuzhiyun 			ws = 0;
93*4882a593Smuzhiyun 			break;
94*4882a593Smuzhiyun 		case 4:
95*4882a593Smuzhiyun 			ws = 3;
96*4882a593Smuzhiyun 			break;
97*4882a593Smuzhiyun 		case 8:
98*4882a593Smuzhiyun 			ws = 7;
99*4882a593Smuzhiyun 			break;
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 	}
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return (0x6 + ws) << 8;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
__rsnd_adg_get_timesel_ratio(struct rsnd_priv * priv,struct rsnd_dai_stream * io,unsigned int target_rate,unsigned int * target_val,unsigned int * target_en)106*4882a593Smuzhiyun static void __rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
107*4882a593Smuzhiyun 				       struct rsnd_dai_stream *io,
108*4882a593Smuzhiyun 				       unsigned int target_rate,
109*4882a593Smuzhiyun 				       unsigned int *target_val,
110*4882a593Smuzhiyun 				       unsigned int *target_en)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
113*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
114*4882a593Smuzhiyun 	int idx, sel, div, step;
115*4882a593Smuzhiyun 	unsigned int val, en;
116*4882a593Smuzhiyun 	unsigned int min, diff;
117*4882a593Smuzhiyun 	unsigned int sel_rate[] = {
118*4882a593Smuzhiyun 		adg->clk_rate[CLKA],	/* 0000: CLKA */
119*4882a593Smuzhiyun 		adg->clk_rate[CLKB],	/* 0001: CLKB */
120*4882a593Smuzhiyun 		adg->clk_rate[CLKC],	/* 0010: CLKC */
121*4882a593Smuzhiyun 		adg->rbga_rate_for_441khz,	/* 0011: RBGA */
122*4882a593Smuzhiyun 		adg->rbgb_rate_for_48khz,	/* 0100: RBGB */
123*4882a593Smuzhiyun 	};
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	min = ~0;
126*4882a593Smuzhiyun 	val = 0;
127*4882a593Smuzhiyun 	en = 0;
128*4882a593Smuzhiyun 	for (sel = 0; sel < ARRAY_SIZE(sel_rate); sel++) {
129*4882a593Smuzhiyun 		idx = 0;
130*4882a593Smuzhiyun 		step = 2;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		if (!sel_rate[sel])
133*4882a593Smuzhiyun 			continue;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		for (div = 2; div <= 98304; div += step) {
136*4882a593Smuzhiyun 			diff = abs(target_rate - sel_rate[sel] / div);
137*4882a593Smuzhiyun 			if (min > diff) {
138*4882a593Smuzhiyun 				val = (sel << 8) | idx;
139*4882a593Smuzhiyun 				min = diff;
140*4882a593Smuzhiyun 				en = 1 << (sel + 1); /* fixme */
141*4882a593Smuzhiyun 			}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 			/*
144*4882a593Smuzhiyun 			 * step of 0_0000 / 0_0001 / 0_1101
145*4882a593Smuzhiyun 			 * are out of order
146*4882a593Smuzhiyun 			 */
147*4882a593Smuzhiyun 			if ((idx > 2) && (idx % 2))
148*4882a593Smuzhiyun 				step *= 2;
149*4882a593Smuzhiyun 			if (idx == 0x1c) {
150*4882a593Smuzhiyun 				div += step;
151*4882a593Smuzhiyun 				step *= 2;
152*4882a593Smuzhiyun 			}
153*4882a593Smuzhiyun 			idx++;
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (min == ~0) {
158*4882a593Smuzhiyun 		dev_err(dev, "no Input clock\n");
159*4882a593Smuzhiyun 		return;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	*target_val = val;
163*4882a593Smuzhiyun 	if (target_en)
164*4882a593Smuzhiyun 		*target_en = en;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
rsnd_adg_get_timesel_ratio(struct rsnd_priv * priv,struct rsnd_dai_stream * io,unsigned int in_rate,unsigned int out_rate,u32 * in,u32 * out,u32 * en)167*4882a593Smuzhiyun static void rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
168*4882a593Smuzhiyun 				       struct rsnd_dai_stream *io,
169*4882a593Smuzhiyun 				       unsigned int in_rate,
170*4882a593Smuzhiyun 				       unsigned int out_rate,
171*4882a593Smuzhiyun 				       u32 *in, u32 *out, u32 *en)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = rsnd_io_to_runtime(io);
174*4882a593Smuzhiyun 	unsigned int target_rate;
175*4882a593Smuzhiyun 	u32 *target_val;
176*4882a593Smuzhiyun 	u32 _in;
177*4882a593Smuzhiyun 	u32 _out;
178*4882a593Smuzhiyun 	u32 _en;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* default = SSI WS */
181*4882a593Smuzhiyun 	_in =
182*4882a593Smuzhiyun 	_out = rsnd_adg_ssi_ws_timing_gen2(io);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	target_rate = 0;
185*4882a593Smuzhiyun 	target_val = NULL;
186*4882a593Smuzhiyun 	_en = 0;
187*4882a593Smuzhiyun 	if (runtime->rate != in_rate) {
188*4882a593Smuzhiyun 		target_rate = out_rate;
189*4882a593Smuzhiyun 		target_val  = &_out;
190*4882a593Smuzhiyun 	} else if (runtime->rate != out_rate) {
191*4882a593Smuzhiyun 		target_rate = in_rate;
192*4882a593Smuzhiyun 		target_val  = &_in;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (target_rate)
196*4882a593Smuzhiyun 		__rsnd_adg_get_timesel_ratio(priv, io,
197*4882a593Smuzhiyun 					     target_rate,
198*4882a593Smuzhiyun 					     target_val, &_en);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (in)
201*4882a593Smuzhiyun 		*in = _in;
202*4882a593Smuzhiyun 	if (out)
203*4882a593Smuzhiyun 		*out = _out;
204*4882a593Smuzhiyun 	if (en)
205*4882a593Smuzhiyun 		*en = _en;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
rsnd_adg_set_cmd_timsel_gen2(struct rsnd_mod * cmd_mod,struct rsnd_dai_stream * io)208*4882a593Smuzhiyun int rsnd_adg_set_cmd_timsel_gen2(struct rsnd_mod *cmd_mod,
209*4882a593Smuzhiyun 				 struct rsnd_dai_stream *io)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	struct rsnd_priv *priv = rsnd_mod_to_priv(cmd_mod);
212*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
213*4882a593Smuzhiyun 	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
214*4882a593Smuzhiyun 	int id = rsnd_mod_id(cmd_mod);
215*4882a593Smuzhiyun 	int shift = (id % 2) ? 16 : 0;
216*4882a593Smuzhiyun 	u32 mask, val;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	rsnd_adg_get_timesel_ratio(priv, io,
219*4882a593Smuzhiyun 				   rsnd_src_get_in_rate(priv, io),
220*4882a593Smuzhiyun 				   rsnd_src_get_out_rate(priv, io),
221*4882a593Smuzhiyun 				   NULL, &val, NULL);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	val  = val	<< shift;
224*4882a593Smuzhiyun 	mask = 0x0f1f	<< shift;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	rsnd_mod_bset(adg_mod, CMDOUT_TIMSEL, mask, val);
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
rsnd_adg_set_src_timesel_gen2(struct rsnd_mod * src_mod,struct rsnd_dai_stream * io,unsigned int in_rate,unsigned int out_rate)231*4882a593Smuzhiyun int rsnd_adg_set_src_timesel_gen2(struct rsnd_mod *src_mod,
232*4882a593Smuzhiyun 				  struct rsnd_dai_stream *io,
233*4882a593Smuzhiyun 				  unsigned int in_rate,
234*4882a593Smuzhiyun 				  unsigned int out_rate)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct rsnd_priv *priv = rsnd_mod_to_priv(src_mod);
237*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
238*4882a593Smuzhiyun 	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
239*4882a593Smuzhiyun 	u32 in, out;
240*4882a593Smuzhiyun 	u32 mask, en;
241*4882a593Smuzhiyun 	int id = rsnd_mod_id(src_mod);
242*4882a593Smuzhiyun 	int shift = (id % 2) ? 16 : 0;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	rsnd_mod_confirm_src(src_mod);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	rsnd_adg_get_timesel_ratio(priv, io,
247*4882a593Smuzhiyun 				   in_rate, out_rate,
248*4882a593Smuzhiyun 				   &in, &out, &en);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	in   = in	<< shift;
251*4882a593Smuzhiyun 	out  = out	<< shift;
252*4882a593Smuzhiyun 	mask = 0x0f1f	<< shift;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	rsnd_mod_bset(adg_mod, SRCIN_TIMSEL(id / 2),  mask, in);
255*4882a593Smuzhiyun 	rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL(id / 2), mask, out);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (en)
258*4882a593Smuzhiyun 		rsnd_mod_bset(adg_mod, DIV_EN, en, en);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
rsnd_adg_set_ssi_clk(struct rsnd_mod * ssi_mod,u32 val)263*4882a593Smuzhiyun static void rsnd_adg_set_ssi_clk(struct rsnd_mod *ssi_mod, u32 val)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
266*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
267*4882a593Smuzhiyun 	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
268*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
269*4882a593Smuzhiyun 	int id = rsnd_mod_id(ssi_mod);
270*4882a593Smuzhiyun 	int shift = (id % 4) * 8;
271*4882a593Smuzhiyun 	u32 mask = 0xFF << shift;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	rsnd_mod_confirm_ssi(ssi_mod);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	val = val << shift;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/*
278*4882a593Smuzhiyun 	 * SSI 8 is not connected to ADG.
279*4882a593Smuzhiyun 	 * it works with SSI 7
280*4882a593Smuzhiyun 	 */
281*4882a593Smuzhiyun 	if (id == 8)
282*4882a593Smuzhiyun 		return;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL(id / 4), mask, val);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	dev_dbg(dev, "AUDIO_CLK_SEL is 0x%x\n", val);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
rsnd_adg_clk_query(struct rsnd_priv * priv,unsigned int rate)289*4882a593Smuzhiyun int rsnd_adg_clk_query(struct rsnd_priv *priv, unsigned int rate)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
292*4882a593Smuzhiyun 	int i;
293*4882a593Smuzhiyun 	int sel_table[] = {
294*4882a593Smuzhiyun 		[CLKA] = 0x1,
295*4882a593Smuzhiyun 		[CLKB] = 0x2,
296*4882a593Smuzhiyun 		[CLKC] = 0x3,
297*4882a593Smuzhiyun 		[CLKI] = 0x0,
298*4882a593Smuzhiyun 	};
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/*
301*4882a593Smuzhiyun 	 * find suitable clock from
302*4882a593Smuzhiyun 	 * AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC/AUDIO_CLKI.
303*4882a593Smuzhiyun 	 */
304*4882a593Smuzhiyun 	for (i = 0; i < CLKMAX; i++)
305*4882a593Smuzhiyun 		if (rate == adg->clk_rate[i])
306*4882a593Smuzhiyun 			return sel_table[i];
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	/*
309*4882a593Smuzhiyun 	 * find divided clock from BRGA/BRGB
310*4882a593Smuzhiyun 	 */
311*4882a593Smuzhiyun 	if (rate == adg->rbga_rate_for_441khz)
312*4882a593Smuzhiyun 		return 0x10;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (rate == adg->rbgb_rate_for_48khz)
315*4882a593Smuzhiyun 		return 0x20;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return -EIO;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
rsnd_adg_ssi_clk_stop(struct rsnd_mod * ssi_mod)320*4882a593Smuzhiyun int rsnd_adg_ssi_clk_stop(struct rsnd_mod *ssi_mod)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	rsnd_adg_set_ssi_clk(ssi_mod, 0);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
rsnd_adg_ssi_clk_try_start(struct rsnd_mod * ssi_mod,unsigned int rate)327*4882a593Smuzhiyun int rsnd_adg_ssi_clk_try_start(struct rsnd_mod *ssi_mod, unsigned int rate)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
330*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
331*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
332*4882a593Smuzhiyun 	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
333*4882a593Smuzhiyun 	int data;
334*4882a593Smuzhiyun 	u32 ckr = 0;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	data = rsnd_adg_clk_query(priv, rate);
337*4882a593Smuzhiyun 	if (data < 0)
338*4882a593Smuzhiyun 		return data;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	rsnd_adg_set_ssi_clk(ssi_mod, data);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (rsnd_flags_has(adg, LRCLK_ASYNC)) {
343*4882a593Smuzhiyun 		if (rsnd_flags_has(adg, AUDIO_OUT_48))
344*4882a593Smuzhiyun 			ckr = 0x80000000;
345*4882a593Smuzhiyun 	} else {
346*4882a593Smuzhiyun 		if (0 == (rate % 8000))
347*4882a593Smuzhiyun 			ckr = 0x80000000;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	rsnd_mod_bset(adg_mod, BRGCKR, 0x80770000, adg->ckr | ckr);
351*4882a593Smuzhiyun 	rsnd_mod_write(adg_mod, BRRA,  adg->rbga);
352*4882a593Smuzhiyun 	rsnd_mod_write(adg_mod, BRRB,  adg->rbgb);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	dev_dbg(dev, "CLKOUT is based on BRG%c (= %dHz)\n",
355*4882a593Smuzhiyun 		(ckr) ? 'B' : 'A',
356*4882a593Smuzhiyun 		(ckr) ?	adg->rbgb_rate_for_48khz :
357*4882a593Smuzhiyun 			adg->rbga_rate_for_441khz);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
rsnd_adg_clk_control(struct rsnd_priv * priv,int enable)362*4882a593Smuzhiyun void rsnd_adg_clk_control(struct rsnd_priv *priv, int enable)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
365*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
366*4882a593Smuzhiyun 	struct clk *clk;
367*4882a593Smuzhiyun 	int i, ret;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	for_each_rsnd_clk(clk, adg, i) {
370*4882a593Smuzhiyun 		ret = 0;
371*4882a593Smuzhiyun 		if (enable) {
372*4882a593Smuzhiyun 			ret = clk_prepare_enable(clk);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 			/*
375*4882a593Smuzhiyun 			 * We shouldn't use clk_get_rate() under
376*4882a593Smuzhiyun 			 * atomic context. Let's keep it when
377*4882a593Smuzhiyun 			 * rsnd_adg_clk_enable() was called
378*4882a593Smuzhiyun 			 */
379*4882a593Smuzhiyun 			adg->clk_rate[i] = clk_get_rate(adg->clk[i]);
380*4882a593Smuzhiyun 		} else {
381*4882a593Smuzhiyun 			clk_disable_unprepare(clk);
382*4882a593Smuzhiyun 		}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (ret < 0)
385*4882a593Smuzhiyun 			dev_warn(dev, "can't use clk %d\n", i);
386*4882a593Smuzhiyun 	}
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
rsnd_adg_get_clkin(struct rsnd_priv * priv,struct rsnd_adg * adg)389*4882a593Smuzhiyun static void rsnd_adg_get_clkin(struct rsnd_priv *priv,
390*4882a593Smuzhiyun 			       struct rsnd_adg *adg)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
393*4882a593Smuzhiyun 	struct clk *clk;
394*4882a593Smuzhiyun 	int i;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	for (i = 0; i < CLKMAX; i++) {
397*4882a593Smuzhiyun 		clk = devm_clk_get(dev, clk_name[i]);
398*4882a593Smuzhiyun 		adg->clk[i] = IS_ERR(clk) ? NULL : clk;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
rsnd_adg_get_clkout(struct rsnd_priv * priv,struct rsnd_adg * adg)402*4882a593Smuzhiyun static void rsnd_adg_get_clkout(struct rsnd_priv *priv,
403*4882a593Smuzhiyun 				struct rsnd_adg *adg)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct clk *clk;
406*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
407*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
408*4882a593Smuzhiyun 	struct property *prop;
409*4882a593Smuzhiyun 	u32 ckr, rbgx, rbga, rbgb;
410*4882a593Smuzhiyun 	u32 rate, div;
411*4882a593Smuzhiyun #define REQ_SIZE 2
412*4882a593Smuzhiyun 	u32 req_rate[REQ_SIZE] = {};
413*4882a593Smuzhiyun 	uint32_t count = 0;
414*4882a593Smuzhiyun 	unsigned long req_48kHz_rate, req_441kHz_rate;
415*4882a593Smuzhiyun 	int i, req_size;
416*4882a593Smuzhiyun 	const char *parent_clk_name = NULL;
417*4882a593Smuzhiyun 	static const char * const clkout_name[] = {
418*4882a593Smuzhiyun 		[CLKOUT]  = "audio_clkout",
419*4882a593Smuzhiyun 		[CLKOUT1] = "audio_clkout1",
420*4882a593Smuzhiyun 		[CLKOUT2] = "audio_clkout2",
421*4882a593Smuzhiyun 		[CLKOUT3] = "audio_clkout3",
422*4882a593Smuzhiyun 	};
423*4882a593Smuzhiyun 	int brg_table[] = {
424*4882a593Smuzhiyun 		[CLKA] = 0x0,
425*4882a593Smuzhiyun 		[CLKB] = 0x1,
426*4882a593Smuzhiyun 		[CLKC] = 0x4,
427*4882a593Smuzhiyun 		[CLKI] = 0x2,
428*4882a593Smuzhiyun 	};
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	ckr = 0;
431*4882a593Smuzhiyun 	rbga = 2; /* default 1/6 */
432*4882a593Smuzhiyun 	rbgb = 2; /* default 1/6 */
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/*
435*4882a593Smuzhiyun 	 * ADG supports BRRA/BRRB output only
436*4882a593Smuzhiyun 	 * this means all clkout0/1/2/3 will be same rate
437*4882a593Smuzhiyun 	 */
438*4882a593Smuzhiyun 	prop = of_find_property(np, "clock-frequency", NULL);
439*4882a593Smuzhiyun 	if (!prop)
440*4882a593Smuzhiyun 		goto rsnd_adg_get_clkout_end;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	req_size = prop->length / sizeof(u32);
443*4882a593Smuzhiyun 	if (req_size > REQ_SIZE) {
444*4882a593Smuzhiyun 		dev_err(dev,
445*4882a593Smuzhiyun 			"too many clock-frequency, use top %d\n", REQ_SIZE);
446*4882a593Smuzhiyun 		req_size = REQ_SIZE;
447*4882a593Smuzhiyun 	}
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	of_property_read_u32_array(np, "clock-frequency", req_rate, req_size);
450*4882a593Smuzhiyun 	req_48kHz_rate = 0;
451*4882a593Smuzhiyun 	req_441kHz_rate = 0;
452*4882a593Smuzhiyun 	for (i = 0; i < req_size; i++) {
453*4882a593Smuzhiyun 		if (0 == (req_rate[i] % 44100))
454*4882a593Smuzhiyun 			req_441kHz_rate = req_rate[i];
455*4882a593Smuzhiyun 		if (0 == (req_rate[i] % 48000))
456*4882a593Smuzhiyun 			req_48kHz_rate = req_rate[i];
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (req_rate[0] % 48000 == 0)
460*4882a593Smuzhiyun 		rsnd_flags_set(adg, AUDIO_OUT_48);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	if (of_get_property(np, "clkout-lr-asynchronous", NULL))
463*4882a593Smuzhiyun 		rsnd_flags_set(adg, LRCLK_ASYNC);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/*
466*4882a593Smuzhiyun 	 * This driver is assuming that AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC
467*4882a593Smuzhiyun 	 * have 44.1kHz or 48kHz base clocks for now.
468*4882a593Smuzhiyun 	 *
469*4882a593Smuzhiyun 	 * SSI itself can divide parent clock by 1/1 - 1/16
470*4882a593Smuzhiyun 	 * see
471*4882a593Smuzhiyun 	 *	rsnd_adg_ssi_clk_try_start()
472*4882a593Smuzhiyun 	 *	rsnd_ssi_master_clk_start()
473*4882a593Smuzhiyun 	 */
474*4882a593Smuzhiyun 	adg->rbga_rate_for_441khz	= 0;
475*4882a593Smuzhiyun 	adg->rbgb_rate_for_48khz	= 0;
476*4882a593Smuzhiyun 	for_each_rsnd_clk(clk, adg, i) {
477*4882a593Smuzhiyun 		rate = clk_get_rate(clk);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 		if (0 == rate) /* not used */
480*4882a593Smuzhiyun 			continue;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 		/* RBGA */
483*4882a593Smuzhiyun 		if (!adg->rbga_rate_for_441khz && (0 == rate % 44100)) {
484*4882a593Smuzhiyun 			div = 6;
485*4882a593Smuzhiyun 			if (req_441kHz_rate)
486*4882a593Smuzhiyun 				div = rate / req_441kHz_rate;
487*4882a593Smuzhiyun 			rbgx = rsnd_adg_calculate_rbgx(div);
488*4882a593Smuzhiyun 			if (BRRx_MASK(rbgx) == rbgx) {
489*4882a593Smuzhiyun 				rbga = rbgx;
490*4882a593Smuzhiyun 				adg->rbga_rate_for_441khz = rate / div;
491*4882a593Smuzhiyun 				ckr |= brg_table[i] << 20;
492*4882a593Smuzhiyun 				if (req_441kHz_rate &&
493*4882a593Smuzhiyun 				    !rsnd_flags_has(adg, AUDIO_OUT_48))
494*4882a593Smuzhiyun 					parent_clk_name = __clk_get_name(clk);
495*4882a593Smuzhiyun 			}
496*4882a593Smuzhiyun 		}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 		/* RBGB */
499*4882a593Smuzhiyun 		if (!adg->rbgb_rate_for_48khz && (0 == rate % 48000)) {
500*4882a593Smuzhiyun 			div = 6;
501*4882a593Smuzhiyun 			if (req_48kHz_rate)
502*4882a593Smuzhiyun 				div = rate / req_48kHz_rate;
503*4882a593Smuzhiyun 			rbgx = rsnd_adg_calculate_rbgx(div);
504*4882a593Smuzhiyun 			if (BRRx_MASK(rbgx) == rbgx) {
505*4882a593Smuzhiyun 				rbgb = rbgx;
506*4882a593Smuzhiyun 				adg->rbgb_rate_for_48khz = rate / div;
507*4882a593Smuzhiyun 				ckr |= brg_table[i] << 16;
508*4882a593Smuzhiyun 				if (req_48kHz_rate &&
509*4882a593Smuzhiyun 				    rsnd_flags_has(adg, AUDIO_OUT_48))
510*4882a593Smuzhiyun 					parent_clk_name = __clk_get_name(clk);
511*4882a593Smuzhiyun 			}
512*4882a593Smuzhiyun 		}
513*4882a593Smuzhiyun 	}
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	/*
516*4882a593Smuzhiyun 	 * ADG supports BRRA/BRRB output only.
517*4882a593Smuzhiyun 	 * this means all clkout0/1/2/3 will be * same rate
518*4882a593Smuzhiyun 	 */
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	of_property_read_u32(np, "#clock-cells", &count);
521*4882a593Smuzhiyun 	/*
522*4882a593Smuzhiyun 	 * for clkout
523*4882a593Smuzhiyun 	 */
524*4882a593Smuzhiyun 	if (!count) {
525*4882a593Smuzhiyun 		clk = clk_register_fixed_rate(dev, clkout_name[CLKOUT],
526*4882a593Smuzhiyun 					      parent_clk_name, 0, req_rate[0]);
527*4882a593Smuzhiyun 		if (!IS_ERR(clk)) {
528*4882a593Smuzhiyun 			adg->clkout[CLKOUT] = clk;
529*4882a593Smuzhiyun 			of_clk_add_provider(np, of_clk_src_simple_get, clk);
530*4882a593Smuzhiyun 		}
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	/*
533*4882a593Smuzhiyun 	 * for clkout0/1/2/3
534*4882a593Smuzhiyun 	 */
535*4882a593Smuzhiyun 	else {
536*4882a593Smuzhiyun 		for (i = 0; i < CLKOUTMAX; i++) {
537*4882a593Smuzhiyun 			clk = clk_register_fixed_rate(dev, clkout_name[i],
538*4882a593Smuzhiyun 						      parent_clk_name, 0,
539*4882a593Smuzhiyun 						      req_rate[0]);
540*4882a593Smuzhiyun 			if (!IS_ERR(clk))
541*4882a593Smuzhiyun 				adg->clkout[i] = clk;
542*4882a593Smuzhiyun 		}
543*4882a593Smuzhiyun 		adg->onecell.clks	= adg->clkout;
544*4882a593Smuzhiyun 		adg->onecell.clk_num	= CLKOUTMAX;
545*4882a593Smuzhiyun 		of_clk_add_provider(np, of_clk_src_onecell_get,
546*4882a593Smuzhiyun 				    &adg->onecell);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun rsnd_adg_get_clkout_end:
550*4882a593Smuzhiyun 	adg->ckr = ckr;
551*4882a593Smuzhiyun 	adg->rbga = rbga;
552*4882a593Smuzhiyun 	adg->rbgb = rbgb;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun #ifdef DEBUG
rsnd_adg_clk_dbg_info(struct rsnd_priv * priv,struct rsnd_adg * adg)556*4882a593Smuzhiyun static void rsnd_adg_clk_dbg_info(struct rsnd_priv *priv, struct rsnd_adg *adg)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
559*4882a593Smuzhiyun 	struct clk *clk;
560*4882a593Smuzhiyun 	int i;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	for_each_rsnd_clk(clk, adg, i)
563*4882a593Smuzhiyun 		dev_dbg(dev, "%s    : %pa : %ld\n",
564*4882a593Smuzhiyun 			clk_name[i], clk, clk_get_rate(clk));
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	dev_dbg(dev, "BRGCKR = 0x%08x, BRRA/BRRB = 0x%x/0x%x\n",
567*4882a593Smuzhiyun 		adg->ckr, adg->rbga, adg->rbgb);
568*4882a593Smuzhiyun 	dev_dbg(dev, "BRGA (for 44100 base) = %d\n", adg->rbga_rate_for_441khz);
569*4882a593Smuzhiyun 	dev_dbg(dev, "BRGB (for 48000 base) = %d\n", adg->rbgb_rate_for_48khz);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	/*
572*4882a593Smuzhiyun 	 * Actual CLKOUT will be exchanged in rsnd_adg_ssi_clk_try_start()
573*4882a593Smuzhiyun 	 * by BRGCKR::BRGCKR_31
574*4882a593Smuzhiyun 	 */
575*4882a593Smuzhiyun 	for_each_rsnd_clkout(clk, adg, i)
576*4882a593Smuzhiyun 		dev_dbg(dev, "clkout %d : %pa : %ld\n", i,
577*4882a593Smuzhiyun 			clk, clk_get_rate(clk));
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun #else
580*4882a593Smuzhiyun #define rsnd_adg_clk_dbg_info(priv, adg)
581*4882a593Smuzhiyun #endif
582*4882a593Smuzhiyun 
rsnd_adg_probe(struct rsnd_priv * priv)583*4882a593Smuzhiyun int rsnd_adg_probe(struct rsnd_priv *priv)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	struct rsnd_adg *adg;
586*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
587*4882a593Smuzhiyun 	int ret;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	adg = devm_kzalloc(dev, sizeof(*adg), GFP_KERNEL);
590*4882a593Smuzhiyun 	if (!adg)
591*4882a593Smuzhiyun 		return -ENOMEM;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	ret = rsnd_mod_init(priv, &adg->mod, &adg_ops,
594*4882a593Smuzhiyun 		      NULL, 0, 0);
595*4882a593Smuzhiyun 	if (ret)
596*4882a593Smuzhiyun 		return ret;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	rsnd_adg_get_clkin(priv, adg);
599*4882a593Smuzhiyun 	rsnd_adg_get_clkout(priv, adg);
600*4882a593Smuzhiyun 	rsnd_adg_clk_dbg_info(priv, adg);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	priv->adg = adg;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	rsnd_adg_clk_enable(priv);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
rsnd_adg_remove(struct rsnd_priv * priv)609*4882a593Smuzhiyun void rsnd_adg_remove(struct rsnd_priv *priv)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	struct device *dev = rsnd_priv_to_dev(priv);
612*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
613*4882a593Smuzhiyun 	struct rsnd_adg *adg = priv->adg;
614*4882a593Smuzhiyun 	struct clk *clk;
615*4882a593Smuzhiyun 	int i;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	for_each_rsnd_clkout(clk, adg, i)
618*4882a593Smuzhiyun 		if (adg->clkout[i])
619*4882a593Smuzhiyun 			clk_unregister_fixed_rate(adg->clkout[i]);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	of_clk_del_provider(np);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	rsnd_adg_clk_disable(priv);
624*4882a593Smuzhiyun }
625