xref: /OK3568_Linux_fs/kernel/sound/soc/samsung/pcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // ALSA SoC Audio Layer - S3C PCM-Controller driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2009 Samsung Electronics Co. Ltd
6*4882a593Smuzhiyun // Author: Jaswinder Singh <jassisinghbrar@gmail.com>
7*4882a593Smuzhiyun // based upon I2S drivers by Ben Dooks.
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <sound/soc.h>
15*4882a593Smuzhiyun #include <sound/pcm_params.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/platform_data/asoc-s3c.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "dma.h"
20*4882a593Smuzhiyun #include "pcm.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /*Register Offsets */
23*4882a593Smuzhiyun #define S3C_PCM_CTL		0x00
24*4882a593Smuzhiyun #define S3C_PCM_CLKCTL		0x04
25*4882a593Smuzhiyun #define S3C_PCM_TXFIFO		0x08
26*4882a593Smuzhiyun #define S3C_PCM_RXFIFO		0x0C
27*4882a593Smuzhiyun #define S3C_PCM_IRQCTL		0x10
28*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT		0x14
29*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT	0x18
30*4882a593Smuzhiyun #define S3C_PCM_CLRINT		0x20
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* PCM_CTL Bit-Fields */
33*4882a593Smuzhiyun #define S3C_PCM_CTL_TXDIPSTICK_MASK	0x3f
34*4882a593Smuzhiyun #define S3C_PCM_CTL_TXDIPSTICK_SHIFT	13
35*4882a593Smuzhiyun #define S3C_PCM_CTL_RXDIPSTICK_MASK	0x3f
36*4882a593Smuzhiyun #define S3C_PCM_CTL_RXDIPSTICK_SHIFT	7
37*4882a593Smuzhiyun #define S3C_PCM_CTL_TXDMA_EN		(0x1 << 6)
38*4882a593Smuzhiyun #define S3C_PCM_CTL_RXDMA_EN		(0x1 << 5)
39*4882a593Smuzhiyun #define S3C_PCM_CTL_TXMSB_AFTER_FSYNC	(0x1 << 4)
40*4882a593Smuzhiyun #define S3C_PCM_CTL_RXMSB_AFTER_FSYNC	(0x1 << 3)
41*4882a593Smuzhiyun #define S3C_PCM_CTL_TXFIFO_EN		(0x1 << 2)
42*4882a593Smuzhiyun #define S3C_PCM_CTL_RXFIFO_EN		(0x1 << 1)
43*4882a593Smuzhiyun #define S3C_PCM_CTL_ENABLE		(0x1 << 0)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* PCM_CLKCTL Bit-Fields */
46*4882a593Smuzhiyun #define S3C_PCM_CLKCTL_SERCLK_EN	(0x1 << 19)
47*4882a593Smuzhiyun #define S3C_PCM_CLKCTL_SERCLKSEL_PCLK	(0x1 << 18)
48*4882a593Smuzhiyun #define S3C_PCM_CLKCTL_SCLKDIV_MASK	0x1ff
49*4882a593Smuzhiyun #define S3C_PCM_CLKCTL_SYNCDIV_MASK	0x1ff
50*4882a593Smuzhiyun #define S3C_PCM_CLKCTL_SCLKDIV_SHIFT	9
51*4882a593Smuzhiyun #define S3C_PCM_CLKCTL_SYNCDIV_SHIFT	0
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* PCM_TXFIFO Bit-Fields */
54*4882a593Smuzhiyun #define S3C_PCM_TXFIFO_DVALID	(0x1 << 16)
55*4882a593Smuzhiyun #define S3C_PCM_TXFIFO_DATA_MSK	(0xffff << 0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* PCM_RXFIFO Bit-Fields */
58*4882a593Smuzhiyun #define S3C_PCM_RXFIFO_DVALID	(0x1 << 16)
59*4882a593Smuzhiyun #define S3C_PCM_RXFIFO_DATA_MSK	(0xffff << 0)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* PCM_IRQCTL Bit-Fields */
62*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_IRQEN		(0x1 << 14)
63*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_WRDEN		(0x1 << 12)
64*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_TXEMPTYEN	(0x1 << 11)
65*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_TXALMSTEMPTYEN	(0x1 << 10)
66*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_TXFULLEN		(0x1 << 9)
67*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_TXALMSTFULLEN	(0x1 << 8)
68*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_TXSTARVEN	(0x1 << 7)
69*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_TXERROVRFLEN	(0x1 << 6)
70*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_RXEMPTEN		(0x1 << 5)
71*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_RXALMSTEMPTEN	(0x1 << 4)
72*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_RXFULLEN		(0x1 << 3)
73*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_RXALMSTFULLEN	(0x1 << 2)
74*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_RXSTARVEN	(0x1 << 1)
75*4882a593Smuzhiyun #define S3C_PCM_IRQCTL_RXERROVRFLEN	(0x1 << 0)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* PCM_IRQSTAT Bit-Fields */
78*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_IRQPND		(0x1 << 13)
79*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_WRD_XFER	(0x1 << 12)
80*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_TXEMPTY		(0x1 << 11)
81*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_TXALMSTEMPTY	(0x1 << 10)
82*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_TXFULL		(0x1 << 9)
83*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_TXALMSTFULL	(0x1 << 8)
84*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_TXSTARV		(0x1 << 7)
85*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_TXERROVRFL	(0x1 << 6)
86*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_RXEMPT		(0x1 << 5)
87*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_RXALMSTEMPT	(0x1 << 4)
88*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_RXFULL		(0x1 << 3)
89*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_RXALMSTFULL	(0x1 << 2)
90*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_RXSTARV		(0x1 << 1)
91*4882a593Smuzhiyun #define S3C_PCM_IRQSTAT_RXERROVRFL	(0x1 << 0)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* PCM_FIFOSTAT Bit-Fields */
94*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_TXCNT_MSK		(0x3f << 14)
95*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_TXFIFOEMPTY		(0x1 << 13)
96*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_TXFIFOALMSTEMPTY	(0x1 << 12)
97*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_TXFIFOFULL		(0x1 << 11)
98*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_TXFIFOALMSTFULL	(0x1 << 10)
99*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_RXCNT_MSK		(0x3f << 4)
100*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_RXFIFOEMPTY		(0x1 << 3)
101*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_RXFIFOALMSTEMPTY	(0x1 << 2)
102*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_RXFIFOFULL		(0x1 << 1)
103*4882a593Smuzhiyun #define S3C_PCM_FIFOSTAT_RXFIFOALMSTFULL	(0x1 << 0)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /**
106*4882a593Smuzhiyun  * struct s3c_pcm_info - S3C PCM Controller information
107*4882a593Smuzhiyun  * @lock: Spin lock
108*4882a593Smuzhiyun  * @dev: The parent device passed to use from the probe.
109*4882a593Smuzhiyun  * @regs: The pointer to the device register block.
110*4882a593Smuzhiyun  * @sclk_per_fs: number of sclk per frame sync
111*4882a593Smuzhiyun  * @idleclk: Whether to keep PCMSCLK enabled even when idle (no active xfer)
112*4882a593Smuzhiyun  * @pclk: the PCLK_PCM (pcm) clock pointer
113*4882a593Smuzhiyun  * @cclk: the SCLK_AUDIO (audio-bus) clock pointer
114*4882a593Smuzhiyun  * @dma_playback: DMA information for playback channel.
115*4882a593Smuzhiyun  * @dma_capture: DMA information for capture channel.
116*4882a593Smuzhiyun  */
117*4882a593Smuzhiyun struct s3c_pcm_info {
118*4882a593Smuzhiyun 	spinlock_t lock;
119*4882a593Smuzhiyun 	struct device	*dev;
120*4882a593Smuzhiyun 	void __iomem	*regs;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	unsigned int sclk_per_fs;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Whether to keep PCMSCLK enabled even when idle(no active xfer) */
125*4882a593Smuzhiyun 	unsigned int idleclk;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	struct clk	*pclk;
128*4882a593Smuzhiyun 	struct clk	*cclk;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_playback;
131*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_capture;
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct snd_dmaengine_dai_dma_data s3c_pcm_stereo_out[] = {
135*4882a593Smuzhiyun 	[0] = {
136*4882a593Smuzhiyun 		.addr_width	= 4,
137*4882a593Smuzhiyun 	},
138*4882a593Smuzhiyun 	[1] = {
139*4882a593Smuzhiyun 		.addr_width	= 4,
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct snd_dmaengine_dai_dma_data s3c_pcm_stereo_in[] = {
144*4882a593Smuzhiyun 	[0] = {
145*4882a593Smuzhiyun 		.addr_width	= 4,
146*4882a593Smuzhiyun 	},
147*4882a593Smuzhiyun 	[1] = {
148*4882a593Smuzhiyun 		.addr_width	= 4,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static struct s3c_pcm_info s3c_pcm[2];
153*4882a593Smuzhiyun 
s3c_pcm_snd_txctrl(struct s3c_pcm_info * pcm,int on)154*4882a593Smuzhiyun static void s3c_pcm_snd_txctrl(struct s3c_pcm_info *pcm, int on)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	void __iomem *regs = pcm->regs;
157*4882a593Smuzhiyun 	u32 ctl, clkctl;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	clkctl = readl(regs + S3C_PCM_CLKCTL);
160*4882a593Smuzhiyun 	ctl = readl(regs + S3C_PCM_CTL);
161*4882a593Smuzhiyun 	ctl &= ~(S3C_PCM_CTL_TXDIPSTICK_MASK
162*4882a593Smuzhiyun 			 << S3C_PCM_CTL_TXDIPSTICK_SHIFT);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (on) {
165*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_TXDMA_EN;
166*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_TXFIFO_EN;
167*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_ENABLE;
168*4882a593Smuzhiyun 		ctl |= (0x4<<S3C_PCM_CTL_TXDIPSTICK_SHIFT);
169*4882a593Smuzhiyun 		clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
170*4882a593Smuzhiyun 	} else {
171*4882a593Smuzhiyun 		ctl &= ~S3C_PCM_CTL_TXDMA_EN;
172*4882a593Smuzhiyun 		ctl &= ~S3C_PCM_CTL_TXFIFO_EN;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		if (!(ctl & S3C_PCM_CTL_RXFIFO_EN)) {
175*4882a593Smuzhiyun 			ctl &= ~S3C_PCM_CTL_ENABLE;
176*4882a593Smuzhiyun 			if (!pcm->idleclk)
177*4882a593Smuzhiyun 				clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
178*4882a593Smuzhiyun 		}
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	writel(clkctl, regs + S3C_PCM_CLKCTL);
182*4882a593Smuzhiyun 	writel(ctl, regs + S3C_PCM_CTL);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
s3c_pcm_snd_rxctrl(struct s3c_pcm_info * pcm,int on)185*4882a593Smuzhiyun static void s3c_pcm_snd_rxctrl(struct s3c_pcm_info *pcm, int on)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	void __iomem *regs = pcm->regs;
188*4882a593Smuzhiyun 	u32 ctl, clkctl;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	ctl = readl(regs + S3C_PCM_CTL);
191*4882a593Smuzhiyun 	clkctl = readl(regs + S3C_PCM_CLKCTL);
192*4882a593Smuzhiyun 	ctl &= ~(S3C_PCM_CTL_RXDIPSTICK_MASK
193*4882a593Smuzhiyun 			 << S3C_PCM_CTL_RXDIPSTICK_SHIFT);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (on) {
196*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_RXDMA_EN;
197*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_RXFIFO_EN;
198*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_ENABLE;
199*4882a593Smuzhiyun 		ctl |= (0x20<<S3C_PCM_CTL_RXDIPSTICK_SHIFT);
200*4882a593Smuzhiyun 		clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
201*4882a593Smuzhiyun 	} else {
202*4882a593Smuzhiyun 		ctl &= ~S3C_PCM_CTL_RXDMA_EN;
203*4882a593Smuzhiyun 		ctl &= ~S3C_PCM_CTL_RXFIFO_EN;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 		if (!(ctl & S3C_PCM_CTL_TXFIFO_EN)) {
206*4882a593Smuzhiyun 			ctl &= ~S3C_PCM_CTL_ENABLE;
207*4882a593Smuzhiyun 			if (!pcm->idleclk)
208*4882a593Smuzhiyun 				clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	writel(clkctl, regs + S3C_PCM_CLKCTL);
213*4882a593Smuzhiyun 	writel(ctl, regs + S3C_PCM_CTL);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
s3c_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)216*4882a593Smuzhiyun static int s3c_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
217*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
220*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
221*4882a593Smuzhiyun 	unsigned long flags;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	dev_dbg(pcm->dev, "Entered %s\n", __func__);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	switch (cmd) {
226*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
227*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
228*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
229*4882a593Smuzhiyun 		spin_lock_irqsave(&pcm->lock, flags);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
232*4882a593Smuzhiyun 			s3c_pcm_snd_rxctrl(pcm, 1);
233*4882a593Smuzhiyun 		else
234*4882a593Smuzhiyun 			s3c_pcm_snd_txctrl(pcm, 1);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pcm->lock, flags);
237*4882a593Smuzhiyun 		break;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
240*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
241*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
242*4882a593Smuzhiyun 		spin_lock_irqsave(&pcm->lock, flags);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
245*4882a593Smuzhiyun 			s3c_pcm_snd_rxctrl(pcm, 0);
246*4882a593Smuzhiyun 		else
247*4882a593Smuzhiyun 			s3c_pcm_snd_txctrl(pcm, 0);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 		spin_unlock_irqrestore(&pcm->lock, flags);
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	default:
253*4882a593Smuzhiyun 		return -EINVAL;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
s3c_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * socdai)259*4882a593Smuzhiyun static int s3c_pcm_hw_params(struct snd_pcm_substream *substream,
260*4882a593Smuzhiyun 				 struct snd_pcm_hw_params *params,
261*4882a593Smuzhiyun 				 struct snd_soc_dai *socdai)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
264*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
265*4882a593Smuzhiyun 	void __iomem *regs = pcm->regs;
266*4882a593Smuzhiyun 	struct clk *clk;
267*4882a593Smuzhiyun 	int sclk_div, sync_div;
268*4882a593Smuzhiyun 	unsigned long flags;
269*4882a593Smuzhiyun 	u32 clkctl;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	dev_dbg(pcm->dev, "Entered %s\n", __func__);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* Strictly check for sample size */
274*4882a593Smuzhiyun 	switch (params_width(params)) {
275*4882a593Smuzhiyun 	case 16:
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	default:
278*4882a593Smuzhiyun 		return -EINVAL;
279*4882a593Smuzhiyun 	}
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	spin_lock_irqsave(&pcm->lock, flags);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* Get hold of the PCMSOURCE_CLK */
284*4882a593Smuzhiyun 	clkctl = readl(regs + S3C_PCM_CLKCTL);
285*4882a593Smuzhiyun 	if (clkctl & S3C_PCM_CLKCTL_SERCLKSEL_PCLK)
286*4882a593Smuzhiyun 		clk = pcm->pclk;
287*4882a593Smuzhiyun 	else
288*4882a593Smuzhiyun 		clk = pcm->cclk;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	/* Set the SCLK divider */
291*4882a593Smuzhiyun 	sclk_div = clk_get_rate(clk) / pcm->sclk_per_fs /
292*4882a593Smuzhiyun 					params_rate(params) / 2 - 1;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	clkctl &= ~(S3C_PCM_CLKCTL_SCLKDIV_MASK
295*4882a593Smuzhiyun 			<< S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
296*4882a593Smuzhiyun 	clkctl |= ((sclk_div & S3C_PCM_CLKCTL_SCLKDIV_MASK)
297*4882a593Smuzhiyun 			<< S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Set the SYNC divider */
300*4882a593Smuzhiyun 	sync_div = pcm->sclk_per_fs - 1;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	clkctl &= ~(S3C_PCM_CLKCTL_SYNCDIV_MASK
303*4882a593Smuzhiyun 				<< S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
304*4882a593Smuzhiyun 	clkctl |= ((sync_div & S3C_PCM_CLKCTL_SYNCDIV_MASK)
305*4882a593Smuzhiyun 				<< S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	writel(clkctl, regs + S3C_PCM_CLKCTL);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pcm->lock, flags);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	dev_dbg(pcm->dev, "PCMSOURCE_CLK-%lu SCLK=%ufs SCLK_DIV=%d SYNC_DIV=%d\n",
312*4882a593Smuzhiyun 				clk_get_rate(clk), pcm->sclk_per_fs,
313*4882a593Smuzhiyun 				sclk_div, sync_div);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
s3c_pcm_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)318*4882a593Smuzhiyun static int s3c_pcm_set_fmt(struct snd_soc_dai *cpu_dai,
319*4882a593Smuzhiyun 			       unsigned int fmt)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
322*4882a593Smuzhiyun 	void __iomem *regs = pcm->regs;
323*4882a593Smuzhiyun 	unsigned long flags;
324*4882a593Smuzhiyun 	int ret = 0;
325*4882a593Smuzhiyun 	u32 ctl;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	dev_dbg(pcm->dev, "Entered %s\n", __func__);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	spin_lock_irqsave(&pcm->lock, flags);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	ctl = readl(regs + S3C_PCM_CTL);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
334*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
335*4882a593Smuzhiyun 		/* Nothing to do, IB_NF by default */
336*4882a593Smuzhiyun 		break;
337*4882a593Smuzhiyun 	default:
338*4882a593Smuzhiyun 		dev_err(pcm->dev, "Unsupported clock inversion!\n");
339*4882a593Smuzhiyun 		ret = -EINVAL;
340*4882a593Smuzhiyun 		goto exit;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
344*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
345*4882a593Smuzhiyun 		/* Nothing to do, Master by default */
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	default:
348*4882a593Smuzhiyun 		dev_err(pcm->dev, "Unsupported master/slave format!\n");
349*4882a593Smuzhiyun 		ret = -EINVAL;
350*4882a593Smuzhiyun 		goto exit;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
354*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CONT:
355*4882a593Smuzhiyun 		pcm->idleclk = 1;
356*4882a593Smuzhiyun 		break;
357*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_GATED:
358*4882a593Smuzhiyun 		pcm->idleclk = 0;
359*4882a593Smuzhiyun 		break;
360*4882a593Smuzhiyun 	default:
361*4882a593Smuzhiyun 		dev_err(pcm->dev, "Invalid Clock gating request!\n");
362*4882a593Smuzhiyun 		ret = -EINVAL;
363*4882a593Smuzhiyun 		goto exit;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
367*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
368*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
369*4882a593Smuzhiyun 		ctl |= S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
370*4882a593Smuzhiyun 		break;
371*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
372*4882a593Smuzhiyun 		ctl &= ~S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
373*4882a593Smuzhiyun 		ctl &= ~S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
374*4882a593Smuzhiyun 		break;
375*4882a593Smuzhiyun 	default:
376*4882a593Smuzhiyun 		dev_err(pcm->dev, "Unsupported data format!\n");
377*4882a593Smuzhiyun 		ret = -EINVAL;
378*4882a593Smuzhiyun 		goto exit;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	writel(ctl, regs + S3C_PCM_CTL);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun exit:
384*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pcm->lock, flags);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	return ret;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
s3c_pcm_set_clkdiv(struct snd_soc_dai * cpu_dai,int div_id,int div)389*4882a593Smuzhiyun static int s3c_pcm_set_clkdiv(struct snd_soc_dai *cpu_dai,
390*4882a593Smuzhiyun 						int div_id, int div)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	switch (div_id) {
395*4882a593Smuzhiyun 	case S3C_PCM_SCLK_PER_FS:
396*4882a593Smuzhiyun 		pcm->sclk_per_fs = div;
397*4882a593Smuzhiyun 		break;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	default:
400*4882a593Smuzhiyun 		return -EINVAL;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
s3c_pcm_set_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)406*4882a593Smuzhiyun static int s3c_pcm_set_sysclk(struct snd_soc_dai *cpu_dai,
407*4882a593Smuzhiyun 				  int clk_id, unsigned int freq, int dir)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
410*4882a593Smuzhiyun 	void __iomem *regs = pcm->regs;
411*4882a593Smuzhiyun 	u32 clkctl = readl(regs + S3C_PCM_CLKCTL);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	switch (clk_id) {
414*4882a593Smuzhiyun 	case S3C_PCM_CLKSRC_PCLK:
415*4882a593Smuzhiyun 		clkctl |= S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	case S3C_PCM_CLKSRC_MUX:
419*4882a593Smuzhiyun 		clkctl &= ~S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		if (clk_get_rate(pcm->cclk) != freq)
422*4882a593Smuzhiyun 			clk_set_rate(pcm->cclk, freq);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		break;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	default:
427*4882a593Smuzhiyun 		return -EINVAL;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	writel(clkctl, regs + S3C_PCM_CLKCTL);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static const struct snd_soc_dai_ops s3c_pcm_dai_ops = {
436*4882a593Smuzhiyun 	.set_sysclk	= s3c_pcm_set_sysclk,
437*4882a593Smuzhiyun 	.set_clkdiv	= s3c_pcm_set_clkdiv,
438*4882a593Smuzhiyun 	.trigger	= s3c_pcm_trigger,
439*4882a593Smuzhiyun 	.hw_params	= s3c_pcm_hw_params,
440*4882a593Smuzhiyun 	.set_fmt	= s3c_pcm_set_fmt,
441*4882a593Smuzhiyun };
442*4882a593Smuzhiyun 
s3c_pcm_dai_probe(struct snd_soc_dai * dai)443*4882a593Smuzhiyun static int s3c_pcm_dai_probe(struct snd_soc_dai *dai)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(dai);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(dai, pcm->dma_playback, pcm->dma_capture);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define S3C_PCM_RATES  SNDRV_PCM_RATE_8000_96000
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define S3C_PCM_DAI_DECLARE			\
455*4882a593Smuzhiyun 	.symmetric_rates = 1,					\
456*4882a593Smuzhiyun 	.probe = s3c_pcm_dai_probe,				\
457*4882a593Smuzhiyun 	.ops = &s3c_pcm_dai_ops,				\
458*4882a593Smuzhiyun 	.playback = {						\
459*4882a593Smuzhiyun 		.channels_min	= 2,				\
460*4882a593Smuzhiyun 		.channels_max	= 2,				\
461*4882a593Smuzhiyun 		.rates		= S3C_PCM_RATES,		\
462*4882a593Smuzhiyun 		.formats	= SNDRV_PCM_FMTBIT_S16_LE,	\
463*4882a593Smuzhiyun 	},							\
464*4882a593Smuzhiyun 	.capture = {						\
465*4882a593Smuzhiyun 		.channels_min	= 2,				\
466*4882a593Smuzhiyun 		.channels_max	= 2,				\
467*4882a593Smuzhiyun 		.rates		= S3C_PCM_RATES,		\
468*4882a593Smuzhiyun 		.formats	= SNDRV_PCM_FMTBIT_S16_LE,	\
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static struct snd_soc_dai_driver s3c_pcm_dai[] = {
472*4882a593Smuzhiyun 	[0] = {
473*4882a593Smuzhiyun 		.name	= "samsung-pcm.0",
474*4882a593Smuzhiyun 		S3C_PCM_DAI_DECLARE,
475*4882a593Smuzhiyun 	},
476*4882a593Smuzhiyun 	[1] = {
477*4882a593Smuzhiyun 		.name	= "samsung-pcm.1",
478*4882a593Smuzhiyun 		S3C_PCM_DAI_DECLARE,
479*4882a593Smuzhiyun 	},
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct snd_soc_component_driver s3c_pcm_component = {
483*4882a593Smuzhiyun 	.name		= "s3c-pcm",
484*4882a593Smuzhiyun };
485*4882a593Smuzhiyun 
s3c_pcm_dev_probe(struct platform_device * pdev)486*4882a593Smuzhiyun static int s3c_pcm_dev_probe(struct platform_device *pdev)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm;
489*4882a593Smuzhiyun 	struct resource *mem_res;
490*4882a593Smuzhiyun 	struct s3c_audio_pdata *pcm_pdata;
491*4882a593Smuzhiyun 	dma_filter_fn filter;
492*4882a593Smuzhiyun 	int ret;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Check for valid device index */
495*4882a593Smuzhiyun 	if ((pdev->id < 0) || pdev->id >= ARRAY_SIZE(s3c_pcm)) {
496*4882a593Smuzhiyun 		dev_err(&pdev->dev, "id %d out of range\n", pdev->id);
497*4882a593Smuzhiyun 		return -EINVAL;
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	pcm_pdata = pdev->dev.platform_data;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (pcm_pdata && pcm_pdata->cfg_gpio && pcm_pdata->cfg_gpio(pdev)) {
503*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Unable to configure gpio\n");
504*4882a593Smuzhiyun 		return -EINVAL;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	pcm = &s3c_pcm[pdev->id];
508*4882a593Smuzhiyun 	pcm->dev = &pdev->dev;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	spin_lock_init(&pcm->lock);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	/* Default is 128fs */
513*4882a593Smuzhiyun 	pcm->sclk_per_fs = 128;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
516*4882a593Smuzhiyun 	pcm->regs = devm_ioremap_resource(&pdev->dev, mem_res);
517*4882a593Smuzhiyun 	if (IS_ERR(pcm->regs))
518*4882a593Smuzhiyun 		return PTR_ERR(pcm->regs);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	pcm->cclk = devm_clk_get(&pdev->dev, "audio-bus");
521*4882a593Smuzhiyun 	if (IS_ERR(pcm->cclk)) {
522*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get audio-bus clock\n");
523*4882a593Smuzhiyun 		return PTR_ERR(pcm->cclk);
524*4882a593Smuzhiyun 	}
525*4882a593Smuzhiyun 	ret = clk_prepare_enable(pcm->cclk);
526*4882a593Smuzhiyun 	if (ret)
527*4882a593Smuzhiyun 		return ret;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* record our pcm structure for later use in the callbacks */
530*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, pcm);
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	pcm->pclk = devm_clk_get(&pdev->dev, "pcm");
533*4882a593Smuzhiyun 	if (IS_ERR(pcm->pclk)) {
534*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get pcm clock\n");
535*4882a593Smuzhiyun 		ret = PTR_ERR(pcm->pclk);
536*4882a593Smuzhiyun 		goto err_dis_cclk;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 	ret = clk_prepare_enable(pcm->pclk);
539*4882a593Smuzhiyun 	if (ret)
540*4882a593Smuzhiyun 		goto err_dis_cclk;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	s3c_pcm_stereo_in[pdev->id].addr = mem_res->start + S3C_PCM_RXFIFO;
543*4882a593Smuzhiyun 	s3c_pcm_stereo_out[pdev->id].addr = mem_res->start + S3C_PCM_TXFIFO;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	filter = NULL;
546*4882a593Smuzhiyun 	if (pcm_pdata) {
547*4882a593Smuzhiyun 		s3c_pcm_stereo_in[pdev->id].filter_data = pcm_pdata->dma_capture;
548*4882a593Smuzhiyun 		s3c_pcm_stereo_out[pdev->id].filter_data = pcm_pdata->dma_playback;
549*4882a593Smuzhiyun 		filter = pcm_pdata->dma_filter;
550*4882a593Smuzhiyun 	}
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	pcm->dma_capture = &s3c_pcm_stereo_in[pdev->id];
553*4882a593Smuzhiyun 	pcm->dma_playback = &s3c_pcm_stereo_out[pdev->id];
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	ret = samsung_asoc_dma_platform_register(&pdev->dev, filter,
556*4882a593Smuzhiyun 						 NULL, NULL, NULL);
557*4882a593Smuzhiyun 	if (ret) {
558*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get register DMA: %d\n", ret);
559*4882a593Smuzhiyun 		goto err_dis_pclk;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev, &s3c_pcm_component,
565*4882a593Smuzhiyun 					 &s3c_pcm_dai[pdev->id], 1);
566*4882a593Smuzhiyun 	if (ret != 0) {
567*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get register DAI: %d\n", ret);
568*4882a593Smuzhiyun 		goto err_dis_pm;
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun err_dis_pm:
574*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
575*4882a593Smuzhiyun err_dis_pclk:
576*4882a593Smuzhiyun 	clk_disable_unprepare(pcm->pclk);
577*4882a593Smuzhiyun err_dis_cclk:
578*4882a593Smuzhiyun 	clk_disable_unprepare(pcm->cclk);
579*4882a593Smuzhiyun 	return ret;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
s3c_pcm_dev_remove(struct platform_device * pdev)582*4882a593Smuzhiyun static int s3c_pcm_dev_remove(struct platform_device *pdev)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	struct s3c_pcm_info *pcm = &s3c_pcm[pdev->id];
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
587*4882a593Smuzhiyun 	clk_disable_unprepare(pcm->cclk);
588*4882a593Smuzhiyun 	clk_disable_unprepare(pcm->pclk);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun static struct platform_driver s3c_pcm_driver = {
594*4882a593Smuzhiyun 	.probe  = s3c_pcm_dev_probe,
595*4882a593Smuzhiyun 	.remove = s3c_pcm_dev_remove,
596*4882a593Smuzhiyun 	.driver = {
597*4882a593Smuzhiyun 		.name = "samsung-pcm",
598*4882a593Smuzhiyun 	},
599*4882a593Smuzhiyun };
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun module_platform_driver(s3c_pcm_driver);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun /* Module information */
604*4882a593Smuzhiyun MODULE_AUTHOR("Jaswinder Singh, <jassisinghbrar@gmail.com>");
605*4882a593Smuzhiyun MODULE_DESCRIPTION("S3C PCM Controller Driver");
606*4882a593Smuzhiyun MODULE_LICENSE("GPL");
607*4882a593Smuzhiyun MODULE_ALIAS("platform:samsung-pcm");
608