1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* sound/soc/rockchip/rk_spdif.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * ALSA SoC Audio Layer - Rockchip I2S Controller driver
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
7*4882a593Smuzhiyun * Author: Jianqun <jay.xu@rock-chips.com>
8*4882a593Smuzhiyun * Copyright (c) 2015 Collabora Ltd.
9*4882a593Smuzhiyun * Author: Sjoerd Simons <sjoerd.simons@collabora.co.uk>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/of_gpio.h>
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/pcm_iec958.h>
21*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "rockchip_spdif.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun enum rk_spdif_type {
26*4882a593Smuzhiyun RK_SPDIF_RK3066,
27*4882a593Smuzhiyun RK_SPDIF_RK3188,
28*4882a593Smuzhiyun RK_SPDIF_RK3288,
29*4882a593Smuzhiyun RK_SPDIF_RK3366,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
34*4882a593Smuzhiyun * CS0: | Mode | d | c | b | a |
35*4882a593Smuzhiyun * CS1: | Category Code |
36*4882a593Smuzhiyun * CS2: | Channel Number | Source Number |
37*4882a593Smuzhiyun * CS3: | Clock Accuracy | Sample Freq |
38*4882a593Smuzhiyun * CS4: | Ori Sample Freq | Word Length |
39*4882a593Smuzhiyun * CS5: | | CGMS-A |
40*4882a593Smuzhiyun * CS6~CS23: Reserved
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * a: use of channel status block
43*4882a593Smuzhiyun * b: linear PCM identification: 0 for lpcm, 1 for nlpcm
44*4882a593Smuzhiyun * c: copyright information
45*4882a593Smuzhiyun * d: additional format information
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define CS_BYTE 6
48*4882a593Smuzhiyun #define CS_FRAME(c) ((c) << 16 | (c))
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define RK3288_GRF_SOC_CON2 0x24c
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct rk_spdif_dev {
53*4882a593Smuzhiyun struct device *dev;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct clk *mclk;
56*4882a593Smuzhiyun struct clk *hclk;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data playback_dma_data;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct regmap *regmap;
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const struct of_device_id rk_spdif_match[] __maybe_unused = {
64*4882a593Smuzhiyun { .compatible = "rockchip,rk3066-spdif",
65*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3066 },
66*4882a593Smuzhiyun { .compatible = "rockchip,rk3188-spdif",
67*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3188 },
68*4882a593Smuzhiyun { .compatible = "rockchip,rk3228-spdif",
69*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
70*4882a593Smuzhiyun { .compatible = "rockchip,rk3288-spdif",
71*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3288 },
72*4882a593Smuzhiyun { .compatible = "rockchip,rk3328-spdif",
73*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
74*4882a593Smuzhiyun { .compatible = "rockchip,rk3366-spdif",
75*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
76*4882a593Smuzhiyun { .compatible = "rockchip,rk3368-spdif",
77*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
78*4882a593Smuzhiyun { .compatible = "rockchip,rk3399-spdif",
79*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
80*4882a593Smuzhiyun { .compatible = "rockchip,rk3568-spdif",
81*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
82*4882a593Smuzhiyun { .compatible = "rockchip,rk3588-spdif",
83*4882a593Smuzhiyun .data = (void *)RK_SPDIF_RK3366 },
84*4882a593Smuzhiyun {},
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rk_spdif_match);
87*4882a593Smuzhiyun
rk_spdif_runtime_suspend(struct device * dev)88*4882a593Smuzhiyun static int __maybe_unused rk_spdif_runtime_suspend(struct device *dev)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct rk_spdif_dev *spdif = dev_get_drvdata(dev);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun regcache_cache_only(spdif->regmap, true);
93*4882a593Smuzhiyun clk_disable_unprepare(spdif->mclk);
94*4882a593Smuzhiyun clk_disable_unprepare(spdif->hclk);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
rk_spdif_runtime_resume(struct device * dev)99*4882a593Smuzhiyun static int __maybe_unused rk_spdif_runtime_resume(struct device *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct rk_spdif_dev *spdif = dev_get_drvdata(dev);
102*4882a593Smuzhiyun int ret;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun ret = clk_prepare_enable(spdif->mclk);
105*4882a593Smuzhiyun if (ret) {
106*4882a593Smuzhiyun dev_err(spdif->dev, "mclk clock enable failed %d\n", ret);
107*4882a593Smuzhiyun return ret;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ret = clk_prepare_enable(spdif->hclk);
111*4882a593Smuzhiyun if (ret) {
112*4882a593Smuzhiyun dev_err(spdif->dev, "hclk clock enable failed %d\n", ret);
113*4882a593Smuzhiyun return ret;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun regcache_cache_only(spdif->regmap, false);
117*4882a593Smuzhiyun regcache_mark_dirty(spdif->regmap);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun ret = regcache_sync(spdif->regmap);
120*4882a593Smuzhiyun if (ret) {
121*4882a593Smuzhiyun clk_disable_unprepare(spdif->mclk);
122*4882a593Smuzhiyun clk_disable_unprepare(spdif->hclk);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return ret;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
rk_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)128*4882a593Smuzhiyun static int rk_spdif_hw_params(struct snd_pcm_substream *substream,
129*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
130*4882a593Smuzhiyun struct snd_soc_dai *dai)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
133*4882a593Smuzhiyun unsigned int val = SPDIF_CFGR_HALFWORD_ENABLE;
134*4882a593Smuzhiyun unsigned int mclk_rate = clk_get_rate(spdif->mclk);
135*4882a593Smuzhiyun int bmc, div, ret, i;
136*4882a593Smuzhiyun u8 cs[CS_BYTE];
137*4882a593Smuzhiyun u16 *fc = (u16 *)cs;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = snd_pcm_create_iec958_consumer_hw_params(params, cs, sizeof(cs));
140*4882a593Smuzhiyun if (ret < 0)
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (i = 0; i < CS_BYTE / 2; i++)
144*4882a593Smuzhiyun regmap_write(spdif->regmap, SPDIF_CHNSRn(i), CS_FRAME(fc[i]));
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun regmap_update_bits(spdif->regmap, SPDIF_CFGR, SPDIF_CFGR_CSE_MASK,
147*4882a593Smuzhiyun SPDIF_CFGR_CSE_EN);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* bmc = 128fs */
150*4882a593Smuzhiyun bmc = 128 * params_rate(params);
151*4882a593Smuzhiyun div = DIV_ROUND_CLOSEST(mclk_rate, bmc);
152*4882a593Smuzhiyun val |= SPDIF_CFGR_CLK_DIV(div);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun switch (params_format(params)) {
155*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
156*4882a593Smuzhiyun val |= SPDIF_CFGR_VDW_16;
157*4882a593Smuzhiyun break;
158*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
159*4882a593Smuzhiyun val |= SPDIF_CFGR_VDW_20;
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
162*4882a593Smuzhiyun val |= SPDIF_CFGR_VDW_24;
163*4882a593Smuzhiyun val |= SPDIF_CFGR_ADJ_RIGHT_J;
164*4882a593Smuzhiyun break;
165*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S32_LE:
166*4882a593Smuzhiyun val |= SPDIF_CFGR_VDW_24;
167*4882a593Smuzhiyun val |= SPDIF_CFGR_ADJ_LEFT_J;
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun default:
170*4882a593Smuzhiyun return -EINVAL;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun regmap_update_bits(spdif->regmap, SPDIF_CFGR, SPDIF_CFGR_CLR_MASK,
174*4882a593Smuzhiyun SPDIF_CFGR_CLR_EN);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun udelay(1);
177*4882a593Smuzhiyun ret = regmap_update_bits(spdif->regmap, SPDIF_CFGR,
178*4882a593Smuzhiyun SPDIF_CFGR_CLK_DIV_MASK |
179*4882a593Smuzhiyun SPDIF_CFGR_HALFWORD_ENABLE |
180*4882a593Smuzhiyun SDPIF_CFGR_VDW_MASK |
181*4882a593Smuzhiyun SPDIF_CFGR_ADJ_MASK, val);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return ret;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
rk_spdif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)186*4882a593Smuzhiyun static int rk_spdif_trigger(struct snd_pcm_substream *substream,
187*4882a593Smuzhiyun int cmd, struct snd_soc_dai *dai)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
190*4882a593Smuzhiyun int ret;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun switch (cmd) {
193*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
194*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
195*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
196*4882a593Smuzhiyun ret = regmap_update_bits(spdif->regmap, SPDIF_DMACR,
197*4882a593Smuzhiyun SPDIF_DMACR_TDE_ENABLE |
198*4882a593Smuzhiyun SPDIF_DMACR_TDL_MASK,
199*4882a593Smuzhiyun SPDIF_DMACR_TDE_ENABLE |
200*4882a593Smuzhiyun SPDIF_DMACR_TDL(16));
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun if (ret != 0)
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = regmap_update_bits(spdif->regmap, SPDIF_XFER,
206*4882a593Smuzhiyun SPDIF_XFER_TXS_START,
207*4882a593Smuzhiyun SPDIF_XFER_TXS_START);
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
210*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
211*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
212*4882a593Smuzhiyun ret = regmap_update_bits(spdif->regmap, SPDIF_DMACR,
213*4882a593Smuzhiyun SPDIF_DMACR_TDE_ENABLE,
214*4882a593Smuzhiyun SPDIF_DMACR_TDE_DISABLE);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (ret != 0)
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = regmap_update_bits(spdif->regmap, SPDIF_XFER,
220*4882a593Smuzhiyun SPDIF_XFER_TXS_START,
221*4882a593Smuzhiyun SPDIF_XFER_TXS_STOP);
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun default:
224*4882a593Smuzhiyun ret = -EINVAL;
225*4882a593Smuzhiyun break;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
rk_spdif_dai_probe(struct snd_soc_dai * dai)231*4882a593Smuzhiyun static int rk_spdif_dai_probe(struct snd_soc_dai *dai)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun dai->playback_dma_data = &spdif->playback_dma_data;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
rk_spdif_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)240*4882a593Smuzhiyun static int rk_spdif_set_sysclk(struct snd_soc_dai *dai,
241*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
244*4882a593Smuzhiyun int ret = 0;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (!freq)
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret = clk_set_rate(spdif->mclk, freq);
250*4882a593Smuzhiyun if (ret)
251*4882a593Smuzhiyun dev_err(spdif->dev, "Failed to set mclk: %d\n", ret);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return ret;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun static const struct snd_soc_dai_ops rk_spdif_dai_ops = {
257*4882a593Smuzhiyun .set_sysclk = rk_spdif_set_sysclk,
258*4882a593Smuzhiyun .hw_params = rk_spdif_hw_params,
259*4882a593Smuzhiyun .trigger = rk_spdif_trigger,
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun static struct snd_soc_dai_driver rk_spdif_dai = {
263*4882a593Smuzhiyun .probe = rk_spdif_dai_probe,
264*4882a593Smuzhiyun .playback = {
265*4882a593Smuzhiyun .stream_name = "Playback",
266*4882a593Smuzhiyun .channels_min = 2,
267*4882a593Smuzhiyun .channels_max = 2,
268*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
269*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE |
270*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE |
271*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE |
272*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE),
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun .ops = &rk_spdif_dai_ops,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct snd_soc_component_driver rk_spdif_component = {
278*4882a593Smuzhiyun .name = "rockchip-spdif",
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
rk_spdif_wr_reg(struct device * dev,unsigned int reg)281*4882a593Smuzhiyun static bool rk_spdif_wr_reg(struct device *dev, unsigned int reg)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun switch (reg) {
284*4882a593Smuzhiyun case SPDIF_CFGR:
285*4882a593Smuzhiyun case SPDIF_DMACR:
286*4882a593Smuzhiyun case SPDIF_INTCR:
287*4882a593Smuzhiyun case SPDIF_XFER:
288*4882a593Smuzhiyun case SPDIF_SMPDR:
289*4882a593Smuzhiyun case SPDIF_VLDFRn(0) ... SPDIF_VLDFRn(11):
290*4882a593Smuzhiyun case SPDIF_USRDRn(0) ... SPDIF_USRDRn(11):
291*4882a593Smuzhiyun case SPDIF_CHNSRn(0) ... SPDIF_CHNSRn(11):
292*4882a593Smuzhiyun return true;
293*4882a593Smuzhiyun default:
294*4882a593Smuzhiyun return false;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
rk_spdif_rd_reg(struct device * dev,unsigned int reg)298*4882a593Smuzhiyun static bool rk_spdif_rd_reg(struct device *dev, unsigned int reg)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun switch (reg) {
301*4882a593Smuzhiyun case SPDIF_CFGR:
302*4882a593Smuzhiyun case SPDIF_SDBLR:
303*4882a593Smuzhiyun case SPDIF_INTCR:
304*4882a593Smuzhiyun case SPDIF_INTSR:
305*4882a593Smuzhiyun case SPDIF_XFER:
306*4882a593Smuzhiyun case SPDIF_SMPDR:
307*4882a593Smuzhiyun case SPDIF_VLDFRn(0) ... SPDIF_VLDFRn(11):
308*4882a593Smuzhiyun case SPDIF_USRDRn(0) ... SPDIF_USRDRn(11):
309*4882a593Smuzhiyun case SPDIF_CHNSRn(0) ... SPDIF_CHNSRn(11):
310*4882a593Smuzhiyun return true;
311*4882a593Smuzhiyun default:
312*4882a593Smuzhiyun return false;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
rk_spdif_volatile_reg(struct device * dev,unsigned int reg)316*4882a593Smuzhiyun static bool rk_spdif_volatile_reg(struct device *dev, unsigned int reg)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun switch (reg) {
319*4882a593Smuzhiyun case SPDIF_INTSR:
320*4882a593Smuzhiyun case SPDIF_SDBLR:
321*4882a593Smuzhiyun case SPDIF_SMPDR:
322*4882a593Smuzhiyun return true;
323*4882a593Smuzhiyun default:
324*4882a593Smuzhiyun return false;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static const struct regmap_config rk_spdif_regmap_config = {
329*4882a593Smuzhiyun .reg_bits = 32,
330*4882a593Smuzhiyun .reg_stride = 4,
331*4882a593Smuzhiyun .val_bits = 32,
332*4882a593Smuzhiyun .max_register = SPDIF_VERSION,
333*4882a593Smuzhiyun .writeable_reg = rk_spdif_wr_reg,
334*4882a593Smuzhiyun .readable_reg = rk_spdif_rd_reg,
335*4882a593Smuzhiyun .volatile_reg = rk_spdif_volatile_reg,
336*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
rk_spdif_probe(struct platform_device * pdev)339*4882a593Smuzhiyun static int rk_spdif_probe(struct platform_device *pdev)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
342*4882a593Smuzhiyun struct rk_spdif_dev *spdif;
343*4882a593Smuzhiyun const struct of_device_id *match;
344*4882a593Smuzhiyun struct resource *res;
345*4882a593Smuzhiyun void __iomem *regs;
346*4882a593Smuzhiyun int ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun match = of_match_node(rk_spdif_match, np);
349*4882a593Smuzhiyun if (match->data == (void *)RK_SPDIF_RK3288) {
350*4882a593Smuzhiyun struct regmap *grf;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
353*4882a593Smuzhiyun if (IS_ERR(grf)) {
354*4882a593Smuzhiyun dev_err(&pdev->dev,
355*4882a593Smuzhiyun "rockchip_spdif missing 'rockchip,grf'\n");
356*4882a593Smuzhiyun return PTR_ERR(grf);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Select the 8 channel SPDIF solution on RK3288 as
360*4882a593Smuzhiyun * the 2 channel one does not appear to work
361*4882a593Smuzhiyun */
362*4882a593Smuzhiyun regmap_write(grf, RK3288_GRF_SOC_CON2, BIT(1) << 16);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun spdif = devm_kzalloc(&pdev->dev, sizeof(*spdif), GFP_KERNEL);
366*4882a593Smuzhiyun if (!spdif)
367*4882a593Smuzhiyun return -ENOMEM;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun spdif->hclk = devm_clk_get(&pdev->dev, "hclk");
370*4882a593Smuzhiyun if (IS_ERR(spdif->hclk))
371*4882a593Smuzhiyun return PTR_ERR(spdif->hclk);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun spdif->mclk = devm_clk_get(&pdev->dev, "mclk");
374*4882a593Smuzhiyun if (IS_ERR(spdif->mclk))
375*4882a593Smuzhiyun return PTR_ERR(spdif->mclk);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
378*4882a593Smuzhiyun if (IS_ERR(regs))
379*4882a593Smuzhiyun return PTR_ERR(regs);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun spdif->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "hclk", regs,
382*4882a593Smuzhiyun &rk_spdif_regmap_config);
383*4882a593Smuzhiyun if (IS_ERR(spdif->regmap))
384*4882a593Smuzhiyun return PTR_ERR(spdif->regmap);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun spdif->playback_dma_data.addr = res->start + SPDIF_SMPDR;
387*4882a593Smuzhiyun spdif->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
388*4882a593Smuzhiyun spdif->playback_dma_data.maxburst = 4;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun spdif->dev = &pdev->dev;
391*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, spdif);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
394*4882a593Smuzhiyun if (!pm_runtime_enabled(&pdev->dev)) {
395*4882a593Smuzhiyun ret = rk_spdif_runtime_resume(&pdev->dev);
396*4882a593Smuzhiyun if (ret)
397*4882a593Smuzhiyun goto err_pm_runtime;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev,
401*4882a593Smuzhiyun &rk_spdif_component,
402*4882a593Smuzhiyun &rk_spdif_dai, 1);
403*4882a593Smuzhiyun if (ret) {
404*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register DAI\n");
405*4882a593Smuzhiyun goto err_pm_suspend;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
409*4882a593Smuzhiyun if (ret) {
410*4882a593Smuzhiyun dev_err(&pdev->dev, "Could not register PCM\n");
411*4882a593Smuzhiyun goto err_pm_suspend;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun err_pm_suspend:
417*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
418*4882a593Smuzhiyun rk_spdif_runtime_suspend(&pdev->dev);
419*4882a593Smuzhiyun err_pm_runtime:
420*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return ret;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
rk_spdif_remove(struct platform_device * pdev)425*4882a593Smuzhiyun static int rk_spdif_remove(struct platform_device *pdev)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
428*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
429*4882a593Smuzhiyun rk_spdif_runtime_suspend(&pdev->dev);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun static const struct dev_pm_ops rk_spdif_pm_ops = {
435*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(rk_spdif_runtime_suspend, rk_spdif_runtime_resume,
436*4882a593Smuzhiyun NULL)
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static struct platform_driver rk_spdif_driver = {
440*4882a593Smuzhiyun .probe = rk_spdif_probe,
441*4882a593Smuzhiyun .remove = rk_spdif_remove,
442*4882a593Smuzhiyun .driver = {
443*4882a593Smuzhiyun .name = "rockchip-spdif",
444*4882a593Smuzhiyun .of_match_table = of_match_ptr(rk_spdif_match),
445*4882a593Smuzhiyun .pm = &rk_spdif_pm_ops,
446*4882a593Smuzhiyun },
447*4882a593Smuzhiyun };
448*4882a593Smuzhiyun module_platform_driver(rk_spdif_driver);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun MODULE_ALIAS("platform:rockchip-spdif");
451*4882a593Smuzhiyun MODULE_DESCRIPTION("ROCKCHIP SPDIF transceiver Interface");
452*4882a593Smuzhiyun MODULE_AUTHOR("Sjoerd Simons <sjoerd.simons@collabora.co.uk>");
453*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
454