xref: /OK3568_Linux_fs/kernel/sound/soc/rockchip/rockchip_i2s.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * sound/soc/rockchip/rockchip_i2s.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * ALSA SoC Audio Layer - Rockchip I2S Controller driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
8*4882a593Smuzhiyun  * Author: Jianqun xu <jay.xu@rock-chips.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef _ROCKCHIP_IIS_H
12*4882a593Smuzhiyun #define _ROCKCHIP_IIS_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun /*
15*4882a593Smuzhiyun  * TXCR
16*4882a593Smuzhiyun  * transmit operation control register
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun #define I2S_TXCR_RCNT_SHIFT	17
19*4882a593Smuzhiyun #define I2S_TXCR_RCNT_MASK	(0x3f << I2S_TXCR_RCNT_SHIFT)
20*4882a593Smuzhiyun #define I2S_TXCR_CSR_SHIFT	15
21*4882a593Smuzhiyun #define I2S_TXCR_CSR(x)		(x << I2S_TXCR_CSR_SHIFT)
22*4882a593Smuzhiyun #define I2S_TXCR_CSR_MASK	(3 << I2S_TXCR_CSR_SHIFT)
23*4882a593Smuzhiyun #define I2S_TXCR_HWT		BIT(14)
24*4882a593Smuzhiyun #define I2S_TXCR_SJM_SHIFT	12
25*4882a593Smuzhiyun #define I2S_TXCR_SJM_R		(0 << I2S_TXCR_SJM_SHIFT)
26*4882a593Smuzhiyun #define I2S_TXCR_SJM_L		(1 << I2S_TXCR_SJM_SHIFT)
27*4882a593Smuzhiyun #define I2S_TXCR_FBM_SHIFT	11
28*4882a593Smuzhiyun #define I2S_TXCR_FBM_MSB	(0 << I2S_TXCR_FBM_SHIFT)
29*4882a593Smuzhiyun #define I2S_TXCR_FBM_LSB	(1 << I2S_TXCR_FBM_SHIFT)
30*4882a593Smuzhiyun #define I2S_TXCR_IBM_SHIFT	9
31*4882a593Smuzhiyun #define I2S_TXCR_IBM_NORMAL	(0 << I2S_TXCR_IBM_SHIFT)
32*4882a593Smuzhiyun #define I2S_TXCR_IBM_LSJM	(1 << I2S_TXCR_IBM_SHIFT)
33*4882a593Smuzhiyun #define I2S_TXCR_IBM_RSJM	(2 << I2S_TXCR_IBM_SHIFT)
34*4882a593Smuzhiyun #define I2S_TXCR_IBM_MASK	(3 << I2S_TXCR_IBM_SHIFT)
35*4882a593Smuzhiyun #define I2S_TXCR_PBM_SHIFT	7
36*4882a593Smuzhiyun #define I2S_TXCR_PBM_MODE(x)	(x << I2S_TXCR_PBM_SHIFT)
37*4882a593Smuzhiyun #define I2S_TXCR_PBM_MASK	(3 << I2S_TXCR_PBM_SHIFT)
38*4882a593Smuzhiyun #define I2S_TXCR_TFS_SHIFT	5
39*4882a593Smuzhiyun #define I2S_TXCR_TFS_I2S	(0 << I2S_TXCR_TFS_SHIFT)
40*4882a593Smuzhiyun #define I2S_TXCR_TFS_PCM	(1 << I2S_TXCR_TFS_SHIFT)
41*4882a593Smuzhiyun #define I2S_TXCR_TFS_MASK	(1 << I2S_TXCR_TFS_SHIFT)
42*4882a593Smuzhiyun #define I2S_TXCR_VDW_SHIFT	0
43*4882a593Smuzhiyun #define I2S_TXCR_VDW(x)		((x - 1) << I2S_TXCR_VDW_SHIFT)
44*4882a593Smuzhiyun #define I2S_TXCR_VDW_MASK	(0x1f << I2S_TXCR_VDW_SHIFT)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun  * RXCR
48*4882a593Smuzhiyun  * receive operation control register
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun #define I2S_RXCR_CSR_SHIFT	15
51*4882a593Smuzhiyun #define I2S_RXCR_CSR(x)		(x << I2S_RXCR_CSR_SHIFT)
52*4882a593Smuzhiyun #define I2S_RXCR_CSR_MASK	(3 << I2S_RXCR_CSR_SHIFT)
53*4882a593Smuzhiyun #define I2S_RXCR_HWT		BIT(14)
54*4882a593Smuzhiyun #define I2S_RXCR_SJM_SHIFT	12
55*4882a593Smuzhiyun #define I2S_RXCR_SJM_R		(0 << I2S_RXCR_SJM_SHIFT)
56*4882a593Smuzhiyun #define I2S_RXCR_SJM_L		(1 << I2S_RXCR_SJM_SHIFT)
57*4882a593Smuzhiyun #define I2S_RXCR_FBM_SHIFT	11
58*4882a593Smuzhiyun #define I2S_RXCR_FBM_MSB	(0 << I2S_RXCR_FBM_SHIFT)
59*4882a593Smuzhiyun #define I2S_RXCR_FBM_LSB	(1 << I2S_RXCR_FBM_SHIFT)
60*4882a593Smuzhiyun #define I2S_RXCR_IBM_SHIFT	9
61*4882a593Smuzhiyun #define I2S_RXCR_IBM_NORMAL	(0 << I2S_RXCR_IBM_SHIFT)
62*4882a593Smuzhiyun #define I2S_RXCR_IBM_LSJM	(1 << I2S_RXCR_IBM_SHIFT)
63*4882a593Smuzhiyun #define I2S_RXCR_IBM_RSJM	(2 << I2S_RXCR_IBM_SHIFT)
64*4882a593Smuzhiyun #define I2S_RXCR_IBM_MASK	(3 << I2S_RXCR_IBM_SHIFT)
65*4882a593Smuzhiyun #define I2S_RXCR_PBM_SHIFT	7
66*4882a593Smuzhiyun #define I2S_RXCR_PBM_MODE(x)	(x << I2S_RXCR_PBM_SHIFT)
67*4882a593Smuzhiyun #define I2S_RXCR_PBM_MASK	(3 << I2S_RXCR_PBM_SHIFT)
68*4882a593Smuzhiyun #define I2S_RXCR_TFS_SHIFT	5
69*4882a593Smuzhiyun #define I2S_RXCR_TFS_I2S	(0 << I2S_RXCR_TFS_SHIFT)
70*4882a593Smuzhiyun #define I2S_RXCR_TFS_PCM	(1 << I2S_RXCR_TFS_SHIFT)
71*4882a593Smuzhiyun #define I2S_RXCR_TFS_MASK	(1 << I2S_RXCR_TFS_SHIFT)
72*4882a593Smuzhiyun #define I2S_RXCR_VDW_SHIFT	0
73*4882a593Smuzhiyun #define I2S_RXCR_VDW(x)		((x - 1) << I2S_RXCR_VDW_SHIFT)
74*4882a593Smuzhiyun #define I2S_RXCR_VDW_MASK	(0x1f << I2S_RXCR_VDW_SHIFT)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * CKR
78*4882a593Smuzhiyun  * clock generation register
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun #define I2S_CKR_TRCM_SHIFT	28
81*4882a593Smuzhiyun #define I2S_CKR_TRCM(x)	(x << I2S_CKR_TRCM_SHIFT)
82*4882a593Smuzhiyun #define I2S_CKR_TRCM_TXRX	(0 << I2S_CKR_TRCM_SHIFT)
83*4882a593Smuzhiyun #define I2S_CKR_TRCM_TXONLY	(1 << I2S_CKR_TRCM_SHIFT)
84*4882a593Smuzhiyun #define I2S_CKR_TRCM_RXONLY	(2 << I2S_CKR_TRCM_SHIFT)
85*4882a593Smuzhiyun #define I2S_CKR_TRCM_MASK	(3 << I2S_CKR_TRCM_SHIFT)
86*4882a593Smuzhiyun #define I2S_CKR_MSS_SHIFT	27
87*4882a593Smuzhiyun #define I2S_CKR_MSS_MASTER	(0 << I2S_CKR_MSS_SHIFT)
88*4882a593Smuzhiyun #define I2S_CKR_MSS_SLAVE	(1 << I2S_CKR_MSS_SHIFT)
89*4882a593Smuzhiyun #define I2S_CKR_MSS_MASK	(1 << I2S_CKR_MSS_SHIFT)
90*4882a593Smuzhiyun #define I2S_CKR_CKP_SHIFT	26
91*4882a593Smuzhiyun #define I2S_CKR_CKP_NORMAL	(0 << I2S_CKR_CKP_SHIFT)
92*4882a593Smuzhiyun #define I2S_CKR_CKP_INVERTED	(1 << I2S_CKR_CKP_SHIFT)
93*4882a593Smuzhiyun #define I2S_CKR_CKP_MASK	(1 << I2S_CKR_CKP_SHIFT)
94*4882a593Smuzhiyun #define I2S_CKR_RLP_SHIFT	25
95*4882a593Smuzhiyun #define I2S_CKR_RLP_NORMAL	(0 << I2S_CKR_RLP_SHIFT)
96*4882a593Smuzhiyun #define I2S_CKR_RLP_INVERTED	(1 << I2S_CKR_RLP_SHIFT)
97*4882a593Smuzhiyun #define I2S_CKR_RLP_MASK	(1 << I2S_CKR_RLP_SHIFT)
98*4882a593Smuzhiyun #define I2S_CKR_TLP_SHIFT	24
99*4882a593Smuzhiyun #define I2S_CKR_TLP_NORMAL	(0 << I2S_CKR_TLP_SHIFT)
100*4882a593Smuzhiyun #define I2S_CKR_TLP_INVERTED	(1 << I2S_CKR_TLP_SHIFT)
101*4882a593Smuzhiyun #define I2S_CKR_TLP_MASK	(1 << I2S_CKR_TLP_SHIFT)
102*4882a593Smuzhiyun #define I2S_CKR_MDIV_SHIFT	16
103*4882a593Smuzhiyun #define I2S_CKR_MDIV(x)		((x - 1) << I2S_CKR_MDIV_SHIFT)
104*4882a593Smuzhiyun #define I2S_CKR_MDIV_MASK	(0xff << I2S_CKR_MDIV_SHIFT)
105*4882a593Smuzhiyun #define I2S_CKR_RSD_SHIFT	8
106*4882a593Smuzhiyun #define I2S_CKR_RSD(x)		((x - 1) << I2S_CKR_RSD_SHIFT)
107*4882a593Smuzhiyun #define I2S_CKR_RSD_MASK	(0xff << I2S_CKR_RSD_SHIFT)
108*4882a593Smuzhiyun #define I2S_CKR_TSD_SHIFT	0
109*4882a593Smuzhiyun #define I2S_CKR_TSD(x)		((x - 1) << I2S_CKR_TSD_SHIFT)
110*4882a593Smuzhiyun #define I2S_CKR_TSD_MASK	(0xff << I2S_CKR_TSD_SHIFT)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * FIFOLR
114*4882a593Smuzhiyun  * FIFO level register
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun #define I2S_FIFOLR_RFL_SHIFT	24
117*4882a593Smuzhiyun #define I2S_FIFOLR_RFL_MASK	(0x3f << I2S_FIFOLR_RFL_SHIFT)
118*4882a593Smuzhiyun #define I2S_FIFOLR_TFL3_SHIFT	18
119*4882a593Smuzhiyun #define I2S_FIFOLR_TFL3_MASK	(0x3f << I2S_FIFOLR_TFL3_SHIFT)
120*4882a593Smuzhiyun #define I2S_FIFOLR_TFL2_SHIFT	12
121*4882a593Smuzhiyun #define I2S_FIFOLR_TFL2_MASK	(0x3f << I2S_FIFOLR_TFL2_SHIFT)
122*4882a593Smuzhiyun #define I2S_FIFOLR_TFL1_SHIFT	6
123*4882a593Smuzhiyun #define I2S_FIFOLR_TFL1_MASK	(0x3f << I2S_FIFOLR_TFL1_SHIFT)
124*4882a593Smuzhiyun #define I2S_FIFOLR_TFL0_SHIFT	0
125*4882a593Smuzhiyun #define I2S_FIFOLR_TFL0_MASK	(0x3f << I2S_FIFOLR_TFL0_SHIFT)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * DMACR
129*4882a593Smuzhiyun  * DMA control register
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun #define I2S_DMACR_RDE_SHIFT	24
132*4882a593Smuzhiyun #define I2S_DMACR_RDE_DISABLE	(0 << I2S_DMACR_RDE_SHIFT)
133*4882a593Smuzhiyun #define I2S_DMACR_RDE_ENABLE	(1 << I2S_DMACR_RDE_SHIFT)
134*4882a593Smuzhiyun #define I2S_DMACR_RDL_SHIFT	16
135*4882a593Smuzhiyun #define I2S_DMACR_RDL(x)	((x - 1) << I2S_DMACR_RDL_SHIFT)
136*4882a593Smuzhiyun #define I2S_DMACR_RDL_MASK	(0x1f << I2S_DMACR_RDL_SHIFT)
137*4882a593Smuzhiyun #define I2S_DMACR_TDE_SHIFT	8
138*4882a593Smuzhiyun #define I2S_DMACR_TDE_DISABLE	(0 << I2S_DMACR_TDE_SHIFT)
139*4882a593Smuzhiyun #define I2S_DMACR_TDE_ENABLE	(1 << I2S_DMACR_TDE_SHIFT)
140*4882a593Smuzhiyun #define I2S_DMACR_TDL_SHIFT	0
141*4882a593Smuzhiyun #define I2S_DMACR_TDL(x)	((x) << I2S_DMACR_TDL_SHIFT)
142*4882a593Smuzhiyun #define I2S_DMACR_TDL_MASK	(0x1f << I2S_DMACR_TDL_SHIFT)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  * INTCR
146*4882a593Smuzhiyun  * interrupt control register
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun #define I2S_INTCR_RFT_SHIFT	20
149*4882a593Smuzhiyun #define I2S_INTCR_RFT(x)	((x - 1) << I2S_INTCR_RFT_SHIFT)
150*4882a593Smuzhiyun #define I2S_INTCR_RXOIC		BIT(18)
151*4882a593Smuzhiyun #define I2S_INTCR_RXOIE_SHIFT	17
152*4882a593Smuzhiyun #define I2S_INTCR_RXOIE_DISABLE	(0 << I2S_INTCR_RXOIE_SHIFT)
153*4882a593Smuzhiyun #define I2S_INTCR_RXOIE_ENABLE	(1 << I2S_INTCR_RXOIE_SHIFT)
154*4882a593Smuzhiyun #define I2S_INTCR_RXFIE_SHIFT	16
155*4882a593Smuzhiyun #define I2S_INTCR_RXFIE_DISABLE	(0 << I2S_INTCR_RXFIE_SHIFT)
156*4882a593Smuzhiyun #define I2S_INTCR_RXFIE_ENABLE	(1 << I2S_INTCR_RXFIE_SHIFT)
157*4882a593Smuzhiyun #define I2S_INTCR_TFT_SHIFT	4
158*4882a593Smuzhiyun #define I2S_INTCR_TFT(x)	((x - 1) << I2S_INTCR_TFT_SHIFT)
159*4882a593Smuzhiyun #define I2S_INTCR_TFT_MASK	(0x1f << I2S_INTCR_TFT_SHIFT)
160*4882a593Smuzhiyun #define I2S_INTCR_TXUIC		BIT(2)
161*4882a593Smuzhiyun #define I2S_INTCR_TXUIE_SHIFT	1
162*4882a593Smuzhiyun #define I2S_INTCR_TXUIE_DISABLE	(0 << I2S_INTCR_TXUIE_SHIFT)
163*4882a593Smuzhiyun #define I2S_INTCR_TXUIE_ENABLE	(1 << I2S_INTCR_TXUIE_SHIFT)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * INTSR
167*4882a593Smuzhiyun  * interrupt status register
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun #define I2S_INTSR_TXEIE_SHIFT	0
170*4882a593Smuzhiyun #define I2S_INTSR_TXEIE_DISABLE	(0 << I2S_INTSR_TXEIE_SHIFT)
171*4882a593Smuzhiyun #define I2S_INTSR_TXEIE_ENABLE	(1 << I2S_INTSR_TXEIE_SHIFT)
172*4882a593Smuzhiyun #define I2S_INTSR_RXOI_SHIFT	17
173*4882a593Smuzhiyun #define I2S_INTSR_RXOI_INA	(0 << I2S_INTSR_RXOI_SHIFT)
174*4882a593Smuzhiyun #define I2S_INTSR_RXOI_ACT	(1 << I2S_INTSR_RXOI_SHIFT)
175*4882a593Smuzhiyun #define I2S_INTSR_RXFI_SHIFT	16
176*4882a593Smuzhiyun #define I2S_INTSR_RXFI_INA	(0 << I2S_INTSR_RXFI_SHIFT)
177*4882a593Smuzhiyun #define I2S_INTSR_RXFI_ACT	(1 << I2S_INTSR_RXFI_SHIFT)
178*4882a593Smuzhiyun #define I2S_INTSR_TXUI_SHIFT	1
179*4882a593Smuzhiyun #define I2S_INTSR_TXUI_INA	(0 << I2S_INTSR_TXUI_SHIFT)
180*4882a593Smuzhiyun #define I2S_INTSR_TXUI_ACT	(1 << I2S_INTSR_TXUI_SHIFT)
181*4882a593Smuzhiyun #define I2S_INTSR_TXEI_SHIFT	0
182*4882a593Smuzhiyun #define I2S_INTSR_TXEI_INA	(0 << I2S_INTSR_TXEI_SHIFT)
183*4882a593Smuzhiyun #define I2S_INTSR_TXEI_ACT	(1 << I2S_INTSR_TXEI_SHIFT)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /*
186*4882a593Smuzhiyun  * XFER
187*4882a593Smuzhiyun  * Transfer start register
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun #define I2S_XFER_RXS_SHIFT	1
190*4882a593Smuzhiyun #define I2S_XFER_RXS_STOP	(0 << I2S_XFER_RXS_SHIFT)
191*4882a593Smuzhiyun #define I2S_XFER_RXS_START	(1 << I2S_XFER_RXS_SHIFT)
192*4882a593Smuzhiyun #define I2S_XFER_TXS_SHIFT	0
193*4882a593Smuzhiyun #define I2S_XFER_TXS_STOP	(0 << I2S_XFER_TXS_SHIFT)
194*4882a593Smuzhiyun #define I2S_XFER_TXS_START	(1 << I2S_XFER_TXS_SHIFT)
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /*
197*4882a593Smuzhiyun  * CLR
198*4882a593Smuzhiyun  * clear SCLK domain logic register
199*4882a593Smuzhiyun */
200*4882a593Smuzhiyun #define I2S_CLR_RXC	BIT(1)
201*4882a593Smuzhiyun #define I2S_CLR_TXC	BIT(0)
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * TXDR
205*4882a593Smuzhiyun  * Transimt FIFO data register, write only.
206*4882a593Smuzhiyun */
207*4882a593Smuzhiyun #define I2S_TXDR_MASK	(0xff)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun  * RXDR
211*4882a593Smuzhiyun  * Receive FIFO data register, write only.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun #define I2S_RXDR_MASK	(0xff)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Clock divider id */
216*4882a593Smuzhiyun enum {
217*4882a593Smuzhiyun 	ROCKCHIP_DIV_MCLK = 0,
218*4882a593Smuzhiyun 	ROCKCHIP_DIV_BCLK,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* channel select */
222*4882a593Smuzhiyun #define I2S_CSR_SHIFT	15
223*4882a593Smuzhiyun #define I2S_CHN_2	(0 << I2S_CSR_SHIFT)
224*4882a593Smuzhiyun #define I2S_CHN_4	(1 << I2S_CSR_SHIFT)
225*4882a593Smuzhiyun #define I2S_CHN_6	(2 << I2S_CSR_SHIFT)
226*4882a593Smuzhiyun #define I2S_CHN_8	(3 << I2S_CSR_SHIFT)
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* I2S REGS */
229*4882a593Smuzhiyun #define I2S_TXCR	(0x0000)
230*4882a593Smuzhiyun #define I2S_RXCR	(0x0004)
231*4882a593Smuzhiyun #define I2S_CKR		(0x0008)
232*4882a593Smuzhiyun #define I2S_FIFOLR	(0x000c)
233*4882a593Smuzhiyun #define I2S_DMACR	(0x0010)
234*4882a593Smuzhiyun #define I2S_INTCR	(0x0014)
235*4882a593Smuzhiyun #define I2S_INTSR	(0x0018)
236*4882a593Smuzhiyun #define I2S_XFER	(0x001c)
237*4882a593Smuzhiyun #define I2S_CLR		(0x0020)
238*4882a593Smuzhiyun #define I2S_TXDR	(0x0024)
239*4882a593Smuzhiyun #define I2S_RXDR	(0x0028)
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* io direction cfg register */
242*4882a593Smuzhiyun #define I2S_IO_DIRECTION_MASK	(7)
243*4882a593Smuzhiyun #define I2S_IO_8CH_OUT_2CH_IN	(0)
244*4882a593Smuzhiyun #define I2S_IO_6CH_OUT_4CH_IN	(4)
245*4882a593Smuzhiyun #define I2S_IO_4CH_OUT_6CH_IN	(6)
246*4882a593Smuzhiyun #define I2S_IO_2CH_OUT_8CH_IN	(7)
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #endif /* _ROCKCHIP_IIS_H */
249