xref: /OK3568_Linux_fs/kernel/sound/soc/qcom/qdsp6/q6afe.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2011-2017, The Linux Foundation. All rights reserved.
3*4882a593Smuzhiyun // Copyright (c) 2018, Linaro Limited
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/slab.h>
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/uaccess.h>
8*4882a593Smuzhiyun #include <linux/wait.h>
9*4882a593Smuzhiyun #include <linux/jiffies.h>
10*4882a593Smuzhiyun #include <linux/sched.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/kref.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_platform.h>
15*4882a593Smuzhiyun #include <linux/spinlock.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/soc/qcom/apr.h>
18*4882a593Smuzhiyun #include <sound/soc.h>
19*4882a593Smuzhiyun #include <sound/soc-dai.h>
20*4882a593Smuzhiyun #include <sound/pcm.h>
21*4882a593Smuzhiyun #include <sound/pcm_params.h>
22*4882a593Smuzhiyun #include "q6dsp-errno.h"
23*4882a593Smuzhiyun #include "q6core.h"
24*4882a593Smuzhiyun #include "q6afe.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* AFE CMDs */
27*4882a593Smuzhiyun #define AFE_PORT_CMD_DEVICE_START	0x000100E5
28*4882a593Smuzhiyun #define AFE_PORT_CMD_DEVICE_STOP	0x000100E6
29*4882a593Smuzhiyun #define AFE_PORT_CMD_SET_PARAM_V2	0x000100EF
30*4882a593Smuzhiyun #define AFE_SVC_CMD_SET_PARAM		0x000100f3
31*4882a593Smuzhiyun #define AFE_PORT_CMDRSP_GET_PARAM_V2	0x00010106
32*4882a593Smuzhiyun #define AFE_PARAM_ID_HDMI_CONFIG	0x00010210
33*4882a593Smuzhiyun #define AFE_MODULE_AUDIO_DEV_INTERFACE	0x0001020C
34*4882a593Smuzhiyun #define AFE_MODULE_TDM			0x0001028A
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define AFE_PARAM_ID_CDC_SLIMBUS_SLAVE_CFG 0x00010235
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define AFE_PARAM_ID_LPAIF_CLK_CONFIG	0x00010238
39*4882a593Smuzhiyun #define AFE_PARAM_ID_INT_DIGITAL_CDC_CLK_CONFIG	0x00010239
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define AFE_PARAM_ID_SLIMBUS_CONFIG    0x00010212
42*4882a593Smuzhiyun #define AFE_PARAM_ID_I2S_CONFIG	0x0001020D
43*4882a593Smuzhiyun #define AFE_PARAM_ID_TDM_CONFIG	0x0001029D
44*4882a593Smuzhiyun #define AFE_PARAM_ID_PORT_SLOT_MAPPING_CONFIG	0x00010297
45*4882a593Smuzhiyun #define AFE_PARAM_ID_CODEC_DMA_CONFIG	0x000102B8
46*4882a593Smuzhiyun #define AFE_CMD_REMOTE_LPASS_CORE_HW_VOTE_REQUEST	0x000100f4
47*4882a593Smuzhiyun #define AFE_CMD_RSP_REMOTE_LPASS_CORE_HW_VOTE_REQUEST   0x000100f5
48*4882a593Smuzhiyun #define AFE_CMD_REMOTE_LPASS_CORE_HW_DEVOTE_REQUEST	0x000100f6
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* I2S config specific */
51*4882a593Smuzhiyun #define AFE_API_VERSION_I2S_CONFIG	0x1
52*4882a593Smuzhiyun #define AFE_PORT_I2S_SD0		0x1
53*4882a593Smuzhiyun #define AFE_PORT_I2S_SD1		0x2
54*4882a593Smuzhiyun #define AFE_PORT_I2S_SD2		0x3
55*4882a593Smuzhiyun #define AFE_PORT_I2S_SD3		0x4
56*4882a593Smuzhiyun #define AFE_PORT_I2S_SD0_MASK		BIT(0x0)
57*4882a593Smuzhiyun #define AFE_PORT_I2S_SD1_MASK		BIT(0x1)
58*4882a593Smuzhiyun #define AFE_PORT_I2S_SD2_MASK		BIT(0x2)
59*4882a593Smuzhiyun #define AFE_PORT_I2S_SD3_MASK		BIT(0x3)
60*4882a593Smuzhiyun #define AFE_PORT_I2S_SD0_1_MASK		GENMASK(1, 0)
61*4882a593Smuzhiyun #define AFE_PORT_I2S_SD2_3_MASK		GENMASK(3, 2)
62*4882a593Smuzhiyun #define AFE_PORT_I2S_SD0_1_2_MASK	GENMASK(2, 0)
63*4882a593Smuzhiyun #define AFE_PORT_I2S_SD0_1_2_3_MASK	GENMASK(3, 0)
64*4882a593Smuzhiyun #define AFE_PORT_I2S_QUAD01		0x5
65*4882a593Smuzhiyun #define AFE_PORT_I2S_QUAD23		0x6
66*4882a593Smuzhiyun #define AFE_PORT_I2S_6CHS		0x7
67*4882a593Smuzhiyun #define AFE_PORT_I2S_8CHS		0x8
68*4882a593Smuzhiyun #define AFE_PORT_I2S_MONO		0x0
69*4882a593Smuzhiyun #define AFE_PORT_I2S_STEREO		0x1
70*4882a593Smuzhiyun #define AFE_PORT_CONFIG_I2S_WS_SRC_EXTERNAL	0x0
71*4882a593Smuzhiyun #define AFE_PORT_CONFIG_I2S_WS_SRC_INTERNAL	0x1
72*4882a593Smuzhiyun #define AFE_LINEAR_PCM_DATA				0x0
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Port IDs */
76*4882a593Smuzhiyun #define AFE_API_VERSION_HDMI_CONFIG	0x1
77*4882a593Smuzhiyun #define AFE_PORT_ID_MULTICHAN_HDMI_RX	0x100E
78*4882a593Smuzhiyun #define AFE_PORT_ID_HDMI_OVER_DP_RX	0x6020
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define AFE_API_VERSION_SLIMBUS_CONFIG 0x1
81*4882a593Smuzhiyun /* Clock set API version */
82*4882a593Smuzhiyun #define AFE_API_VERSION_CLOCK_SET 1
83*4882a593Smuzhiyun #define Q6AFE_LPASS_CLK_CONFIG_API_VERSION	0x1
84*4882a593Smuzhiyun #define AFE_MODULE_CLOCK_SET		0x0001028F
85*4882a593Smuzhiyun #define AFE_PARAM_ID_CLOCK_SET		0x00010290
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* SLIMbus Rx port on channel 0. */
88*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_0_RX      0x4000
89*4882a593Smuzhiyun /* SLIMbus Tx port on channel 0. */
90*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_0_TX      0x4001
91*4882a593Smuzhiyun /* SLIMbus Rx port on channel 1. */
92*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_1_RX      0x4002
93*4882a593Smuzhiyun /* SLIMbus Tx port on channel 1. */
94*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_1_TX      0x4003
95*4882a593Smuzhiyun /* SLIMbus Rx port on channel 2. */
96*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_2_RX      0x4004
97*4882a593Smuzhiyun /* SLIMbus Tx port on channel 2. */
98*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_2_TX      0x4005
99*4882a593Smuzhiyun /* SLIMbus Rx port on channel 3. */
100*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_3_RX      0x4006
101*4882a593Smuzhiyun /* SLIMbus Tx port on channel 3. */
102*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_3_TX      0x4007
103*4882a593Smuzhiyun /* SLIMbus Rx port on channel 4. */
104*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_4_RX      0x4008
105*4882a593Smuzhiyun /* SLIMbus Tx port on channel 4. */
106*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_4_TX      0x4009
107*4882a593Smuzhiyun /* SLIMbus Rx port on channel 5. */
108*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_5_RX      0x400a
109*4882a593Smuzhiyun /* SLIMbus Tx port on channel 5. */
110*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_5_TX      0x400b
111*4882a593Smuzhiyun /* SLIMbus Rx port on channel 6. */
112*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_6_RX      0x400c
113*4882a593Smuzhiyun /* SLIMbus Tx port on channel 6. */
114*4882a593Smuzhiyun #define AFE_PORT_ID_SLIMBUS_MULTI_CHAN_6_TX      0x400d
115*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_MI2S_RX         0x1000
116*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_MI2S_TX         0x1001
117*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_MI2S_RX       0x1002
118*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_MI2S_TX       0x1003
119*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_MI2S_RX        0x1004
120*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_MI2S_TX        0x1005
121*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_MI2S_RX      0x1006
122*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_MI2S_TX      0x1007
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Start of the range of port IDs for TDM devices. */
125*4882a593Smuzhiyun #define AFE_PORT_ID_TDM_PORT_RANGE_START	0x9000
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* End of the range of port IDs for TDM devices. */
128*4882a593Smuzhiyun #define AFE_PORT_ID_TDM_PORT_RANGE_END \
129*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START+0x50-1)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* Size of the range of port IDs for TDM ports. */
132*4882a593Smuzhiyun #define AFE_PORT_ID_TDM_PORT_RANGE_SIZE \
133*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_END - \
134*4882a593Smuzhiyun 	AFE_PORT_ID_TDM_PORT_RANGE_START+1)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX \
137*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x00)
138*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_1 \
139*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x02)
140*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_2 \
141*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x04)
142*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_3 \
143*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x06)
144*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_4 \
145*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x08)
146*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_5 \
147*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x0A)
148*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_6 \
149*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x0C)
150*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_RX_7 \
151*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_RX + 0x0E)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX \
154*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x01)
155*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_1 \
156*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x02)
157*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_2 \
158*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x04)
159*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_3 \
160*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x06)
161*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_4 \
162*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x08)
163*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_5 \
164*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x0A)
165*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_6 \
166*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x0C)
167*4882a593Smuzhiyun #define AFE_PORT_ID_PRIMARY_TDM_TX_7 \
168*4882a593Smuzhiyun 	(AFE_PORT_ID_PRIMARY_TDM_TX + 0x0E)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX \
171*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x10)
172*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_1 \
173*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x02)
174*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_2 \
175*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x04)
176*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_3 \
177*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x06)
178*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_4 \
179*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x08)
180*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_5 \
181*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x0A)
182*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_6 \
183*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x0C)
184*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_RX_7 \
185*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_RX + 0x0E)
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX \
188*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x11)
189*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_1 \
190*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x02)
191*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_2 \
192*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x04)
193*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_3 \
194*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x06)
195*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_4 \
196*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x08)
197*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_5 \
198*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x0A)
199*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_6 \
200*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x0C)
201*4882a593Smuzhiyun #define AFE_PORT_ID_SECONDARY_TDM_TX_7 \
202*4882a593Smuzhiyun 	(AFE_PORT_ID_SECONDARY_TDM_TX + 0x0E)
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX \
205*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x20)
206*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_1 \
207*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x02)
208*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_2 \
209*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x04)
210*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_3 \
211*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x06)
212*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_4 \
213*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x08)
214*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_5 \
215*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x0A)
216*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_6 \
217*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x0C)
218*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_RX_7 \
219*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_RX + 0x0E)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX \
222*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x21)
223*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_1 \
224*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x02)
225*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_2 \
226*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x04)
227*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_3 \
228*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x06)
229*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_4 \
230*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x08)
231*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_5 \
232*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x0A)
233*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_6 \
234*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x0C)
235*4882a593Smuzhiyun #define AFE_PORT_ID_TERTIARY_TDM_TX_7 \
236*4882a593Smuzhiyun 	(AFE_PORT_ID_TERTIARY_TDM_TX + 0x0E)
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX \
239*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x30)
240*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_1 \
241*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x02)
242*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_2 \
243*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x04)
244*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_3 \
245*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x06)
246*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_4 \
247*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x08)
248*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_5 \
249*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x0A)
250*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_6 \
251*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x0C)
252*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_RX_7 \
253*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_RX + 0x0E)
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX \
256*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x31)
257*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_1 \
258*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x02)
259*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_2 \
260*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x04)
261*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_3 \
262*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x06)
263*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_4 \
264*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x08)
265*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_5 \
266*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x0A)
267*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_6 \
268*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x0C)
269*4882a593Smuzhiyun #define AFE_PORT_ID_QUATERNARY_TDM_TX_7 \
270*4882a593Smuzhiyun 	(AFE_PORT_ID_QUATERNARY_TDM_TX + 0x0E)
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX \
273*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x40)
274*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_1 \
275*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x02)
276*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_2 \
277*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x04)
278*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_3 \
279*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x06)
280*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_4 \
281*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x08)
282*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_5 \
283*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x0A)
284*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_6 \
285*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x0C)
286*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_RX_7 \
287*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_RX + 0x0E)
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX \
290*4882a593Smuzhiyun 	(AFE_PORT_ID_TDM_PORT_RANGE_START + 0x41)
291*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_1 \
292*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x02)
293*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_2 \
294*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x04)
295*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_3 \
296*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x06)
297*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_4 \
298*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x08)
299*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_5 \
300*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x0A)
301*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_6 \
302*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x0C)
303*4882a593Smuzhiyun #define AFE_PORT_ID_QUINARY_TDM_TX_7 \
304*4882a593Smuzhiyun 	(AFE_PORT_ID_QUINARY_TDM_TX + 0x0E)
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun /* AFE WSA Codec DMA Rx port 0 */
307*4882a593Smuzhiyun #define AFE_PORT_ID_WSA_CODEC_DMA_RX_0	0xB000
308*4882a593Smuzhiyun /* AFE WSA Codec DMA Tx port 0 */
309*4882a593Smuzhiyun #define AFE_PORT_ID_WSA_CODEC_DMA_TX_0	0xB001
310*4882a593Smuzhiyun /* AFE WSA Codec DMA Rx port 1 */
311*4882a593Smuzhiyun #define AFE_PORT_ID_WSA_CODEC_DMA_RX_1	0xB002
312*4882a593Smuzhiyun /* AFE WSA Codec DMA Tx port 1 */
313*4882a593Smuzhiyun #define AFE_PORT_ID_WSA_CODEC_DMA_TX_1	0xB003
314*4882a593Smuzhiyun /* AFE WSA Codec DMA Tx port 2 */
315*4882a593Smuzhiyun #define AFE_PORT_ID_WSA_CODEC_DMA_TX_2	0xB005
316*4882a593Smuzhiyun /* AFE VA Codec DMA Tx port 0 */
317*4882a593Smuzhiyun #define AFE_PORT_ID_VA_CODEC_DMA_TX_0	0xB021
318*4882a593Smuzhiyun /* AFE VA Codec DMA Tx port 1 */
319*4882a593Smuzhiyun #define AFE_PORT_ID_VA_CODEC_DMA_TX_1	0xB023
320*4882a593Smuzhiyun /* AFE VA Codec DMA Tx port 2 */
321*4882a593Smuzhiyun #define AFE_PORT_ID_VA_CODEC_DMA_TX_2	0xB025
322*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 0 */
323*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_0	0xB030
324*4882a593Smuzhiyun /* AFE Tx Codec DMA Tx port 0 */
325*4882a593Smuzhiyun #define AFE_PORT_ID_TX_CODEC_DMA_TX_0	0xB031
326*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 1 */
327*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_1	0xB032
328*4882a593Smuzhiyun /* AFE Tx Codec DMA Tx port 1 */
329*4882a593Smuzhiyun #define AFE_PORT_ID_TX_CODEC_DMA_TX_1	0xB033
330*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 2 */
331*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_2	0xB034
332*4882a593Smuzhiyun /* AFE Tx Codec DMA Tx port 2 */
333*4882a593Smuzhiyun #define AFE_PORT_ID_TX_CODEC_DMA_TX_2	0xB035
334*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 3 */
335*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_3	0xB036
336*4882a593Smuzhiyun /* AFE Tx Codec DMA Tx port 3 */
337*4882a593Smuzhiyun #define AFE_PORT_ID_TX_CODEC_DMA_TX_3	0xB037
338*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 4 */
339*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_4	0xB038
340*4882a593Smuzhiyun /* AFE Tx Codec DMA Tx port 4 */
341*4882a593Smuzhiyun #define AFE_PORT_ID_TX_CODEC_DMA_TX_4	0xB039
342*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 5 */
343*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_5	0xB03A
344*4882a593Smuzhiyun /* AFE Tx Codec DMA Tx port 5 */
345*4882a593Smuzhiyun #define AFE_PORT_ID_TX_CODEC_DMA_TX_5	0xB03B
346*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 6 */
347*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_6	0xB03C
348*4882a593Smuzhiyun /* AFE Rx Codec DMA Rx port 7 */
349*4882a593Smuzhiyun #define AFE_PORT_ID_RX_CODEC_DMA_RX_7	0xB03E
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define Q6AFE_LPASS_MODE_CLK1_VALID 1
352*4882a593Smuzhiyun #define Q6AFE_LPASS_MODE_CLK2_VALID 2
353*4882a593Smuzhiyun #define Q6AFE_LPASS_CLK_SRC_INTERNAL 1
354*4882a593Smuzhiyun #define Q6AFE_LPASS_CLK_ROOT_DEFAULT 0
355*4882a593Smuzhiyun #define AFE_API_VERSION_TDM_CONFIG              1
356*4882a593Smuzhiyun #define AFE_API_VERSION_SLOT_MAPPING_CONFIG	1
357*4882a593Smuzhiyun #define AFE_API_VERSION_CODEC_DMA_CONFIG	1
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun #define TIMEOUT_MS 1000
360*4882a593Smuzhiyun #define AFE_CMD_RESP_AVAIL	0
361*4882a593Smuzhiyun #define AFE_CMD_RESP_NONE	1
362*4882a593Smuzhiyun #define AFE_CLK_TOKEN		1024
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun struct q6afe {
365*4882a593Smuzhiyun 	struct apr_device *apr;
366*4882a593Smuzhiyun 	struct device *dev;
367*4882a593Smuzhiyun 	struct q6core_svc_api_info ainfo;
368*4882a593Smuzhiyun 	struct mutex lock;
369*4882a593Smuzhiyun 	struct aprv2_ibasic_rsp_result_t result;
370*4882a593Smuzhiyun 	wait_queue_head_t wait;
371*4882a593Smuzhiyun 	struct list_head port_list;
372*4882a593Smuzhiyun 	spinlock_t port_list_lock;
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun struct afe_port_cmd_device_start {
376*4882a593Smuzhiyun 	u16 port_id;
377*4882a593Smuzhiyun 	u16 reserved;
378*4882a593Smuzhiyun } __packed;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct afe_port_cmd_device_stop {
381*4882a593Smuzhiyun 	u16 port_id;
382*4882a593Smuzhiyun 	u16 reserved;
383*4882a593Smuzhiyun /* Reserved for 32-bit alignment. This field must be set to 0.*/
384*4882a593Smuzhiyun } __packed;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun struct afe_port_param_data_v2 {
387*4882a593Smuzhiyun 	u32 module_id;
388*4882a593Smuzhiyun 	u32 param_id;
389*4882a593Smuzhiyun 	u16 param_size;
390*4882a593Smuzhiyun 	u16 reserved;
391*4882a593Smuzhiyun } __packed;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct afe_svc_cmd_set_param {
394*4882a593Smuzhiyun 	uint32_t payload_size;
395*4882a593Smuzhiyun 	uint32_t payload_address_lsw;
396*4882a593Smuzhiyun 	uint32_t payload_address_msw;
397*4882a593Smuzhiyun 	uint32_t mem_map_handle;
398*4882a593Smuzhiyun } __packed;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun struct afe_port_cmd_set_param_v2 {
401*4882a593Smuzhiyun 	u16 port_id;
402*4882a593Smuzhiyun 	u16 payload_size;
403*4882a593Smuzhiyun 	u32 payload_address_lsw;
404*4882a593Smuzhiyun 	u32 payload_address_msw;
405*4882a593Smuzhiyun 	u32 mem_map_handle;
406*4882a593Smuzhiyun } __packed;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun struct afe_param_id_hdmi_multi_chan_audio_cfg {
409*4882a593Smuzhiyun 	u32 hdmi_cfg_minor_version;
410*4882a593Smuzhiyun 	u16 datatype;
411*4882a593Smuzhiyun 	u16 channel_allocation;
412*4882a593Smuzhiyun 	u32 sample_rate;
413*4882a593Smuzhiyun 	u16 bit_width;
414*4882a593Smuzhiyun 	u16 reserved;
415*4882a593Smuzhiyun } __packed;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun struct afe_param_id_slimbus_cfg {
418*4882a593Smuzhiyun 	u32                  sb_cfg_minor_version;
419*4882a593Smuzhiyun /* Minor version used for tracking the version of the SLIMBUS
420*4882a593Smuzhiyun  * configuration interface.
421*4882a593Smuzhiyun  * Supported values: #AFE_API_VERSION_SLIMBUS_CONFIG
422*4882a593Smuzhiyun  */
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	u16                  slimbus_dev_id;
425*4882a593Smuzhiyun /* SLIMbus hardware device ID, which is required to handle
426*4882a593Smuzhiyun  * multiple SLIMbus hardware blocks.
427*4882a593Smuzhiyun  * Supported values: - #AFE_SLIMBUS_DEVICE_1 - #AFE_SLIMBUS_DEVICE_2
428*4882a593Smuzhiyun  */
429*4882a593Smuzhiyun 	u16                  bit_width;
430*4882a593Smuzhiyun /* Bit width of the sample.
431*4882a593Smuzhiyun  * Supported values: 16, 24
432*4882a593Smuzhiyun  */
433*4882a593Smuzhiyun 	u16                  data_format;
434*4882a593Smuzhiyun /* Data format supported by the SLIMbus hardware. The default is
435*4882a593Smuzhiyun  * 0 (#AFE_SB_DATA_FORMAT_NOT_INDICATED), which indicates the
436*4882a593Smuzhiyun  * hardware does not perform any format conversions before the data
437*4882a593Smuzhiyun  * transfer.
438*4882a593Smuzhiyun  */
439*4882a593Smuzhiyun 	u16                  num_channels;
440*4882a593Smuzhiyun /* Number of channels.
441*4882a593Smuzhiyun  * Supported values: 1 to #AFE_PORT_MAX_AUDIO_CHAN_CNT
442*4882a593Smuzhiyun  */
443*4882a593Smuzhiyun 	u8  shared_ch_mapping[AFE_PORT_MAX_AUDIO_CHAN_CNT];
444*4882a593Smuzhiyun /* Mapping of shared channel IDs (128 to 255) to which the
445*4882a593Smuzhiyun  * master port is to be connected.
446*4882a593Smuzhiyun  * Shared_channel_mapping[i] represents the shared channel assigned
447*4882a593Smuzhiyun  * for audio channel i in multichannel audio data.
448*4882a593Smuzhiyun  */
449*4882a593Smuzhiyun 	u32              sample_rate;
450*4882a593Smuzhiyun /* Sampling rate of the port.
451*4882a593Smuzhiyun  * Supported values:
452*4882a593Smuzhiyun  * - #AFE_PORT_SAMPLE_RATE_8K
453*4882a593Smuzhiyun  * - #AFE_PORT_SAMPLE_RATE_16K
454*4882a593Smuzhiyun  * - #AFE_PORT_SAMPLE_RATE_48K
455*4882a593Smuzhiyun  * - #AFE_PORT_SAMPLE_RATE_96K
456*4882a593Smuzhiyun  * - #AFE_PORT_SAMPLE_RATE_192K
457*4882a593Smuzhiyun  */
458*4882a593Smuzhiyun } __packed;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun struct afe_clk_cfg {
461*4882a593Smuzhiyun 	u32                  i2s_cfg_minor_version;
462*4882a593Smuzhiyun 	u32                  clk_val1;
463*4882a593Smuzhiyun 	u32                  clk_val2;
464*4882a593Smuzhiyun 	u16                  clk_src;
465*4882a593Smuzhiyun 	u16                  clk_root;
466*4882a593Smuzhiyun 	u16                  clk_set_mode;
467*4882a593Smuzhiyun 	u16                  reserved;
468*4882a593Smuzhiyun } __packed;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun struct afe_digital_clk_cfg {
471*4882a593Smuzhiyun 	u32                  i2s_cfg_minor_version;
472*4882a593Smuzhiyun 	u32                  clk_val;
473*4882a593Smuzhiyun 	u16                  clk_root;
474*4882a593Smuzhiyun 	u16                  reserved;
475*4882a593Smuzhiyun } __packed;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun struct afe_param_id_i2s_cfg {
478*4882a593Smuzhiyun 	u32	i2s_cfg_minor_version;
479*4882a593Smuzhiyun 	u16	bit_width;
480*4882a593Smuzhiyun 	u16	channel_mode;
481*4882a593Smuzhiyun 	u16	mono_stereo;
482*4882a593Smuzhiyun 	u16	ws_src;
483*4882a593Smuzhiyun 	u32	sample_rate;
484*4882a593Smuzhiyun 	u16	data_format;
485*4882a593Smuzhiyun 	u16	reserved;
486*4882a593Smuzhiyun } __packed;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun struct afe_param_id_tdm_cfg {
489*4882a593Smuzhiyun 	u32	tdm_cfg_minor_version;
490*4882a593Smuzhiyun 	u32	num_channels;
491*4882a593Smuzhiyun 	u32	sample_rate;
492*4882a593Smuzhiyun 	u32	bit_width;
493*4882a593Smuzhiyun 	u16	data_format;
494*4882a593Smuzhiyun 	u16	sync_mode;
495*4882a593Smuzhiyun 	u16	sync_src;
496*4882a593Smuzhiyun 	u16	nslots_per_frame;
497*4882a593Smuzhiyun 	u16	ctrl_data_out_enable;
498*4882a593Smuzhiyun 	u16	ctrl_invert_sync_pulse;
499*4882a593Smuzhiyun 	u16	ctrl_sync_data_delay;
500*4882a593Smuzhiyun 	u16	slot_width;
501*4882a593Smuzhiyun 	u32	slot_mask;
502*4882a593Smuzhiyun } __packed;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun struct afe_param_id_cdc_dma_cfg {
505*4882a593Smuzhiyun 	u32	cdc_dma_cfg_minor_version;
506*4882a593Smuzhiyun 	u32	sample_rate;
507*4882a593Smuzhiyun 	u16	bit_width;
508*4882a593Smuzhiyun 	u16	data_format;
509*4882a593Smuzhiyun 	u16	num_channels;
510*4882a593Smuzhiyun 	u16	active_channels_mask;
511*4882a593Smuzhiyun } __packed;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun union afe_port_config {
514*4882a593Smuzhiyun 	struct afe_param_id_hdmi_multi_chan_audio_cfg hdmi_multi_ch;
515*4882a593Smuzhiyun 	struct afe_param_id_slimbus_cfg           slim_cfg;
516*4882a593Smuzhiyun 	struct afe_param_id_i2s_cfg	i2s_cfg;
517*4882a593Smuzhiyun 	struct afe_param_id_tdm_cfg	tdm_cfg;
518*4882a593Smuzhiyun 	struct afe_param_id_cdc_dma_cfg	dma_cfg;
519*4882a593Smuzhiyun } __packed;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun struct afe_clk_set {
523*4882a593Smuzhiyun 	uint32_t clk_set_minor_version;
524*4882a593Smuzhiyun 	uint32_t clk_id;
525*4882a593Smuzhiyun 	uint32_t clk_freq_in_hz;
526*4882a593Smuzhiyun 	uint16_t clk_attri;
527*4882a593Smuzhiyun 	uint16_t clk_root;
528*4882a593Smuzhiyun 	uint32_t enable;
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun struct afe_param_id_slot_mapping_cfg {
532*4882a593Smuzhiyun 	u32	minor_version;
533*4882a593Smuzhiyun 	u16	num_channels;
534*4882a593Smuzhiyun 	u16	bitwidth;
535*4882a593Smuzhiyun 	u32	data_align_type;
536*4882a593Smuzhiyun 	u16	ch_mapping[AFE_PORT_MAX_AUDIO_CHAN_CNT];
537*4882a593Smuzhiyun } __packed;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun struct q6afe_port {
540*4882a593Smuzhiyun 	wait_queue_head_t wait;
541*4882a593Smuzhiyun 	union afe_port_config port_cfg;
542*4882a593Smuzhiyun 	struct afe_param_id_slot_mapping_cfg *scfg;
543*4882a593Smuzhiyun 	struct aprv2_ibasic_rsp_result_t result;
544*4882a593Smuzhiyun 	int token;
545*4882a593Smuzhiyun 	int id;
546*4882a593Smuzhiyun 	int cfg_type;
547*4882a593Smuzhiyun 	struct q6afe *afe;
548*4882a593Smuzhiyun 	struct kref refcount;
549*4882a593Smuzhiyun 	struct list_head node;
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun struct afe_cmd_remote_lpass_core_hw_vote_request {
553*4882a593Smuzhiyun         uint32_t  hw_block_id;
554*4882a593Smuzhiyun         char client_name[8];
555*4882a593Smuzhiyun } __packed;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun struct afe_cmd_remote_lpass_core_hw_devote_request {
558*4882a593Smuzhiyun         uint32_t  hw_block_id;
559*4882a593Smuzhiyun         uint32_t client_handle;
560*4882a593Smuzhiyun } __packed;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun struct afe_port_map {
565*4882a593Smuzhiyun 	int port_id;
566*4882a593Smuzhiyun 	int token;
567*4882a593Smuzhiyun 	int is_rx;
568*4882a593Smuzhiyun 	int is_dig_pcm;
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun  * Mapping between Virtual Port IDs to DSP AFE Port ID
573*4882a593Smuzhiyun  * On B Family SoCs DSP Port IDs are consistent across multiple SoCs
574*4882a593Smuzhiyun  * on A Family SoCs DSP port IDs are same as virtual Port IDs.
575*4882a593Smuzhiyun  */
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static struct afe_port_map port_maps[AFE_PORT_MAX] = {
578*4882a593Smuzhiyun 	[HDMI_RX] = { AFE_PORT_ID_MULTICHAN_HDMI_RX, HDMI_RX, 1, 1},
579*4882a593Smuzhiyun 	[SLIMBUS_0_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_0_RX,
580*4882a593Smuzhiyun 				SLIMBUS_0_RX, 1, 1},
581*4882a593Smuzhiyun 	[SLIMBUS_1_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_1_RX,
582*4882a593Smuzhiyun 				SLIMBUS_1_RX, 1, 1},
583*4882a593Smuzhiyun 	[SLIMBUS_2_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_2_RX,
584*4882a593Smuzhiyun 				SLIMBUS_2_RX, 1, 1},
585*4882a593Smuzhiyun 	[SLIMBUS_3_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_3_RX,
586*4882a593Smuzhiyun 				SLIMBUS_3_RX, 1, 1},
587*4882a593Smuzhiyun 	[SLIMBUS_4_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_4_RX,
588*4882a593Smuzhiyun 				SLIMBUS_4_RX, 1, 1},
589*4882a593Smuzhiyun 	[SLIMBUS_5_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_5_RX,
590*4882a593Smuzhiyun 				SLIMBUS_5_RX, 1, 1},
591*4882a593Smuzhiyun 	[SLIMBUS_6_RX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_6_RX,
592*4882a593Smuzhiyun 				SLIMBUS_6_RX, 1, 1},
593*4882a593Smuzhiyun 	[SLIMBUS_0_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_0_TX,
594*4882a593Smuzhiyun 				SLIMBUS_0_TX, 0, 1},
595*4882a593Smuzhiyun 	[SLIMBUS_1_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_1_TX,
596*4882a593Smuzhiyun 				SLIMBUS_1_TX, 0, 1},
597*4882a593Smuzhiyun 	[SLIMBUS_2_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_2_TX,
598*4882a593Smuzhiyun 				SLIMBUS_2_TX, 0, 1},
599*4882a593Smuzhiyun 	[SLIMBUS_3_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_3_TX,
600*4882a593Smuzhiyun 				SLIMBUS_3_TX, 0, 1},
601*4882a593Smuzhiyun 	[SLIMBUS_4_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_4_TX,
602*4882a593Smuzhiyun 				SLIMBUS_4_TX, 0, 1},
603*4882a593Smuzhiyun 	[SLIMBUS_5_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_5_TX,
604*4882a593Smuzhiyun 				SLIMBUS_5_TX, 0, 1},
605*4882a593Smuzhiyun 	[SLIMBUS_6_TX] = { AFE_PORT_ID_SLIMBUS_MULTI_CHAN_6_TX,
606*4882a593Smuzhiyun 				SLIMBUS_6_TX, 0, 1},
607*4882a593Smuzhiyun 	[PRIMARY_MI2S_RX] = { AFE_PORT_ID_PRIMARY_MI2S_RX,
608*4882a593Smuzhiyun 				PRIMARY_MI2S_RX, 1, 1},
609*4882a593Smuzhiyun 	[PRIMARY_MI2S_TX] = { AFE_PORT_ID_PRIMARY_MI2S_TX,
610*4882a593Smuzhiyun 				PRIMARY_MI2S_RX, 0, 1},
611*4882a593Smuzhiyun 	[SECONDARY_MI2S_RX] = { AFE_PORT_ID_SECONDARY_MI2S_RX,
612*4882a593Smuzhiyun 				SECONDARY_MI2S_RX, 1, 1},
613*4882a593Smuzhiyun 	[SECONDARY_MI2S_TX] = { AFE_PORT_ID_SECONDARY_MI2S_TX,
614*4882a593Smuzhiyun 				SECONDARY_MI2S_TX, 0, 1},
615*4882a593Smuzhiyun 	[TERTIARY_MI2S_RX] = { AFE_PORT_ID_TERTIARY_MI2S_RX,
616*4882a593Smuzhiyun 				TERTIARY_MI2S_RX, 1, 1},
617*4882a593Smuzhiyun 	[TERTIARY_MI2S_TX] = { AFE_PORT_ID_TERTIARY_MI2S_TX,
618*4882a593Smuzhiyun 				TERTIARY_MI2S_TX, 0, 1},
619*4882a593Smuzhiyun 	[QUATERNARY_MI2S_RX] = { AFE_PORT_ID_QUATERNARY_MI2S_RX,
620*4882a593Smuzhiyun 				QUATERNARY_MI2S_RX, 1, 1},
621*4882a593Smuzhiyun 	[QUATERNARY_MI2S_TX] = { AFE_PORT_ID_QUATERNARY_MI2S_TX,
622*4882a593Smuzhiyun 				QUATERNARY_MI2S_TX, 0, 1},
623*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_0] =  { AFE_PORT_ID_PRIMARY_TDM_RX,
624*4882a593Smuzhiyun 				PRIMARY_TDM_RX_0, 1, 1},
625*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_0] =  { AFE_PORT_ID_PRIMARY_TDM_TX,
626*4882a593Smuzhiyun 				PRIMARY_TDM_TX_0, 0, 1},
627*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_1] =  { AFE_PORT_ID_PRIMARY_TDM_RX_1,
628*4882a593Smuzhiyun 				PRIMARY_TDM_RX_1, 1, 1},
629*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_1] =  { AFE_PORT_ID_PRIMARY_TDM_TX_1,
630*4882a593Smuzhiyun 				PRIMARY_TDM_TX_1, 0, 1},
631*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_2] =  { AFE_PORT_ID_PRIMARY_TDM_RX_2,
632*4882a593Smuzhiyun 				PRIMARY_TDM_RX_2, 1, 1},
633*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_2] =  { AFE_PORT_ID_PRIMARY_TDM_TX_2,
634*4882a593Smuzhiyun 				PRIMARY_TDM_TX_2, 0, 1},
635*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_3] =  { AFE_PORT_ID_PRIMARY_TDM_RX_3,
636*4882a593Smuzhiyun 				PRIMARY_TDM_RX_3, 1, 1},
637*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_3] =  { AFE_PORT_ID_PRIMARY_TDM_TX_3,
638*4882a593Smuzhiyun 				PRIMARY_TDM_TX_3, 0, 1},
639*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_4] =  { AFE_PORT_ID_PRIMARY_TDM_RX_4,
640*4882a593Smuzhiyun 				PRIMARY_TDM_RX_4, 1, 1},
641*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_4] =  { AFE_PORT_ID_PRIMARY_TDM_TX_4,
642*4882a593Smuzhiyun 				PRIMARY_TDM_TX_4, 0, 1},
643*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_5] =  { AFE_PORT_ID_PRIMARY_TDM_RX_5,
644*4882a593Smuzhiyun 				PRIMARY_TDM_RX_5, 1, 1},
645*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_5] =  { AFE_PORT_ID_PRIMARY_TDM_TX_5,
646*4882a593Smuzhiyun 				PRIMARY_TDM_TX_5, 0, 1},
647*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_6] =  { AFE_PORT_ID_PRIMARY_TDM_RX_6,
648*4882a593Smuzhiyun 				PRIMARY_TDM_RX_6, 1, 1},
649*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_6] =  { AFE_PORT_ID_PRIMARY_TDM_TX_6,
650*4882a593Smuzhiyun 				PRIMARY_TDM_TX_6, 0, 1},
651*4882a593Smuzhiyun 	[PRIMARY_TDM_RX_7] =  { AFE_PORT_ID_PRIMARY_TDM_RX_7,
652*4882a593Smuzhiyun 				PRIMARY_TDM_RX_7, 1, 1},
653*4882a593Smuzhiyun 	[PRIMARY_TDM_TX_7] =  { AFE_PORT_ID_PRIMARY_TDM_TX_7,
654*4882a593Smuzhiyun 				PRIMARY_TDM_TX_7, 0, 1},
655*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_0] =  { AFE_PORT_ID_SECONDARY_TDM_RX,
656*4882a593Smuzhiyun 				SECONDARY_TDM_RX_0, 1, 1},
657*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_0] =  { AFE_PORT_ID_SECONDARY_TDM_TX,
658*4882a593Smuzhiyun 				SECONDARY_TDM_TX_0, 0, 1},
659*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_1] =  { AFE_PORT_ID_SECONDARY_TDM_RX_1,
660*4882a593Smuzhiyun 				SECONDARY_TDM_RX_1, 1, 1},
661*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_1] =  { AFE_PORT_ID_SECONDARY_TDM_TX_1,
662*4882a593Smuzhiyun 				SECONDARY_TDM_TX_1, 0, 1},
663*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_2] =  { AFE_PORT_ID_SECONDARY_TDM_RX_2,
664*4882a593Smuzhiyun 				SECONDARY_TDM_RX_2, 1, 1},
665*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_2] =  { AFE_PORT_ID_SECONDARY_TDM_TX_2,
666*4882a593Smuzhiyun 				SECONDARY_TDM_TX_2, 0, 1},
667*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_3] =  { AFE_PORT_ID_SECONDARY_TDM_RX_3,
668*4882a593Smuzhiyun 				SECONDARY_TDM_RX_3, 1, 1},
669*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_3] =  { AFE_PORT_ID_SECONDARY_TDM_TX_3,
670*4882a593Smuzhiyun 				SECONDARY_TDM_TX_3, 0, 1},
671*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_4] =  { AFE_PORT_ID_SECONDARY_TDM_RX_4,
672*4882a593Smuzhiyun 				SECONDARY_TDM_RX_4, 1, 1},
673*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_4] =  { AFE_PORT_ID_SECONDARY_TDM_TX_4,
674*4882a593Smuzhiyun 				SECONDARY_TDM_TX_4, 0, 1},
675*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_5] =  { AFE_PORT_ID_SECONDARY_TDM_RX_5,
676*4882a593Smuzhiyun 				SECONDARY_TDM_RX_5, 1, 1},
677*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_5] =  { AFE_PORT_ID_SECONDARY_TDM_TX_5,
678*4882a593Smuzhiyun 				SECONDARY_TDM_TX_5, 0, 1},
679*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_6] =  { AFE_PORT_ID_SECONDARY_TDM_RX_6,
680*4882a593Smuzhiyun 				SECONDARY_TDM_RX_6, 1, 1},
681*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_6] =  { AFE_PORT_ID_SECONDARY_TDM_TX_6,
682*4882a593Smuzhiyun 				SECONDARY_TDM_TX_6, 0, 1},
683*4882a593Smuzhiyun 	[SECONDARY_TDM_RX_7] =  { AFE_PORT_ID_SECONDARY_TDM_RX_7,
684*4882a593Smuzhiyun 				SECONDARY_TDM_RX_7, 1, 1},
685*4882a593Smuzhiyun 	[SECONDARY_TDM_TX_7] =  { AFE_PORT_ID_SECONDARY_TDM_TX_7,
686*4882a593Smuzhiyun 				SECONDARY_TDM_TX_7, 0, 1},
687*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_0] =  { AFE_PORT_ID_TERTIARY_TDM_RX,
688*4882a593Smuzhiyun 				TERTIARY_TDM_RX_0, 1, 1},
689*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_0] =  { AFE_PORT_ID_TERTIARY_TDM_TX,
690*4882a593Smuzhiyun 				TERTIARY_TDM_TX_0, 0, 1},
691*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_1] =  { AFE_PORT_ID_TERTIARY_TDM_RX_1,
692*4882a593Smuzhiyun 				TERTIARY_TDM_RX_1, 1, 1},
693*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_1] =  { AFE_PORT_ID_TERTIARY_TDM_TX_1,
694*4882a593Smuzhiyun 				TERTIARY_TDM_TX_1, 0, 1},
695*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_2] =  { AFE_PORT_ID_TERTIARY_TDM_RX_2,
696*4882a593Smuzhiyun 				TERTIARY_TDM_RX_2, 1, 1},
697*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_2] =  { AFE_PORT_ID_TERTIARY_TDM_TX_2,
698*4882a593Smuzhiyun 				TERTIARY_TDM_TX_2, 0, 1},
699*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_3] =  { AFE_PORT_ID_TERTIARY_TDM_RX_3,
700*4882a593Smuzhiyun 				TERTIARY_TDM_RX_3, 1, 1},
701*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_3] =  { AFE_PORT_ID_TERTIARY_TDM_TX_3,
702*4882a593Smuzhiyun 				TERTIARY_TDM_TX_3, 0, 1},
703*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_4] =  { AFE_PORT_ID_TERTIARY_TDM_RX_4,
704*4882a593Smuzhiyun 				TERTIARY_TDM_RX_4, 1, 1},
705*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_4] =  { AFE_PORT_ID_TERTIARY_TDM_TX_4,
706*4882a593Smuzhiyun 				TERTIARY_TDM_TX_4, 0, 1},
707*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_5] =  { AFE_PORT_ID_TERTIARY_TDM_RX_5,
708*4882a593Smuzhiyun 				TERTIARY_TDM_RX_5, 1, 1},
709*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_5] =  { AFE_PORT_ID_TERTIARY_TDM_TX_5,
710*4882a593Smuzhiyun 				TERTIARY_TDM_TX_5, 0, 1},
711*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_6] =  { AFE_PORT_ID_TERTIARY_TDM_RX_6,
712*4882a593Smuzhiyun 				TERTIARY_TDM_RX_6, 1, 1},
713*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_6] =  { AFE_PORT_ID_TERTIARY_TDM_TX_6,
714*4882a593Smuzhiyun 				TERTIARY_TDM_TX_6, 0, 1},
715*4882a593Smuzhiyun 	[TERTIARY_TDM_RX_7] =  { AFE_PORT_ID_TERTIARY_TDM_RX_7,
716*4882a593Smuzhiyun 				TERTIARY_TDM_RX_7, 1, 1},
717*4882a593Smuzhiyun 	[TERTIARY_TDM_TX_7] =  { AFE_PORT_ID_TERTIARY_TDM_TX_7,
718*4882a593Smuzhiyun 				TERTIARY_TDM_TX_7, 0, 1},
719*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_0] =  { AFE_PORT_ID_QUATERNARY_TDM_RX,
720*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_0, 1, 1},
721*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_0] =  { AFE_PORT_ID_QUATERNARY_TDM_TX,
722*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_0, 0, 1},
723*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_1] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_1,
724*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_1, 1, 1},
725*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_1] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_1,
726*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_1, 0, 1},
727*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_2] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_2,
728*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_2, 1, 1},
729*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_2] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_2,
730*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_2, 0, 1},
731*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_3] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_3,
732*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_3, 1, 1},
733*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_3] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_3,
734*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_3, 0, 1},
735*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_4] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_4,
736*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_4, 1, 1},
737*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_4] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_4,
738*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_4, 0, 1},
739*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_5] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_5,
740*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_5, 1, 1},
741*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_5] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_5,
742*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_5, 0, 1},
743*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_6] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_6,
744*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_6, 1, 1},
745*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_6] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_6,
746*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_6, 0, 1},
747*4882a593Smuzhiyun 	[QUATERNARY_TDM_RX_7] =  { AFE_PORT_ID_QUATERNARY_TDM_RX_7,
748*4882a593Smuzhiyun 				QUATERNARY_TDM_RX_7, 1, 1},
749*4882a593Smuzhiyun 	[QUATERNARY_TDM_TX_7] =  { AFE_PORT_ID_QUATERNARY_TDM_TX_7,
750*4882a593Smuzhiyun 				QUATERNARY_TDM_TX_7, 0, 1},
751*4882a593Smuzhiyun 	[QUINARY_TDM_RX_0] =  { AFE_PORT_ID_QUINARY_TDM_RX,
752*4882a593Smuzhiyun 				QUINARY_TDM_RX_0, 1, 1},
753*4882a593Smuzhiyun 	[QUINARY_TDM_TX_0] =  { AFE_PORT_ID_QUINARY_TDM_TX,
754*4882a593Smuzhiyun 				QUINARY_TDM_TX_0, 0, 1},
755*4882a593Smuzhiyun 	[QUINARY_TDM_RX_1] =  { AFE_PORT_ID_QUINARY_TDM_RX_1,
756*4882a593Smuzhiyun 				QUINARY_TDM_RX_1, 1, 1},
757*4882a593Smuzhiyun 	[QUINARY_TDM_TX_1] =  { AFE_PORT_ID_QUINARY_TDM_TX_1,
758*4882a593Smuzhiyun 				QUINARY_TDM_TX_1, 0, 1},
759*4882a593Smuzhiyun 	[QUINARY_TDM_RX_2] =  { AFE_PORT_ID_QUINARY_TDM_RX_2,
760*4882a593Smuzhiyun 				QUINARY_TDM_RX_2, 1, 1},
761*4882a593Smuzhiyun 	[QUINARY_TDM_TX_2] =  { AFE_PORT_ID_QUINARY_TDM_TX_2,
762*4882a593Smuzhiyun 				QUINARY_TDM_TX_2, 0, 1},
763*4882a593Smuzhiyun 	[QUINARY_TDM_RX_3] =  { AFE_PORT_ID_QUINARY_TDM_RX_3,
764*4882a593Smuzhiyun 				QUINARY_TDM_RX_3, 1, 1},
765*4882a593Smuzhiyun 	[QUINARY_TDM_TX_3] =  { AFE_PORT_ID_QUINARY_TDM_TX_3,
766*4882a593Smuzhiyun 				QUINARY_TDM_TX_3, 0, 1},
767*4882a593Smuzhiyun 	[QUINARY_TDM_RX_4] =  { AFE_PORT_ID_QUINARY_TDM_RX_4,
768*4882a593Smuzhiyun 				QUINARY_TDM_RX_4, 1, 1},
769*4882a593Smuzhiyun 	[QUINARY_TDM_TX_4] =  { AFE_PORT_ID_QUINARY_TDM_TX_4,
770*4882a593Smuzhiyun 				QUINARY_TDM_TX_4, 0, 1},
771*4882a593Smuzhiyun 	[QUINARY_TDM_RX_5] =  { AFE_PORT_ID_QUINARY_TDM_RX_5,
772*4882a593Smuzhiyun 				QUINARY_TDM_RX_5, 1, 1},
773*4882a593Smuzhiyun 	[QUINARY_TDM_TX_5] =  { AFE_PORT_ID_QUINARY_TDM_TX_5,
774*4882a593Smuzhiyun 				QUINARY_TDM_TX_5, 0, 1},
775*4882a593Smuzhiyun 	[QUINARY_TDM_RX_6] =  { AFE_PORT_ID_QUINARY_TDM_RX_6,
776*4882a593Smuzhiyun 				QUINARY_TDM_RX_6, 1, 1},
777*4882a593Smuzhiyun 	[QUINARY_TDM_TX_6] =  { AFE_PORT_ID_QUINARY_TDM_TX_6,
778*4882a593Smuzhiyun 				QUINARY_TDM_TX_6, 0, 1},
779*4882a593Smuzhiyun 	[QUINARY_TDM_RX_7] =  { AFE_PORT_ID_QUINARY_TDM_RX_7,
780*4882a593Smuzhiyun 				QUINARY_TDM_RX_7, 1, 1},
781*4882a593Smuzhiyun 	[QUINARY_TDM_TX_7] =  { AFE_PORT_ID_QUINARY_TDM_TX_7,
782*4882a593Smuzhiyun 				QUINARY_TDM_TX_7, 0, 1},
783*4882a593Smuzhiyun 	[DISPLAY_PORT_RX] = { AFE_PORT_ID_HDMI_OVER_DP_RX,
784*4882a593Smuzhiyun 				DISPLAY_PORT_RX, 1, 1},
785*4882a593Smuzhiyun 	[WSA_CODEC_DMA_RX_0] = { AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
786*4882a593Smuzhiyun 				WSA_CODEC_DMA_RX_0, 1, 1},
787*4882a593Smuzhiyun 	[WSA_CODEC_DMA_TX_0] = { AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
788*4882a593Smuzhiyun 				WSA_CODEC_DMA_TX_0, 0, 1},
789*4882a593Smuzhiyun 	[WSA_CODEC_DMA_RX_1] = { AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
790*4882a593Smuzhiyun 				WSA_CODEC_DMA_RX_1, 1, 1},
791*4882a593Smuzhiyun 	[WSA_CODEC_DMA_TX_1] = { AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
792*4882a593Smuzhiyun 				WSA_CODEC_DMA_TX_1, 0, 1},
793*4882a593Smuzhiyun 	[WSA_CODEC_DMA_TX_2] = { AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
794*4882a593Smuzhiyun 				WSA_CODEC_DMA_TX_2, 0, 1},
795*4882a593Smuzhiyun 	[VA_CODEC_DMA_TX_0] = { AFE_PORT_ID_VA_CODEC_DMA_TX_0,
796*4882a593Smuzhiyun 				VA_CODEC_DMA_TX_0, 0, 1},
797*4882a593Smuzhiyun 	[VA_CODEC_DMA_TX_1] = { AFE_PORT_ID_VA_CODEC_DMA_TX_1,
798*4882a593Smuzhiyun 				VA_CODEC_DMA_TX_1, 0, 1},
799*4882a593Smuzhiyun 	[VA_CODEC_DMA_TX_2] = { AFE_PORT_ID_VA_CODEC_DMA_TX_2,
800*4882a593Smuzhiyun 				VA_CODEC_DMA_TX_2, 0, 1},
801*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_0] = { AFE_PORT_ID_RX_CODEC_DMA_RX_0,
802*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_0, 1, 1},
803*4882a593Smuzhiyun 	[TX_CODEC_DMA_TX_0] = { AFE_PORT_ID_TX_CODEC_DMA_TX_0,
804*4882a593Smuzhiyun 				TX_CODEC_DMA_TX_0, 0, 1},
805*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_1] = { AFE_PORT_ID_RX_CODEC_DMA_RX_1,
806*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_1, 1, 1},
807*4882a593Smuzhiyun 	[TX_CODEC_DMA_TX_1] = { AFE_PORT_ID_TX_CODEC_DMA_TX_1,
808*4882a593Smuzhiyun 				TX_CODEC_DMA_TX_1, 0, 1},
809*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_2] = { AFE_PORT_ID_RX_CODEC_DMA_RX_2,
810*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_2, 1, 1},
811*4882a593Smuzhiyun 	[TX_CODEC_DMA_TX_2] = { AFE_PORT_ID_TX_CODEC_DMA_TX_2,
812*4882a593Smuzhiyun 				TX_CODEC_DMA_TX_2, 0, 1},
813*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_3] = { AFE_PORT_ID_RX_CODEC_DMA_RX_3,
814*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_3, 1, 1},
815*4882a593Smuzhiyun 	[TX_CODEC_DMA_TX_3] = { AFE_PORT_ID_TX_CODEC_DMA_TX_3,
816*4882a593Smuzhiyun 				TX_CODEC_DMA_TX_3, 0, 1},
817*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_4] = { AFE_PORT_ID_RX_CODEC_DMA_RX_4,
818*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_4, 1, 1},
819*4882a593Smuzhiyun 	[TX_CODEC_DMA_TX_4] = { AFE_PORT_ID_TX_CODEC_DMA_TX_4,
820*4882a593Smuzhiyun 				TX_CODEC_DMA_TX_4, 0, 1},
821*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_5] = { AFE_PORT_ID_RX_CODEC_DMA_RX_5,
822*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_5, 1, 1},
823*4882a593Smuzhiyun 	[TX_CODEC_DMA_TX_5] = { AFE_PORT_ID_TX_CODEC_DMA_TX_5,
824*4882a593Smuzhiyun 				TX_CODEC_DMA_TX_5, 0, 1},
825*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_6] = { AFE_PORT_ID_RX_CODEC_DMA_RX_6,
826*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_6, 1, 1},
827*4882a593Smuzhiyun 	[RX_CODEC_DMA_RX_7] = { AFE_PORT_ID_RX_CODEC_DMA_RX_7,
828*4882a593Smuzhiyun 				RX_CODEC_DMA_RX_7, 1, 1},
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun 
q6afe_port_free(struct kref * ref)831*4882a593Smuzhiyun static void q6afe_port_free(struct kref *ref)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	struct q6afe_port *port;
834*4882a593Smuzhiyun 	struct q6afe *afe;
835*4882a593Smuzhiyun 	unsigned long flags;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	port = container_of(ref, struct q6afe_port, refcount);
838*4882a593Smuzhiyun 	afe = port->afe;
839*4882a593Smuzhiyun 	spin_lock_irqsave(&afe->port_list_lock, flags);
840*4882a593Smuzhiyun 	list_del(&port->node);
841*4882a593Smuzhiyun 	spin_unlock_irqrestore(&afe->port_list_lock, flags);
842*4882a593Smuzhiyun 	kfree(port->scfg);
843*4882a593Smuzhiyun 	kfree(port);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
q6afe_find_port(struct q6afe * afe,int token)846*4882a593Smuzhiyun static struct q6afe_port *q6afe_find_port(struct q6afe *afe, int token)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct q6afe_port *p = NULL;
849*4882a593Smuzhiyun 	struct q6afe_port *ret = NULL;
850*4882a593Smuzhiyun 	unsigned long flags;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	spin_lock_irqsave(&afe->port_list_lock, flags);
853*4882a593Smuzhiyun 	list_for_each_entry(p, &afe->port_list, node)
854*4882a593Smuzhiyun 		if (p->token == token) {
855*4882a593Smuzhiyun 			ret = p;
856*4882a593Smuzhiyun 			kref_get(&p->refcount);
857*4882a593Smuzhiyun 			break;
858*4882a593Smuzhiyun 		}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	spin_unlock_irqrestore(&afe->port_list_lock, flags);
861*4882a593Smuzhiyun 	return ret;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
q6afe_callback(struct apr_device * adev,struct apr_resp_pkt * data)864*4882a593Smuzhiyun static int q6afe_callback(struct apr_device *adev, struct apr_resp_pkt *data)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct q6afe *afe = dev_get_drvdata(&adev->dev);
867*4882a593Smuzhiyun 	struct aprv2_ibasic_rsp_result_t *res;
868*4882a593Smuzhiyun 	struct apr_hdr *hdr = &data->hdr;
869*4882a593Smuzhiyun 	struct q6afe_port *port;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	if (!data->payload_size)
872*4882a593Smuzhiyun 		return 0;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	res = data->payload;
875*4882a593Smuzhiyun 	switch (hdr->opcode) {
876*4882a593Smuzhiyun 	case APR_BASIC_RSP_RESULT: {
877*4882a593Smuzhiyun 		if (res->status) {
878*4882a593Smuzhiyun 			dev_err(afe->dev, "cmd = 0x%x returned error = 0x%x\n",
879*4882a593Smuzhiyun 				res->opcode, res->status);
880*4882a593Smuzhiyun 		}
881*4882a593Smuzhiyun 		switch (res->opcode) {
882*4882a593Smuzhiyun 		case AFE_PORT_CMD_SET_PARAM_V2:
883*4882a593Smuzhiyun 		case AFE_PORT_CMD_DEVICE_STOP:
884*4882a593Smuzhiyun 		case AFE_PORT_CMD_DEVICE_START:
885*4882a593Smuzhiyun 		case AFE_SVC_CMD_SET_PARAM:
886*4882a593Smuzhiyun 			port = q6afe_find_port(afe, hdr->token);
887*4882a593Smuzhiyun 			if (port) {
888*4882a593Smuzhiyun 				port->result = *res;
889*4882a593Smuzhiyun 				wake_up(&port->wait);
890*4882a593Smuzhiyun 				kref_put(&port->refcount, q6afe_port_free);
891*4882a593Smuzhiyun 			} else if (hdr->token == AFE_CLK_TOKEN) {
892*4882a593Smuzhiyun 				afe->result = *res;
893*4882a593Smuzhiyun 				wake_up(&afe->wait);
894*4882a593Smuzhiyun 			}
895*4882a593Smuzhiyun 			break;
896*4882a593Smuzhiyun 		default:
897*4882a593Smuzhiyun 			dev_err(afe->dev, "Unknown cmd 0x%x\n",	res->opcode);
898*4882a593Smuzhiyun 			break;
899*4882a593Smuzhiyun 		}
900*4882a593Smuzhiyun 	}
901*4882a593Smuzhiyun 		break;
902*4882a593Smuzhiyun 	case AFE_CMD_RSP_REMOTE_LPASS_CORE_HW_VOTE_REQUEST:
903*4882a593Smuzhiyun 		afe->result.opcode = hdr->opcode;
904*4882a593Smuzhiyun 		afe->result.status = res->status;
905*4882a593Smuzhiyun 		wake_up(&afe->wait);
906*4882a593Smuzhiyun 		break;
907*4882a593Smuzhiyun 	default:
908*4882a593Smuzhiyun 		break;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	return 0;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun /**
915*4882a593Smuzhiyun  * q6afe_get_port_id() - Get port id from a given port index
916*4882a593Smuzhiyun  *
917*4882a593Smuzhiyun  * @index: port index
918*4882a593Smuzhiyun  *
919*4882a593Smuzhiyun  * Return: Will be an negative on error or valid port_id on success
920*4882a593Smuzhiyun  */
q6afe_get_port_id(int index)921*4882a593Smuzhiyun int q6afe_get_port_id(int index)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun 	if (index < 0 || index >= AFE_PORT_MAX)
924*4882a593Smuzhiyun 		return -EINVAL;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	return port_maps[index].port_id;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_get_port_id);
929*4882a593Smuzhiyun 
afe_apr_send_pkt(struct q6afe * afe,struct apr_pkt * pkt,struct q6afe_port * port,uint32_t rsp_opcode)930*4882a593Smuzhiyun static int afe_apr_send_pkt(struct q6afe *afe, struct apr_pkt *pkt,
931*4882a593Smuzhiyun 			    struct q6afe_port *port, uint32_t rsp_opcode)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun 	wait_queue_head_t *wait = &port->wait;
934*4882a593Smuzhiyun 	struct aprv2_ibasic_rsp_result_t *result;
935*4882a593Smuzhiyun 	int ret;
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	mutex_lock(&afe->lock);
938*4882a593Smuzhiyun 	if (port) {
939*4882a593Smuzhiyun 		wait = &port->wait;
940*4882a593Smuzhiyun 		result = &port->result;
941*4882a593Smuzhiyun 	} else {
942*4882a593Smuzhiyun 		result = &afe->result;
943*4882a593Smuzhiyun 		wait = &afe->wait;
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	result->opcode = 0;
947*4882a593Smuzhiyun 	result->status = 0;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	ret = apr_send_pkt(afe->apr, pkt);
950*4882a593Smuzhiyun 	if (ret < 0) {
951*4882a593Smuzhiyun 		dev_err(afe->dev, "packet not transmitted (%d)\n", ret);
952*4882a593Smuzhiyun 		ret = -EINVAL;
953*4882a593Smuzhiyun 		goto err;
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	ret = wait_event_timeout(*wait, (result->opcode == rsp_opcode),
957*4882a593Smuzhiyun 				 msecs_to_jiffies(TIMEOUT_MS));
958*4882a593Smuzhiyun 	if (!ret) {
959*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
960*4882a593Smuzhiyun 	} else if (result->status > 0) {
961*4882a593Smuzhiyun 		dev_err(afe->dev, "DSP returned error[%x]\n",
962*4882a593Smuzhiyun 			result->status);
963*4882a593Smuzhiyun 		ret = -EINVAL;
964*4882a593Smuzhiyun 	} else {
965*4882a593Smuzhiyun 		ret = 0;
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun err:
969*4882a593Smuzhiyun 	mutex_unlock(&afe->lock);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	return ret;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun 
q6afe_set_param(struct q6afe * afe,struct q6afe_port * port,void * data,int param_id,int module_id,int psize,int token)974*4882a593Smuzhiyun static int q6afe_set_param(struct q6afe *afe, struct q6afe_port *port,
975*4882a593Smuzhiyun 			   void *data, int param_id, int module_id, int psize,
976*4882a593Smuzhiyun 			   int token)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	struct afe_svc_cmd_set_param *param;
979*4882a593Smuzhiyun 	struct afe_port_param_data_v2 *pdata;
980*4882a593Smuzhiyun 	struct apr_pkt *pkt;
981*4882a593Smuzhiyun 	int ret, pkt_size;
982*4882a593Smuzhiyun 	void *p, *pl;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	pkt_size = APR_HDR_SIZE + sizeof(*param) + sizeof(*pdata) + psize;
985*4882a593Smuzhiyun 	p = kzalloc(pkt_size, GFP_KERNEL);
986*4882a593Smuzhiyun 	if (!p)
987*4882a593Smuzhiyun 		return -ENOMEM;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	pkt = p;
990*4882a593Smuzhiyun 	param = p + APR_HDR_SIZE;
991*4882a593Smuzhiyun 	pdata = p + APR_HDR_SIZE + sizeof(*param);
992*4882a593Smuzhiyun 	pl = p + APR_HDR_SIZE + sizeof(*param) + sizeof(*pdata);
993*4882a593Smuzhiyun 	memcpy(pl, data, psize);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	pkt->hdr.hdr_field = APR_HDR_FIELD(APR_MSG_TYPE_SEQ_CMD,
996*4882a593Smuzhiyun 					   APR_HDR_LEN(APR_HDR_SIZE),
997*4882a593Smuzhiyun 					   APR_PKT_VER);
998*4882a593Smuzhiyun 	pkt->hdr.pkt_size = pkt_size;
999*4882a593Smuzhiyun 	pkt->hdr.src_port = 0;
1000*4882a593Smuzhiyun 	pkt->hdr.dest_port = 0;
1001*4882a593Smuzhiyun 	pkt->hdr.token = token;
1002*4882a593Smuzhiyun 	pkt->hdr.opcode = AFE_SVC_CMD_SET_PARAM;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	param->payload_size = sizeof(*pdata) + psize;
1005*4882a593Smuzhiyun 	param->payload_address_lsw = 0x00;
1006*4882a593Smuzhiyun 	param->payload_address_msw = 0x00;
1007*4882a593Smuzhiyun 	param->mem_map_handle = 0x00;
1008*4882a593Smuzhiyun 	pdata->module_id = module_id;
1009*4882a593Smuzhiyun 	pdata->param_id = param_id;
1010*4882a593Smuzhiyun 	pdata->param_size = psize;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	ret = afe_apr_send_pkt(afe, pkt, port, AFE_SVC_CMD_SET_PARAM);
1013*4882a593Smuzhiyun 	if (ret)
1014*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE set params failed %d\n", ret);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	kfree(pkt);
1017*4882a593Smuzhiyun 	return ret;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
q6afe_port_set_param(struct q6afe_port * port,void * data,int param_id,int module_id,int psize)1020*4882a593Smuzhiyun static int q6afe_port_set_param(struct q6afe_port *port, void *data,
1021*4882a593Smuzhiyun 				int param_id, int module_id, int psize)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun 	return q6afe_set_param(port->afe, port, data, param_id, module_id,
1024*4882a593Smuzhiyun 			       psize, port->token);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun 
q6afe_port_set_param_v2(struct q6afe_port * port,void * data,int param_id,int module_id,int psize)1027*4882a593Smuzhiyun static int q6afe_port_set_param_v2(struct q6afe_port *port, void *data,
1028*4882a593Smuzhiyun 				   int param_id, int module_id, int psize)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	struct afe_port_cmd_set_param_v2 *param;
1031*4882a593Smuzhiyun 	struct afe_port_param_data_v2 *pdata;
1032*4882a593Smuzhiyun 	struct q6afe *afe = port->afe;
1033*4882a593Smuzhiyun 	struct apr_pkt *pkt;
1034*4882a593Smuzhiyun 	u16 port_id = port->id;
1035*4882a593Smuzhiyun 	int ret, pkt_size;
1036*4882a593Smuzhiyun 	void *p, *pl;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	pkt_size = APR_HDR_SIZE + sizeof(*param) + sizeof(*pdata) + psize;
1039*4882a593Smuzhiyun 	p = kzalloc(pkt_size, GFP_KERNEL);
1040*4882a593Smuzhiyun 	if (!p)
1041*4882a593Smuzhiyun 		return -ENOMEM;
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	pkt = p;
1044*4882a593Smuzhiyun 	param = p + APR_HDR_SIZE;
1045*4882a593Smuzhiyun 	pdata = p + APR_HDR_SIZE + sizeof(*param);
1046*4882a593Smuzhiyun 	pl = p + APR_HDR_SIZE + sizeof(*param) + sizeof(*pdata);
1047*4882a593Smuzhiyun 	memcpy(pl, data, psize);
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	pkt->hdr.hdr_field = APR_HDR_FIELD(APR_MSG_TYPE_SEQ_CMD,
1050*4882a593Smuzhiyun 					   APR_HDR_LEN(APR_HDR_SIZE),
1051*4882a593Smuzhiyun 					   APR_PKT_VER);
1052*4882a593Smuzhiyun 	pkt->hdr.pkt_size = pkt_size;
1053*4882a593Smuzhiyun 	pkt->hdr.src_port = 0;
1054*4882a593Smuzhiyun 	pkt->hdr.dest_port = 0;
1055*4882a593Smuzhiyun 	pkt->hdr.token = port->token;
1056*4882a593Smuzhiyun 	pkt->hdr.opcode = AFE_PORT_CMD_SET_PARAM_V2;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	param->port_id = port_id;
1059*4882a593Smuzhiyun 	param->payload_size = sizeof(*pdata) + psize;
1060*4882a593Smuzhiyun 	param->payload_address_lsw = 0x00;
1061*4882a593Smuzhiyun 	param->payload_address_msw = 0x00;
1062*4882a593Smuzhiyun 	param->mem_map_handle = 0x00;
1063*4882a593Smuzhiyun 	pdata->module_id = module_id;
1064*4882a593Smuzhiyun 	pdata->param_id = param_id;
1065*4882a593Smuzhiyun 	pdata->param_size = psize;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	ret = afe_apr_send_pkt(afe, pkt, port, AFE_PORT_CMD_SET_PARAM_V2);
1068*4882a593Smuzhiyun 	if (ret)
1069*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE enable for port 0x%x failed %d\n",
1070*4882a593Smuzhiyun 		       port_id, ret);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	kfree(pkt);
1073*4882a593Smuzhiyun 	return ret;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun 
q6afe_port_set_lpass_clock(struct q6afe_port * port,struct afe_clk_cfg * cfg)1076*4882a593Smuzhiyun static int q6afe_port_set_lpass_clock(struct q6afe_port *port,
1077*4882a593Smuzhiyun 				 struct afe_clk_cfg *cfg)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	return q6afe_port_set_param_v2(port, cfg,
1080*4882a593Smuzhiyun 				       AFE_PARAM_ID_LPAIF_CLK_CONFIG,
1081*4882a593Smuzhiyun 				       AFE_MODULE_AUDIO_DEV_INTERFACE,
1082*4882a593Smuzhiyun 				       sizeof(*cfg));
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
q6afe_set_lpass_clock_v2(struct q6afe_port * port,struct afe_clk_set * cfg)1085*4882a593Smuzhiyun static int q6afe_set_lpass_clock_v2(struct q6afe_port *port,
1086*4882a593Smuzhiyun 				 struct afe_clk_set *cfg)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun 	return q6afe_port_set_param(port, cfg, AFE_PARAM_ID_CLOCK_SET,
1089*4882a593Smuzhiyun 				    AFE_MODULE_CLOCK_SET, sizeof(*cfg));
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
q6afe_set_digital_codec_core_clock(struct q6afe_port * port,struct afe_digital_clk_cfg * cfg)1092*4882a593Smuzhiyun static int q6afe_set_digital_codec_core_clock(struct q6afe_port *port,
1093*4882a593Smuzhiyun 					      struct afe_digital_clk_cfg *cfg)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	return q6afe_port_set_param_v2(port, cfg,
1096*4882a593Smuzhiyun 				       AFE_PARAM_ID_INT_DIGITAL_CDC_CLK_CONFIG,
1097*4882a593Smuzhiyun 				       AFE_MODULE_AUDIO_DEV_INTERFACE,
1098*4882a593Smuzhiyun 				       sizeof(*cfg));
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun 
q6afe_set_lpass_clock(struct device * dev,int clk_id,int attri,int clk_root,unsigned int freq)1101*4882a593Smuzhiyun int q6afe_set_lpass_clock(struct device *dev, int clk_id, int attri,
1102*4882a593Smuzhiyun 			  int clk_root, unsigned int freq)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	struct q6afe *afe = dev_get_drvdata(dev->parent);
1105*4882a593Smuzhiyun 	struct afe_clk_set cset = {0,};
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	cset.clk_set_minor_version = AFE_API_VERSION_CLOCK_SET;
1108*4882a593Smuzhiyun 	cset.clk_id = clk_id;
1109*4882a593Smuzhiyun 	cset.clk_freq_in_hz = freq;
1110*4882a593Smuzhiyun 	cset.clk_attri = attri;
1111*4882a593Smuzhiyun 	cset.clk_root = clk_root;
1112*4882a593Smuzhiyun 	cset.enable = !!freq;
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	return q6afe_set_param(afe, NULL, &cset, AFE_PARAM_ID_CLOCK_SET,
1115*4882a593Smuzhiyun 			       AFE_MODULE_CLOCK_SET, sizeof(cset),
1116*4882a593Smuzhiyun 			       AFE_CLK_TOKEN);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_set_lpass_clock);
1119*4882a593Smuzhiyun 
q6afe_port_set_sysclk(struct q6afe_port * port,int clk_id,int clk_src,int clk_root,unsigned int freq,int dir)1120*4882a593Smuzhiyun int q6afe_port_set_sysclk(struct q6afe_port *port, int clk_id,
1121*4882a593Smuzhiyun 			  int clk_src, int clk_root,
1122*4882a593Smuzhiyun 			  unsigned int freq, int dir)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	struct afe_clk_cfg ccfg = {0,};
1125*4882a593Smuzhiyun 	struct afe_clk_set cset = {0,};
1126*4882a593Smuzhiyun 	struct afe_digital_clk_cfg dcfg = {0,};
1127*4882a593Smuzhiyun 	int ret;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	switch (clk_id) {
1130*4882a593Smuzhiyun 	case LPAIF_DIG_CLK:
1131*4882a593Smuzhiyun 		dcfg.i2s_cfg_minor_version = AFE_API_VERSION_I2S_CONFIG;
1132*4882a593Smuzhiyun 		dcfg.clk_val = freq;
1133*4882a593Smuzhiyun 		dcfg.clk_root = clk_root;
1134*4882a593Smuzhiyun 		ret = q6afe_set_digital_codec_core_clock(port, &dcfg);
1135*4882a593Smuzhiyun 		break;
1136*4882a593Smuzhiyun 	case LPAIF_BIT_CLK:
1137*4882a593Smuzhiyun 		ccfg.i2s_cfg_minor_version = AFE_API_VERSION_I2S_CONFIG;
1138*4882a593Smuzhiyun 		ccfg.clk_val1 = freq;
1139*4882a593Smuzhiyun 		ccfg.clk_src = clk_src;
1140*4882a593Smuzhiyun 		ccfg.clk_root = clk_root;
1141*4882a593Smuzhiyun 		ccfg.clk_set_mode = Q6AFE_LPASS_MODE_CLK1_VALID;
1142*4882a593Smuzhiyun 		ret = q6afe_port_set_lpass_clock(port, &ccfg);
1143*4882a593Smuzhiyun 		break;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	case LPAIF_OSR_CLK:
1146*4882a593Smuzhiyun 		ccfg.i2s_cfg_minor_version = AFE_API_VERSION_I2S_CONFIG;
1147*4882a593Smuzhiyun 		ccfg.clk_val2 = freq;
1148*4882a593Smuzhiyun 		ccfg.clk_src = clk_src;
1149*4882a593Smuzhiyun 		ccfg.clk_root = clk_root;
1150*4882a593Smuzhiyun 		ccfg.clk_set_mode = Q6AFE_LPASS_MODE_CLK2_VALID;
1151*4882a593Smuzhiyun 		ret = q6afe_port_set_lpass_clock(port, &ccfg);
1152*4882a593Smuzhiyun 		break;
1153*4882a593Smuzhiyun 	case Q6AFE_LPASS_CLK_ID_PRI_MI2S_IBIT ... Q6AFE_LPASS_CLK_ID_QUI_MI2S_OSR:
1154*4882a593Smuzhiyun 	case Q6AFE_LPASS_CLK_ID_MCLK_1 ... Q6AFE_LPASS_CLK_ID_INT_MCLK_1:
1155*4882a593Smuzhiyun 	case Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT ... Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT:
1156*4882a593Smuzhiyun 	case Q6AFE_LPASS_CLK_ID_WSA_CORE_MCLK ... Q6AFE_LPASS_CLK_ID_VA_CORE_2X_MCLK:
1157*4882a593Smuzhiyun 		cset.clk_set_minor_version = AFE_API_VERSION_CLOCK_SET;
1158*4882a593Smuzhiyun 		cset.clk_id = clk_id;
1159*4882a593Smuzhiyun 		cset.clk_freq_in_hz = freq;
1160*4882a593Smuzhiyun 		cset.clk_attri = clk_src;
1161*4882a593Smuzhiyun 		cset.clk_root = clk_root;
1162*4882a593Smuzhiyun 		cset.enable = !!freq;
1163*4882a593Smuzhiyun 		ret = q6afe_set_lpass_clock_v2(port, &cset);
1164*4882a593Smuzhiyun 		break;
1165*4882a593Smuzhiyun 	default:
1166*4882a593Smuzhiyun 		ret = -EINVAL;
1167*4882a593Smuzhiyun 		break;
1168*4882a593Smuzhiyun 	}
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	return ret;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_port_set_sysclk);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun /**
1175*4882a593Smuzhiyun  * q6afe_port_stop() - Stop a afe port
1176*4882a593Smuzhiyun  *
1177*4882a593Smuzhiyun  * @port: Instance of port to stop
1178*4882a593Smuzhiyun  *
1179*4882a593Smuzhiyun  * Return: Will be an negative on packet size on success.
1180*4882a593Smuzhiyun  */
q6afe_port_stop(struct q6afe_port * port)1181*4882a593Smuzhiyun int q6afe_port_stop(struct q6afe_port *port)
1182*4882a593Smuzhiyun {
1183*4882a593Smuzhiyun 	struct afe_port_cmd_device_stop *stop;
1184*4882a593Smuzhiyun 	struct q6afe *afe = port->afe;
1185*4882a593Smuzhiyun 	struct apr_pkt *pkt;
1186*4882a593Smuzhiyun 	int port_id = port->id;
1187*4882a593Smuzhiyun 	int ret = 0;
1188*4882a593Smuzhiyun 	int index, pkt_size;
1189*4882a593Smuzhiyun 	void *p;
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	port_id = port->id;
1192*4882a593Smuzhiyun 	index = port->token;
1193*4882a593Smuzhiyun 	if (index < 0 || index >= AFE_PORT_MAX) {
1194*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE port index[%d] invalid!\n", index);
1195*4882a593Smuzhiyun 		return -EINVAL;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	pkt_size = APR_HDR_SIZE + sizeof(*stop);
1199*4882a593Smuzhiyun 	p = kzalloc(pkt_size, GFP_KERNEL);
1200*4882a593Smuzhiyun 	if (!p)
1201*4882a593Smuzhiyun 		return -ENOMEM;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	pkt = p;
1204*4882a593Smuzhiyun 	stop = p + APR_HDR_SIZE;
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	pkt->hdr.hdr_field = APR_HDR_FIELD(APR_MSG_TYPE_SEQ_CMD,
1207*4882a593Smuzhiyun 					   APR_HDR_LEN(APR_HDR_SIZE),
1208*4882a593Smuzhiyun 					   APR_PKT_VER);
1209*4882a593Smuzhiyun 	pkt->hdr.pkt_size = pkt_size;
1210*4882a593Smuzhiyun 	pkt->hdr.src_port = 0;
1211*4882a593Smuzhiyun 	pkt->hdr.dest_port = 0;
1212*4882a593Smuzhiyun 	pkt->hdr.token = index;
1213*4882a593Smuzhiyun 	pkt->hdr.opcode = AFE_PORT_CMD_DEVICE_STOP;
1214*4882a593Smuzhiyun 	stop->port_id = port_id;
1215*4882a593Smuzhiyun 	stop->reserved = 0;
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	ret = afe_apr_send_pkt(afe, pkt, port, AFE_PORT_CMD_DEVICE_STOP);
1218*4882a593Smuzhiyun 	if (ret)
1219*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE close failed %d\n", ret);
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	kfree(pkt);
1222*4882a593Smuzhiyun 	return ret;
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_port_stop);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /**
1227*4882a593Smuzhiyun  * q6afe_slim_port_prepare() - Prepare slim afe port.
1228*4882a593Smuzhiyun  *
1229*4882a593Smuzhiyun  * @port: Instance of afe port
1230*4882a593Smuzhiyun  * @cfg: SLIM configuration for the afe port
1231*4882a593Smuzhiyun  *
1232*4882a593Smuzhiyun  */
q6afe_slim_port_prepare(struct q6afe_port * port,struct q6afe_slim_cfg * cfg)1233*4882a593Smuzhiyun void q6afe_slim_port_prepare(struct q6afe_port *port,
1234*4882a593Smuzhiyun 			     struct q6afe_slim_cfg *cfg)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	union afe_port_config *pcfg = &port->port_cfg;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	pcfg->slim_cfg.sb_cfg_minor_version = AFE_API_VERSION_SLIMBUS_CONFIG;
1239*4882a593Smuzhiyun 	pcfg->slim_cfg.sample_rate = cfg->sample_rate;
1240*4882a593Smuzhiyun 	pcfg->slim_cfg.bit_width = cfg->bit_width;
1241*4882a593Smuzhiyun 	pcfg->slim_cfg.num_channels = cfg->num_channels;
1242*4882a593Smuzhiyun 	pcfg->slim_cfg.data_format = cfg->data_format;
1243*4882a593Smuzhiyun 	pcfg->slim_cfg.shared_ch_mapping[0] = cfg->ch_mapping[0];
1244*4882a593Smuzhiyun 	pcfg->slim_cfg.shared_ch_mapping[1] = cfg->ch_mapping[1];
1245*4882a593Smuzhiyun 	pcfg->slim_cfg.shared_ch_mapping[2] = cfg->ch_mapping[2];
1246*4882a593Smuzhiyun 	pcfg->slim_cfg.shared_ch_mapping[3] = cfg->ch_mapping[3];
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_slim_port_prepare);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun /**
1252*4882a593Smuzhiyun  * q6afe_tdm_port_prepare() - Prepare tdm afe port.
1253*4882a593Smuzhiyun  *
1254*4882a593Smuzhiyun  * @port: Instance of afe port
1255*4882a593Smuzhiyun  * @cfg: TDM configuration for the afe port
1256*4882a593Smuzhiyun  *
1257*4882a593Smuzhiyun  */
q6afe_tdm_port_prepare(struct q6afe_port * port,struct q6afe_tdm_cfg * cfg)1258*4882a593Smuzhiyun void q6afe_tdm_port_prepare(struct q6afe_port *port,
1259*4882a593Smuzhiyun 			     struct q6afe_tdm_cfg *cfg)
1260*4882a593Smuzhiyun {
1261*4882a593Smuzhiyun 	union afe_port_config *pcfg = &port->port_cfg;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	pcfg->tdm_cfg.tdm_cfg_minor_version = AFE_API_VERSION_TDM_CONFIG;
1264*4882a593Smuzhiyun 	pcfg->tdm_cfg.num_channels = cfg->num_channels;
1265*4882a593Smuzhiyun 	pcfg->tdm_cfg.sample_rate = cfg->sample_rate;
1266*4882a593Smuzhiyun 	pcfg->tdm_cfg.bit_width = cfg->bit_width;
1267*4882a593Smuzhiyun 	pcfg->tdm_cfg.data_format = cfg->data_format;
1268*4882a593Smuzhiyun 	pcfg->tdm_cfg.sync_mode = cfg->sync_mode;
1269*4882a593Smuzhiyun 	pcfg->tdm_cfg.sync_src = cfg->sync_src;
1270*4882a593Smuzhiyun 	pcfg->tdm_cfg.nslots_per_frame = cfg->nslots_per_frame;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	pcfg->tdm_cfg.slot_width = cfg->slot_width;
1273*4882a593Smuzhiyun 	pcfg->tdm_cfg.slot_mask = cfg->slot_mask;
1274*4882a593Smuzhiyun 	port->scfg = kzalloc(sizeof(*port->scfg), GFP_KERNEL);
1275*4882a593Smuzhiyun 	if (!port->scfg)
1276*4882a593Smuzhiyun 		return;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	port->scfg->minor_version = AFE_API_VERSION_SLOT_MAPPING_CONFIG;
1279*4882a593Smuzhiyun 	port->scfg->num_channels = cfg->num_channels;
1280*4882a593Smuzhiyun 	port->scfg->bitwidth = cfg->bit_width;
1281*4882a593Smuzhiyun 	port->scfg->data_align_type = cfg->data_align_type;
1282*4882a593Smuzhiyun 	memcpy(port->scfg->ch_mapping, cfg->ch_mapping,
1283*4882a593Smuzhiyun 			sizeof(u16) * AFE_PORT_MAX_AUDIO_CHAN_CNT);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_tdm_port_prepare);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun /**
1288*4882a593Smuzhiyun  * q6afe_hdmi_port_prepare() - Prepare hdmi afe port.
1289*4882a593Smuzhiyun  *
1290*4882a593Smuzhiyun  * @port: Instance of afe port
1291*4882a593Smuzhiyun  * @cfg: HDMI configuration for the afe port
1292*4882a593Smuzhiyun  *
1293*4882a593Smuzhiyun  */
q6afe_hdmi_port_prepare(struct q6afe_port * port,struct q6afe_hdmi_cfg * cfg)1294*4882a593Smuzhiyun void q6afe_hdmi_port_prepare(struct q6afe_port *port,
1295*4882a593Smuzhiyun 			     struct q6afe_hdmi_cfg *cfg)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun 	union afe_port_config *pcfg = &port->port_cfg;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	pcfg->hdmi_multi_ch.hdmi_cfg_minor_version =
1300*4882a593Smuzhiyun 					AFE_API_VERSION_HDMI_CONFIG;
1301*4882a593Smuzhiyun 	pcfg->hdmi_multi_ch.datatype = cfg->datatype;
1302*4882a593Smuzhiyun 	pcfg->hdmi_multi_ch.channel_allocation = cfg->channel_allocation;
1303*4882a593Smuzhiyun 	pcfg->hdmi_multi_ch.sample_rate = cfg->sample_rate;
1304*4882a593Smuzhiyun 	pcfg->hdmi_multi_ch.bit_width = cfg->bit_width;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_hdmi_port_prepare);
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun /**
1309*4882a593Smuzhiyun  * q6afe_i2s_port_prepare() - Prepare i2s afe port.
1310*4882a593Smuzhiyun  *
1311*4882a593Smuzhiyun  * @port: Instance of afe port
1312*4882a593Smuzhiyun  * @cfg: I2S configuration for the afe port
1313*4882a593Smuzhiyun  * Return: Will be an negative on error and zero on success.
1314*4882a593Smuzhiyun  */
q6afe_i2s_port_prepare(struct q6afe_port * port,struct q6afe_i2s_cfg * cfg)1315*4882a593Smuzhiyun int q6afe_i2s_port_prepare(struct q6afe_port *port, struct q6afe_i2s_cfg *cfg)
1316*4882a593Smuzhiyun {
1317*4882a593Smuzhiyun 	union afe_port_config *pcfg = &port->port_cfg;
1318*4882a593Smuzhiyun 	struct device *dev = port->afe->dev;
1319*4882a593Smuzhiyun 	int num_sd_lines;
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 	pcfg->i2s_cfg.i2s_cfg_minor_version = AFE_API_VERSION_I2S_CONFIG;
1322*4882a593Smuzhiyun 	pcfg->i2s_cfg.sample_rate = cfg->sample_rate;
1323*4882a593Smuzhiyun 	pcfg->i2s_cfg.bit_width = cfg->bit_width;
1324*4882a593Smuzhiyun 	pcfg->i2s_cfg.data_format = AFE_LINEAR_PCM_DATA;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	switch (cfg->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1327*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
1328*4882a593Smuzhiyun 		pcfg->i2s_cfg.ws_src = AFE_PORT_CONFIG_I2S_WS_SRC_INTERNAL;
1329*4882a593Smuzhiyun 		break;
1330*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
1331*4882a593Smuzhiyun 		/* CPU is slave */
1332*4882a593Smuzhiyun 		pcfg->i2s_cfg.ws_src = AFE_PORT_CONFIG_I2S_WS_SRC_EXTERNAL;
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun 	default:
1335*4882a593Smuzhiyun 		break;
1336*4882a593Smuzhiyun 	}
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	num_sd_lines = hweight_long(cfg->sd_line_mask);
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	switch (num_sd_lines) {
1341*4882a593Smuzhiyun 	case 0:
1342*4882a593Smuzhiyun 		dev_err(dev, "no line is assigned\n");
1343*4882a593Smuzhiyun 		return -EINVAL;
1344*4882a593Smuzhiyun 	case 1:
1345*4882a593Smuzhiyun 		switch (cfg->sd_line_mask) {
1346*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD0_MASK:
1347*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_SD0;
1348*4882a593Smuzhiyun 			break;
1349*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD1_MASK:
1350*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_SD1;
1351*4882a593Smuzhiyun 			break;
1352*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD2_MASK:
1353*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_SD2;
1354*4882a593Smuzhiyun 			break;
1355*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD3_MASK:
1356*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_SD3;
1357*4882a593Smuzhiyun 			break;
1358*4882a593Smuzhiyun 		default:
1359*4882a593Smuzhiyun 			dev_err(dev, "Invalid SD lines\n");
1360*4882a593Smuzhiyun 			return -EINVAL;
1361*4882a593Smuzhiyun 		}
1362*4882a593Smuzhiyun 		break;
1363*4882a593Smuzhiyun 	case 2:
1364*4882a593Smuzhiyun 		switch (cfg->sd_line_mask) {
1365*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD0_1_MASK:
1366*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_QUAD01;
1367*4882a593Smuzhiyun 			break;
1368*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD2_3_MASK:
1369*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_QUAD23;
1370*4882a593Smuzhiyun 			break;
1371*4882a593Smuzhiyun 		default:
1372*4882a593Smuzhiyun 			dev_err(dev, "Invalid SD lines\n");
1373*4882a593Smuzhiyun 			return -EINVAL;
1374*4882a593Smuzhiyun 		}
1375*4882a593Smuzhiyun 		break;
1376*4882a593Smuzhiyun 	case 3:
1377*4882a593Smuzhiyun 		switch (cfg->sd_line_mask) {
1378*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD0_1_2_MASK:
1379*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_6CHS;
1380*4882a593Smuzhiyun 			break;
1381*4882a593Smuzhiyun 		default:
1382*4882a593Smuzhiyun 			dev_err(dev, "Invalid SD lines\n");
1383*4882a593Smuzhiyun 			return -EINVAL;
1384*4882a593Smuzhiyun 		}
1385*4882a593Smuzhiyun 		break;
1386*4882a593Smuzhiyun 	case 4:
1387*4882a593Smuzhiyun 		switch (cfg->sd_line_mask) {
1388*4882a593Smuzhiyun 		case AFE_PORT_I2S_SD0_1_2_3_MASK:
1389*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_8CHS;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 			break;
1392*4882a593Smuzhiyun 		default:
1393*4882a593Smuzhiyun 			dev_err(dev, "Invalid SD lines\n");
1394*4882a593Smuzhiyun 			return -EINVAL;
1395*4882a593Smuzhiyun 		}
1396*4882a593Smuzhiyun 		break;
1397*4882a593Smuzhiyun 	default:
1398*4882a593Smuzhiyun 		dev_err(dev, "Invalid SD lines\n");
1399*4882a593Smuzhiyun 		return -EINVAL;
1400*4882a593Smuzhiyun 	}
1401*4882a593Smuzhiyun 
1402*4882a593Smuzhiyun 	switch (cfg->num_channels) {
1403*4882a593Smuzhiyun 	case 1:
1404*4882a593Smuzhiyun 	case 2:
1405*4882a593Smuzhiyun 		switch (pcfg->i2s_cfg.channel_mode) {
1406*4882a593Smuzhiyun 		case AFE_PORT_I2S_QUAD01:
1407*4882a593Smuzhiyun 		case AFE_PORT_I2S_6CHS:
1408*4882a593Smuzhiyun 		case AFE_PORT_I2S_8CHS:
1409*4882a593Smuzhiyun 			pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_SD0;
1410*4882a593Smuzhiyun 			break;
1411*4882a593Smuzhiyun 		case AFE_PORT_I2S_QUAD23:
1412*4882a593Smuzhiyun 				pcfg->i2s_cfg.channel_mode = AFE_PORT_I2S_SD2;
1413*4882a593Smuzhiyun 			break;
1414*4882a593Smuzhiyun 		}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 		if (cfg->num_channels == 2)
1417*4882a593Smuzhiyun 			pcfg->i2s_cfg.mono_stereo = AFE_PORT_I2S_STEREO;
1418*4882a593Smuzhiyun 		else
1419*4882a593Smuzhiyun 			pcfg->i2s_cfg.mono_stereo = AFE_PORT_I2S_MONO;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 		break;
1422*4882a593Smuzhiyun 	case 3:
1423*4882a593Smuzhiyun 	case 4:
1424*4882a593Smuzhiyun 		if (pcfg->i2s_cfg.channel_mode < AFE_PORT_I2S_QUAD01) {
1425*4882a593Smuzhiyun 			dev_err(dev, "Invalid Channel mode\n");
1426*4882a593Smuzhiyun 			return -EINVAL;
1427*4882a593Smuzhiyun 		}
1428*4882a593Smuzhiyun 		break;
1429*4882a593Smuzhiyun 	case 5:
1430*4882a593Smuzhiyun 	case 6:
1431*4882a593Smuzhiyun 		if (pcfg->i2s_cfg.channel_mode < AFE_PORT_I2S_6CHS) {
1432*4882a593Smuzhiyun 			dev_err(dev, "Invalid Channel mode\n");
1433*4882a593Smuzhiyun 			return -EINVAL;
1434*4882a593Smuzhiyun 		}
1435*4882a593Smuzhiyun 		break;
1436*4882a593Smuzhiyun 	case 7:
1437*4882a593Smuzhiyun 	case 8:
1438*4882a593Smuzhiyun 		if (pcfg->i2s_cfg.channel_mode < AFE_PORT_I2S_8CHS) {
1439*4882a593Smuzhiyun 			dev_err(dev, "Invalid Channel mode\n");
1440*4882a593Smuzhiyun 			return -EINVAL;
1441*4882a593Smuzhiyun 		}
1442*4882a593Smuzhiyun 		break;
1443*4882a593Smuzhiyun 	default:
1444*4882a593Smuzhiyun 		break;
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	return 0;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_i2s_port_prepare);
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun /**
1452*4882a593Smuzhiyun  * q6afe_dam_port_prepare() - Prepare dma afe port.
1453*4882a593Smuzhiyun  *
1454*4882a593Smuzhiyun  * @port: Instance of afe port
1455*4882a593Smuzhiyun  * @cfg: DMA configuration for the afe port
1456*4882a593Smuzhiyun  *
1457*4882a593Smuzhiyun  */
q6afe_cdc_dma_port_prepare(struct q6afe_port * port,struct q6afe_cdc_dma_cfg * cfg)1458*4882a593Smuzhiyun void q6afe_cdc_dma_port_prepare(struct q6afe_port *port,
1459*4882a593Smuzhiyun 				struct q6afe_cdc_dma_cfg *cfg)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun 	union afe_port_config *pcfg = &port->port_cfg;
1462*4882a593Smuzhiyun 	struct afe_param_id_cdc_dma_cfg *dma_cfg = &pcfg->dma_cfg;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	dma_cfg->cdc_dma_cfg_minor_version = AFE_API_VERSION_CODEC_DMA_CONFIG;
1465*4882a593Smuzhiyun 	dma_cfg->sample_rate = cfg->sample_rate;
1466*4882a593Smuzhiyun 	dma_cfg->bit_width = cfg->bit_width;
1467*4882a593Smuzhiyun 	dma_cfg->data_format = cfg->data_format;
1468*4882a593Smuzhiyun 	dma_cfg->num_channels = cfg->num_channels;
1469*4882a593Smuzhiyun 	if (!cfg->active_channels_mask)
1470*4882a593Smuzhiyun 		dma_cfg->active_channels_mask = (1 << cfg->num_channels) - 1;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_cdc_dma_port_prepare);
1473*4882a593Smuzhiyun /**
1474*4882a593Smuzhiyun  * q6afe_port_start() - Start a afe port
1475*4882a593Smuzhiyun  *
1476*4882a593Smuzhiyun  * @port: Instance of port to start
1477*4882a593Smuzhiyun  *
1478*4882a593Smuzhiyun  * Return: Will be an negative on packet size on success.
1479*4882a593Smuzhiyun  */
q6afe_port_start(struct q6afe_port * port)1480*4882a593Smuzhiyun int q6afe_port_start(struct q6afe_port *port)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun 	struct afe_port_cmd_device_start *start;
1483*4882a593Smuzhiyun 	struct q6afe *afe = port->afe;
1484*4882a593Smuzhiyun 	int port_id = port->id;
1485*4882a593Smuzhiyun 	int ret, param_id = port->cfg_type;
1486*4882a593Smuzhiyun 	struct apr_pkt *pkt;
1487*4882a593Smuzhiyun 	int pkt_size;
1488*4882a593Smuzhiyun 	void *p;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	ret  = q6afe_port_set_param_v2(port, &port->port_cfg, param_id,
1491*4882a593Smuzhiyun 				       AFE_MODULE_AUDIO_DEV_INTERFACE,
1492*4882a593Smuzhiyun 				       sizeof(port->port_cfg));
1493*4882a593Smuzhiyun 	if (ret) {
1494*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE enable for port 0x%x failed %d\n",
1495*4882a593Smuzhiyun 			port_id, ret);
1496*4882a593Smuzhiyun 		return ret;
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	if (port->scfg) {
1500*4882a593Smuzhiyun 		ret  = q6afe_port_set_param_v2(port, port->scfg,
1501*4882a593Smuzhiyun 					AFE_PARAM_ID_PORT_SLOT_MAPPING_CONFIG,
1502*4882a593Smuzhiyun 					AFE_MODULE_TDM, sizeof(*port->scfg));
1503*4882a593Smuzhiyun 		if (ret) {
1504*4882a593Smuzhiyun 			dev_err(afe->dev, "AFE enable for port 0x%x failed %d\n",
1505*4882a593Smuzhiyun 			port_id, ret);
1506*4882a593Smuzhiyun 			return ret;
1507*4882a593Smuzhiyun 		}
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	pkt_size = APR_HDR_SIZE + sizeof(*start);
1511*4882a593Smuzhiyun 	p = kzalloc(pkt_size, GFP_KERNEL);
1512*4882a593Smuzhiyun 	if (!p)
1513*4882a593Smuzhiyun 		return -ENOMEM;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	pkt = p;
1516*4882a593Smuzhiyun 	start = p + APR_HDR_SIZE;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	pkt->hdr.hdr_field = APR_HDR_FIELD(APR_MSG_TYPE_SEQ_CMD,
1519*4882a593Smuzhiyun 					    APR_HDR_LEN(APR_HDR_SIZE),
1520*4882a593Smuzhiyun 					    APR_PKT_VER);
1521*4882a593Smuzhiyun 	pkt->hdr.pkt_size = pkt_size;
1522*4882a593Smuzhiyun 	pkt->hdr.src_port = 0;
1523*4882a593Smuzhiyun 	pkt->hdr.dest_port = 0;
1524*4882a593Smuzhiyun 	pkt->hdr.token = port->token;
1525*4882a593Smuzhiyun 	pkt->hdr.opcode = AFE_PORT_CMD_DEVICE_START;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	start->port_id = port_id;
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	ret = afe_apr_send_pkt(afe, pkt, port, AFE_PORT_CMD_DEVICE_START);
1530*4882a593Smuzhiyun 	if (ret)
1531*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE enable for port 0x%x failed %d\n",
1532*4882a593Smuzhiyun 			port_id, ret);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 	kfree(pkt);
1535*4882a593Smuzhiyun 	return ret;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_port_start);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun /**
1540*4882a593Smuzhiyun  * q6afe_port_get_from_id() - Get port instance from a port id
1541*4882a593Smuzhiyun  *
1542*4882a593Smuzhiyun  * @dev: Pointer to afe child device.
1543*4882a593Smuzhiyun  * @id: port id
1544*4882a593Smuzhiyun  *
1545*4882a593Smuzhiyun  * Return: Will be an error pointer on error or a valid afe port
1546*4882a593Smuzhiyun  * on success.
1547*4882a593Smuzhiyun  */
q6afe_port_get_from_id(struct device * dev,int id)1548*4882a593Smuzhiyun struct q6afe_port *q6afe_port_get_from_id(struct device *dev, int id)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun 	int port_id;
1551*4882a593Smuzhiyun 	struct q6afe *afe = dev_get_drvdata(dev->parent);
1552*4882a593Smuzhiyun 	struct q6afe_port *port;
1553*4882a593Smuzhiyun 	unsigned long flags;
1554*4882a593Smuzhiyun 	int cfg_type;
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	if (id < 0 || id >= AFE_PORT_MAX) {
1557*4882a593Smuzhiyun 		dev_err(dev, "AFE port token[%d] invalid!\n", id);
1558*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	/* if port is multiple times bind/unbind before callback finishes */
1562*4882a593Smuzhiyun 	port = q6afe_find_port(afe, id);
1563*4882a593Smuzhiyun 	if (port) {
1564*4882a593Smuzhiyun 		dev_err(dev, "AFE Port already open\n");
1565*4882a593Smuzhiyun 		return port;
1566*4882a593Smuzhiyun 	}
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	port_id = port_maps[id].port_id;
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	switch (port_id) {
1571*4882a593Smuzhiyun 	case AFE_PORT_ID_MULTICHAN_HDMI_RX:
1572*4882a593Smuzhiyun 	case AFE_PORT_ID_HDMI_OVER_DP_RX:
1573*4882a593Smuzhiyun 		cfg_type = AFE_PARAM_ID_HDMI_CONFIG;
1574*4882a593Smuzhiyun 		break;
1575*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_0_TX:
1576*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_1_TX:
1577*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_2_TX:
1578*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_3_TX:
1579*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_4_TX:
1580*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_5_TX:
1581*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_6_TX:
1582*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_0_RX:
1583*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_1_RX:
1584*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_2_RX:
1585*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_3_RX:
1586*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_4_RX:
1587*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_5_RX:
1588*4882a593Smuzhiyun 	case AFE_PORT_ID_SLIMBUS_MULTI_CHAN_6_RX:
1589*4882a593Smuzhiyun 		cfg_type = AFE_PARAM_ID_SLIMBUS_CONFIG;
1590*4882a593Smuzhiyun 		break;
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun 	case AFE_PORT_ID_PRIMARY_MI2S_RX:
1593*4882a593Smuzhiyun 	case AFE_PORT_ID_PRIMARY_MI2S_TX:
1594*4882a593Smuzhiyun 	case AFE_PORT_ID_SECONDARY_MI2S_RX:
1595*4882a593Smuzhiyun 	case AFE_PORT_ID_SECONDARY_MI2S_TX:
1596*4882a593Smuzhiyun 	case AFE_PORT_ID_TERTIARY_MI2S_RX:
1597*4882a593Smuzhiyun 	case AFE_PORT_ID_TERTIARY_MI2S_TX:
1598*4882a593Smuzhiyun 	case AFE_PORT_ID_QUATERNARY_MI2S_RX:
1599*4882a593Smuzhiyun 	case AFE_PORT_ID_QUATERNARY_MI2S_TX:
1600*4882a593Smuzhiyun 		cfg_type = AFE_PARAM_ID_I2S_CONFIG;
1601*4882a593Smuzhiyun 		break;
1602*4882a593Smuzhiyun 	case AFE_PORT_ID_PRIMARY_TDM_RX ... AFE_PORT_ID_QUINARY_TDM_TX_7:
1603*4882a593Smuzhiyun 		cfg_type = AFE_PARAM_ID_TDM_CONFIG;
1604*4882a593Smuzhiyun 		break;
1605*4882a593Smuzhiyun 	case AFE_PORT_ID_WSA_CODEC_DMA_RX_0 ... AFE_PORT_ID_RX_CODEC_DMA_RX_7:
1606*4882a593Smuzhiyun 		cfg_type = AFE_PARAM_ID_CODEC_DMA_CONFIG;
1607*4882a593Smuzhiyun 	break;
1608*4882a593Smuzhiyun 	default:
1609*4882a593Smuzhiyun 		dev_err(dev, "Invalid port id 0x%x\n", port_id);
1610*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1611*4882a593Smuzhiyun 	}
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	port = kzalloc(sizeof(*port), GFP_KERNEL);
1614*4882a593Smuzhiyun 	if (!port)
1615*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	init_waitqueue_head(&port->wait);
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	port->token = id;
1620*4882a593Smuzhiyun 	port->id = port_id;
1621*4882a593Smuzhiyun 	port->afe = afe;
1622*4882a593Smuzhiyun 	port->cfg_type = cfg_type;
1623*4882a593Smuzhiyun 	kref_init(&port->refcount);
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	spin_lock_irqsave(&afe->port_list_lock, flags);
1626*4882a593Smuzhiyun 	list_add_tail(&port->node, &afe->port_list);
1627*4882a593Smuzhiyun 	spin_unlock_irqrestore(&afe->port_list_lock, flags);
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	return port;
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_port_get_from_id);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun /**
1635*4882a593Smuzhiyun  * q6afe_port_put() - Release port reference
1636*4882a593Smuzhiyun  *
1637*4882a593Smuzhiyun  * @port: Instance of port to put
1638*4882a593Smuzhiyun  */
q6afe_port_put(struct q6afe_port * port)1639*4882a593Smuzhiyun void q6afe_port_put(struct q6afe_port *port)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	kref_put(&port->refcount, q6afe_port_free);
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(q6afe_port_put);
1644*4882a593Smuzhiyun 
q6afe_unvote_lpass_core_hw(struct device * dev,uint32_t hw_block_id,uint32_t client_handle)1645*4882a593Smuzhiyun int q6afe_unvote_lpass_core_hw(struct device *dev, uint32_t hw_block_id,
1646*4882a593Smuzhiyun 			       uint32_t client_handle)
1647*4882a593Smuzhiyun {
1648*4882a593Smuzhiyun 	struct q6afe *afe = dev_get_drvdata(dev->parent);
1649*4882a593Smuzhiyun 	struct afe_cmd_remote_lpass_core_hw_devote_request *vote_cfg;
1650*4882a593Smuzhiyun 	struct apr_pkt *pkt;
1651*4882a593Smuzhiyun 	int ret = 0;
1652*4882a593Smuzhiyun 	int pkt_size;
1653*4882a593Smuzhiyun 	void *p;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	pkt_size = APR_HDR_SIZE + sizeof(*vote_cfg);
1656*4882a593Smuzhiyun 	p = kzalloc(pkt_size, GFP_KERNEL);
1657*4882a593Smuzhiyun 	if (!p)
1658*4882a593Smuzhiyun 		return -ENOMEM;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	pkt = p;
1661*4882a593Smuzhiyun 	vote_cfg = p + APR_HDR_SIZE;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	pkt->hdr.hdr_field = APR_HDR_FIELD(APR_MSG_TYPE_SEQ_CMD,
1664*4882a593Smuzhiyun 					   APR_HDR_LEN(APR_HDR_SIZE),
1665*4882a593Smuzhiyun 					   APR_PKT_VER);
1666*4882a593Smuzhiyun 	pkt->hdr.pkt_size = pkt_size;
1667*4882a593Smuzhiyun 	pkt->hdr.src_port = 0;
1668*4882a593Smuzhiyun 	pkt->hdr.dest_port = 0;
1669*4882a593Smuzhiyun 	pkt->hdr.token = hw_block_id;
1670*4882a593Smuzhiyun 	pkt->hdr.opcode = AFE_CMD_REMOTE_LPASS_CORE_HW_DEVOTE_REQUEST;
1671*4882a593Smuzhiyun 	vote_cfg->hw_block_id = hw_block_id;
1672*4882a593Smuzhiyun 	vote_cfg->client_handle = client_handle;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	ret = apr_send_pkt(afe->apr, pkt);
1675*4882a593Smuzhiyun 	if (ret < 0)
1676*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE failed to unvote (%d)\n", hw_block_id);
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	kfree(pkt);
1679*4882a593Smuzhiyun 	return ret;
1680*4882a593Smuzhiyun }
1681*4882a593Smuzhiyun EXPORT_SYMBOL(q6afe_unvote_lpass_core_hw);
1682*4882a593Smuzhiyun 
q6afe_vote_lpass_core_hw(struct device * dev,uint32_t hw_block_id,char * client_name,uint32_t * client_handle)1683*4882a593Smuzhiyun int q6afe_vote_lpass_core_hw(struct device *dev, uint32_t hw_block_id,
1684*4882a593Smuzhiyun 			     char *client_name, uint32_t *client_handle)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	struct q6afe *afe = dev_get_drvdata(dev->parent);
1687*4882a593Smuzhiyun 	struct afe_cmd_remote_lpass_core_hw_vote_request *vote_cfg;
1688*4882a593Smuzhiyun 	struct apr_pkt *pkt;
1689*4882a593Smuzhiyun 	int ret = 0;
1690*4882a593Smuzhiyun 	int pkt_size;
1691*4882a593Smuzhiyun 	void *p;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	pkt_size = APR_HDR_SIZE + sizeof(*vote_cfg);
1694*4882a593Smuzhiyun 	p = kzalloc(pkt_size, GFP_KERNEL);
1695*4882a593Smuzhiyun 	if (!p)
1696*4882a593Smuzhiyun 		return -ENOMEM;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	pkt = p;
1699*4882a593Smuzhiyun 	vote_cfg = p + APR_HDR_SIZE;
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	pkt->hdr.hdr_field = APR_HDR_FIELD(APR_MSG_TYPE_SEQ_CMD,
1702*4882a593Smuzhiyun 					   APR_HDR_LEN(APR_HDR_SIZE),
1703*4882a593Smuzhiyun 					   APR_PKT_VER);
1704*4882a593Smuzhiyun 	pkt->hdr.pkt_size = pkt_size;
1705*4882a593Smuzhiyun 	pkt->hdr.src_port = 0;
1706*4882a593Smuzhiyun 	pkt->hdr.dest_port = 0;
1707*4882a593Smuzhiyun 	pkt->hdr.token = hw_block_id;
1708*4882a593Smuzhiyun 	pkt->hdr.opcode = AFE_CMD_REMOTE_LPASS_CORE_HW_VOTE_REQUEST;
1709*4882a593Smuzhiyun 	vote_cfg->hw_block_id = hw_block_id;
1710*4882a593Smuzhiyun 	strlcpy(vote_cfg->client_name, client_name,
1711*4882a593Smuzhiyun 			sizeof(vote_cfg->client_name));
1712*4882a593Smuzhiyun 
1713*4882a593Smuzhiyun 	ret = afe_apr_send_pkt(afe, pkt, NULL,
1714*4882a593Smuzhiyun 			       AFE_CMD_RSP_REMOTE_LPASS_CORE_HW_VOTE_REQUEST);
1715*4882a593Smuzhiyun 	if (ret)
1716*4882a593Smuzhiyun 		dev_err(afe->dev, "AFE failed to vote (%d)\n", hw_block_id);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	kfree(pkt);
1720*4882a593Smuzhiyun 	return ret;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun EXPORT_SYMBOL(q6afe_vote_lpass_core_hw);
1723*4882a593Smuzhiyun 
q6afe_probe(struct apr_device * adev)1724*4882a593Smuzhiyun static int q6afe_probe(struct apr_device *adev)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun 	struct q6afe *afe;
1727*4882a593Smuzhiyun 	struct device *dev = &adev->dev;
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	afe = devm_kzalloc(dev, sizeof(*afe), GFP_KERNEL);
1730*4882a593Smuzhiyun 	if (!afe)
1731*4882a593Smuzhiyun 		return -ENOMEM;
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun 	q6core_get_svc_api_info(adev->svc_id, &afe->ainfo);
1734*4882a593Smuzhiyun 	afe->apr = adev;
1735*4882a593Smuzhiyun 	mutex_init(&afe->lock);
1736*4882a593Smuzhiyun 	init_waitqueue_head(&afe->wait);
1737*4882a593Smuzhiyun 	afe->dev = dev;
1738*4882a593Smuzhiyun 	INIT_LIST_HEAD(&afe->port_list);
1739*4882a593Smuzhiyun 	spin_lock_init(&afe->port_list_lock);
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	dev_set_drvdata(dev, afe);
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 	return of_platform_populate(dev->of_node, NULL, NULL, dev);
1744*4882a593Smuzhiyun }
1745*4882a593Smuzhiyun 
q6afe_remove(struct apr_device * adev)1746*4882a593Smuzhiyun static int q6afe_remove(struct apr_device *adev)
1747*4882a593Smuzhiyun {
1748*4882a593Smuzhiyun 	of_platform_depopulate(&adev->dev);
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	return 0;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun #ifdef CONFIG_OF
1754*4882a593Smuzhiyun static const struct of_device_id q6afe_device_id[]  = {
1755*4882a593Smuzhiyun 	{ .compatible = "qcom,q6afe" },
1756*4882a593Smuzhiyun 	{},
1757*4882a593Smuzhiyun };
1758*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, q6afe_device_id);
1759*4882a593Smuzhiyun #endif
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun static struct apr_driver qcom_q6afe_driver = {
1762*4882a593Smuzhiyun 	.probe = q6afe_probe,
1763*4882a593Smuzhiyun 	.remove = q6afe_remove,
1764*4882a593Smuzhiyun 	.callback = q6afe_callback,
1765*4882a593Smuzhiyun 	.driver = {
1766*4882a593Smuzhiyun 		.name = "qcom-q6afe",
1767*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(q6afe_device_id),
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun 	},
1770*4882a593Smuzhiyun };
1771*4882a593Smuzhiyun 
1772*4882a593Smuzhiyun module_apr_driver(qcom_q6afe_driver);
1773*4882a593Smuzhiyun MODULE_DESCRIPTION("Q6 Audio Front End");
1774*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1775