1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (c) 2020, Linaro Limited
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/err.h>
5*4882a593Smuzhiyun #include <linux/init.h>
6*4882a593Smuzhiyun #include <linux/clk-provider.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include "q6afe.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define Q6AFE_CLK(id) &(struct q6afe_clk) { \
15*4882a593Smuzhiyun .clk_id = id, \
16*4882a593Smuzhiyun .afe_clk_id = Q6AFE_##id, \
17*4882a593Smuzhiyun .name = #id, \
18*4882a593Smuzhiyun .attributes = LPASS_CLK_ATTRIBUTE_COUPLE_NO, \
19*4882a593Smuzhiyun .rate = 19200000, \
20*4882a593Smuzhiyun .hw.init = &(struct clk_init_data) { \
21*4882a593Smuzhiyun .ops = &clk_q6afe_ops, \
22*4882a593Smuzhiyun .name = #id, \
23*4882a593Smuzhiyun }, \
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define Q6AFE_VOTE_CLK(id, blkid, n) &(struct q6afe_clk) { \
27*4882a593Smuzhiyun .clk_id = id, \
28*4882a593Smuzhiyun .afe_clk_id = blkid, \
29*4882a593Smuzhiyun .name = #n, \
30*4882a593Smuzhiyun .hw.init = &(struct clk_init_data) { \
31*4882a593Smuzhiyun .ops = &clk_vote_q6afe_ops, \
32*4882a593Smuzhiyun .name = #id, \
33*4882a593Smuzhiyun }, \
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct q6afe_clk {
37*4882a593Smuzhiyun struct device *dev;
38*4882a593Smuzhiyun int clk_id;
39*4882a593Smuzhiyun int afe_clk_id;
40*4882a593Smuzhiyun char *name;
41*4882a593Smuzhiyun int attributes;
42*4882a593Smuzhiyun int rate;
43*4882a593Smuzhiyun uint32_t handle;
44*4882a593Smuzhiyun struct clk_hw hw;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define to_q6afe_clk(_hw) container_of(_hw, struct q6afe_clk, hw)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct q6afe_cc {
50*4882a593Smuzhiyun struct device *dev;
51*4882a593Smuzhiyun struct q6afe_clk **clks;
52*4882a593Smuzhiyun int num_clks;
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
clk_q6afe_prepare(struct clk_hw * hw)55*4882a593Smuzhiyun static int clk_q6afe_prepare(struct clk_hw *hw)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun struct q6afe_clk *clk = to_q6afe_clk(hw);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return q6afe_set_lpass_clock(clk->dev, clk->afe_clk_id, clk->attributes,
60*4882a593Smuzhiyun Q6AFE_LPASS_CLK_ROOT_DEFAULT, clk->rate);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
clk_q6afe_unprepare(struct clk_hw * hw)63*4882a593Smuzhiyun static void clk_q6afe_unprepare(struct clk_hw *hw)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct q6afe_clk *clk = to_q6afe_clk(hw);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun q6afe_set_lpass_clock(clk->dev, clk->afe_clk_id, clk->attributes,
68*4882a593Smuzhiyun Q6AFE_LPASS_CLK_ROOT_DEFAULT, 0);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
clk_q6afe_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)71*4882a593Smuzhiyun static int clk_q6afe_set_rate(struct clk_hw *hw, unsigned long rate,
72*4882a593Smuzhiyun unsigned long parent_rate)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct q6afe_clk *clk = to_q6afe_clk(hw);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun clk->rate = rate;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
clk_q6afe_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)81*4882a593Smuzhiyun static unsigned long clk_q6afe_recalc_rate(struct clk_hw *hw,
82*4882a593Smuzhiyun unsigned long parent_rate)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct q6afe_clk *clk = to_q6afe_clk(hw);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return clk->rate;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
clk_q6afe_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)89*4882a593Smuzhiyun static long clk_q6afe_round_rate(struct clk_hw *hw, unsigned long rate,
90*4882a593Smuzhiyun unsigned long *parent_rate)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun return rate;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static const struct clk_ops clk_q6afe_ops = {
96*4882a593Smuzhiyun .prepare = clk_q6afe_prepare,
97*4882a593Smuzhiyun .unprepare = clk_q6afe_unprepare,
98*4882a593Smuzhiyun .set_rate = clk_q6afe_set_rate,
99*4882a593Smuzhiyun .round_rate = clk_q6afe_round_rate,
100*4882a593Smuzhiyun .recalc_rate = clk_q6afe_recalc_rate,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
clk_vote_q6afe_block(struct clk_hw * hw)103*4882a593Smuzhiyun static int clk_vote_q6afe_block(struct clk_hw *hw)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct q6afe_clk *clk = to_q6afe_clk(hw);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun return q6afe_vote_lpass_core_hw(clk->dev, clk->afe_clk_id,
108*4882a593Smuzhiyun clk->name, &clk->handle);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
clk_unvote_q6afe_block(struct clk_hw * hw)111*4882a593Smuzhiyun static void clk_unvote_q6afe_block(struct clk_hw *hw)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct q6afe_clk *clk = to_q6afe_clk(hw);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun q6afe_unvote_lpass_core_hw(clk->dev, clk->afe_clk_id, clk->handle);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const struct clk_ops clk_vote_q6afe_ops = {
119*4882a593Smuzhiyun .prepare = clk_vote_q6afe_block,
120*4882a593Smuzhiyun .unprepare = clk_unvote_q6afe_block,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct q6afe_clk *q6afe_clks[Q6AFE_MAX_CLK_ID] = {
124*4882a593Smuzhiyun [LPASS_CLK_ID_PRI_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_PRI_MI2S_IBIT),
125*4882a593Smuzhiyun [LPASS_CLK_ID_PRI_MI2S_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_PRI_MI2S_EBIT),
126*4882a593Smuzhiyun [LPASS_CLK_ID_SEC_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEC_MI2S_IBIT),
127*4882a593Smuzhiyun [LPASS_CLK_ID_SEC_MI2S_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEC_MI2S_EBIT),
128*4882a593Smuzhiyun [LPASS_CLK_ID_TER_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_TER_MI2S_IBIT),
129*4882a593Smuzhiyun [LPASS_CLK_ID_TER_MI2S_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_TER_MI2S_EBIT),
130*4882a593Smuzhiyun [LPASS_CLK_ID_QUAD_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUAD_MI2S_IBIT),
131*4882a593Smuzhiyun [LPASS_CLK_ID_QUAD_MI2S_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUAD_MI2S_EBIT),
132*4882a593Smuzhiyun [LPASS_CLK_ID_SPEAKER_I2S_IBIT] =
133*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_SPEAKER_I2S_IBIT),
134*4882a593Smuzhiyun [LPASS_CLK_ID_SPEAKER_I2S_EBIT] =
135*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_SPEAKER_I2S_EBIT),
136*4882a593Smuzhiyun [LPASS_CLK_ID_SPEAKER_I2S_OSR] =
137*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_SPEAKER_I2S_OSR),
138*4882a593Smuzhiyun [LPASS_CLK_ID_QUI_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUI_MI2S_IBIT),
139*4882a593Smuzhiyun [LPASS_CLK_ID_QUI_MI2S_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUI_MI2S_EBIT),
140*4882a593Smuzhiyun [LPASS_CLK_ID_SEN_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEN_MI2S_IBIT),
141*4882a593Smuzhiyun [LPASS_CLK_ID_SEN_MI2S_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEN_MI2S_EBIT),
142*4882a593Smuzhiyun [LPASS_CLK_ID_INT0_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT0_MI2S_IBIT),
143*4882a593Smuzhiyun [LPASS_CLK_ID_INT1_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT1_MI2S_IBIT),
144*4882a593Smuzhiyun [LPASS_CLK_ID_INT2_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT2_MI2S_IBIT),
145*4882a593Smuzhiyun [LPASS_CLK_ID_INT3_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT3_MI2S_IBIT),
146*4882a593Smuzhiyun [LPASS_CLK_ID_INT4_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT4_MI2S_IBIT),
147*4882a593Smuzhiyun [LPASS_CLK_ID_INT5_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT5_MI2S_IBIT),
148*4882a593Smuzhiyun [LPASS_CLK_ID_INT6_MI2S_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_INT6_MI2S_IBIT),
149*4882a593Smuzhiyun [LPASS_CLK_ID_QUI_MI2S_OSR] = Q6AFE_CLK(LPASS_CLK_ID_QUI_MI2S_OSR),
150*4882a593Smuzhiyun [LPASS_CLK_ID_PRI_PCM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_PRI_PCM_IBIT),
151*4882a593Smuzhiyun [LPASS_CLK_ID_PRI_PCM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_PRI_PCM_EBIT),
152*4882a593Smuzhiyun [LPASS_CLK_ID_SEC_PCM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEC_PCM_IBIT),
153*4882a593Smuzhiyun [LPASS_CLK_ID_SEC_PCM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEC_PCM_EBIT),
154*4882a593Smuzhiyun [LPASS_CLK_ID_TER_PCM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_TER_PCM_IBIT),
155*4882a593Smuzhiyun [LPASS_CLK_ID_TER_PCM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_TER_PCM_EBIT),
156*4882a593Smuzhiyun [LPASS_CLK_ID_QUAD_PCM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUAD_PCM_IBIT),
157*4882a593Smuzhiyun [LPASS_CLK_ID_QUAD_PCM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUAD_PCM_EBIT),
158*4882a593Smuzhiyun [LPASS_CLK_ID_QUIN_PCM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUIN_PCM_IBIT),
159*4882a593Smuzhiyun [LPASS_CLK_ID_QUIN_PCM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUIN_PCM_EBIT),
160*4882a593Smuzhiyun [LPASS_CLK_ID_QUI_PCM_OSR] = Q6AFE_CLK(LPASS_CLK_ID_QUI_PCM_OSR),
161*4882a593Smuzhiyun [LPASS_CLK_ID_PRI_TDM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_PRI_TDM_IBIT),
162*4882a593Smuzhiyun [LPASS_CLK_ID_PRI_TDM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_PRI_TDM_EBIT),
163*4882a593Smuzhiyun [LPASS_CLK_ID_SEC_TDM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEC_TDM_IBIT),
164*4882a593Smuzhiyun [LPASS_CLK_ID_SEC_TDM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_SEC_TDM_EBIT),
165*4882a593Smuzhiyun [LPASS_CLK_ID_TER_TDM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_TER_TDM_IBIT),
166*4882a593Smuzhiyun [LPASS_CLK_ID_TER_TDM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_TER_TDM_EBIT),
167*4882a593Smuzhiyun [LPASS_CLK_ID_QUAD_TDM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUAD_TDM_IBIT),
168*4882a593Smuzhiyun [LPASS_CLK_ID_QUAD_TDM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUAD_TDM_EBIT),
169*4882a593Smuzhiyun [LPASS_CLK_ID_QUIN_TDM_IBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUIN_TDM_IBIT),
170*4882a593Smuzhiyun [LPASS_CLK_ID_QUIN_TDM_EBIT] = Q6AFE_CLK(LPASS_CLK_ID_QUIN_TDM_EBIT),
171*4882a593Smuzhiyun [LPASS_CLK_ID_QUIN_TDM_OSR] = Q6AFE_CLK(LPASS_CLK_ID_QUIN_TDM_OSR),
172*4882a593Smuzhiyun [LPASS_CLK_ID_MCLK_1] = Q6AFE_CLK(LPASS_CLK_ID_MCLK_1),
173*4882a593Smuzhiyun [LPASS_CLK_ID_MCLK_2] = Q6AFE_CLK(LPASS_CLK_ID_MCLK_2),
174*4882a593Smuzhiyun [LPASS_CLK_ID_MCLK_3] = Q6AFE_CLK(LPASS_CLK_ID_MCLK_3),
175*4882a593Smuzhiyun [LPASS_CLK_ID_MCLK_4] = Q6AFE_CLK(LPASS_CLK_ID_MCLK_4),
176*4882a593Smuzhiyun [LPASS_CLK_ID_INTERNAL_DIGITAL_CODEC_CORE] =
177*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_INTERNAL_DIGITAL_CODEC_CORE),
178*4882a593Smuzhiyun [LPASS_CLK_ID_INT_MCLK_0] = Q6AFE_CLK(LPASS_CLK_ID_INT_MCLK_0),
179*4882a593Smuzhiyun [LPASS_CLK_ID_INT_MCLK_1] = Q6AFE_CLK(LPASS_CLK_ID_INT_MCLK_1),
180*4882a593Smuzhiyun [LPASS_CLK_ID_WSA_CORE_MCLK] = Q6AFE_CLK(LPASS_CLK_ID_WSA_CORE_MCLK),
181*4882a593Smuzhiyun [LPASS_CLK_ID_WSA_CORE_NPL_MCLK] =
182*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_WSA_CORE_NPL_MCLK),
183*4882a593Smuzhiyun [LPASS_CLK_ID_VA_CORE_MCLK] = Q6AFE_CLK(LPASS_CLK_ID_VA_CORE_MCLK),
184*4882a593Smuzhiyun [LPASS_CLK_ID_TX_CORE_MCLK] = Q6AFE_CLK(LPASS_CLK_ID_TX_CORE_MCLK),
185*4882a593Smuzhiyun [LPASS_CLK_ID_TX_CORE_NPL_MCLK] =
186*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_TX_CORE_NPL_MCLK),
187*4882a593Smuzhiyun [LPASS_CLK_ID_RX_CORE_MCLK] = Q6AFE_CLK(LPASS_CLK_ID_RX_CORE_MCLK),
188*4882a593Smuzhiyun [LPASS_CLK_ID_RX_CORE_NPL_MCLK] =
189*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_RX_CORE_NPL_MCLK),
190*4882a593Smuzhiyun [LPASS_CLK_ID_VA_CORE_2X_MCLK] =
191*4882a593Smuzhiyun Q6AFE_CLK(LPASS_CLK_ID_VA_CORE_2X_MCLK),
192*4882a593Smuzhiyun [LPASS_HW_AVTIMER_VOTE] = Q6AFE_VOTE_CLK(LPASS_HW_AVTIMER_VOTE,
193*4882a593Smuzhiyun Q6AFE_LPASS_CORE_AVTIMER_BLOCK,
194*4882a593Smuzhiyun "LPASS_AVTIMER_MACRO"),
195*4882a593Smuzhiyun [LPASS_HW_MACRO_VOTE] = Q6AFE_VOTE_CLK(LPASS_HW_MACRO_VOTE,
196*4882a593Smuzhiyun Q6AFE_LPASS_CORE_HW_MACRO_BLOCK,
197*4882a593Smuzhiyun "LPASS_HW_MACRO"),
198*4882a593Smuzhiyun [LPASS_HW_DCODEC_VOTE] = Q6AFE_VOTE_CLK(LPASS_HW_DCODEC_VOTE,
199*4882a593Smuzhiyun Q6AFE_LPASS_CORE_HW_DCODEC_BLOCK,
200*4882a593Smuzhiyun "LPASS_HW_DCODEC"),
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
q6afe_of_clk_hw_get(struct of_phandle_args * clkspec,void * data)203*4882a593Smuzhiyun static struct clk_hw *q6afe_of_clk_hw_get(struct of_phandle_args *clkspec,
204*4882a593Smuzhiyun void *data)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct q6afe_cc *cc = data;
207*4882a593Smuzhiyun unsigned int idx = clkspec->args[0];
208*4882a593Smuzhiyun unsigned int attr = clkspec->args[1];
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (idx >= cc->num_clks || attr > LPASS_CLK_ATTRIBUTE_COUPLE_DIVISOR) {
211*4882a593Smuzhiyun dev_err(cc->dev, "Invalid clk specifier (%d, %d)\n", idx, attr);
212*4882a593Smuzhiyun return ERR_PTR(-EINVAL);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (cc->clks[idx]) {
216*4882a593Smuzhiyun cc->clks[idx]->attributes = attr;
217*4882a593Smuzhiyun return &cc->clks[idx]->hw;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun return ERR_PTR(-ENOENT);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
q6afe_clock_dev_probe(struct platform_device * pdev)223*4882a593Smuzhiyun static int q6afe_clock_dev_probe(struct platform_device *pdev)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct q6afe_cc *cc;
226*4882a593Smuzhiyun struct device *dev = &pdev->dev;
227*4882a593Smuzhiyun int i, ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun cc = devm_kzalloc(dev, sizeof(*cc), GFP_KERNEL);
230*4882a593Smuzhiyun if (!cc)
231*4882a593Smuzhiyun return -ENOMEM;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun cc->clks = &q6afe_clks[0];
234*4882a593Smuzhiyun cc->num_clks = ARRAY_SIZE(q6afe_clks);
235*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(q6afe_clks); i++) {
236*4882a593Smuzhiyun if (!q6afe_clks[i])
237*4882a593Smuzhiyun continue;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun q6afe_clks[i]->dev = dev;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = devm_clk_hw_register(dev, &q6afe_clks[i]->hw);
242*4882a593Smuzhiyun if (ret)
243*4882a593Smuzhiyun return ret;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun ret = of_clk_add_hw_provider(dev->of_node, q6afe_of_clk_hw_get, cc);
247*4882a593Smuzhiyun if (ret)
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun dev_set_drvdata(dev, cc);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun #ifdef CONFIG_OF
256*4882a593Smuzhiyun static const struct of_device_id q6afe_clock_device_id[] = {
257*4882a593Smuzhiyun { .compatible = "qcom,q6afe-clocks" },
258*4882a593Smuzhiyun {},
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, q6afe_clock_device_id);
261*4882a593Smuzhiyun #endif
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static struct platform_driver q6afe_clock_platform_driver = {
264*4882a593Smuzhiyun .driver = {
265*4882a593Smuzhiyun .name = "q6afe-clock",
266*4882a593Smuzhiyun .of_match_table = of_match_ptr(q6afe_clock_device_id),
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun .probe = q6afe_clock_dev_probe,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun module_platform_driver(q6afe_clock_platform_driver);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun MODULE_DESCRIPTION("Q6 Audio Frontend clock driver");
273*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
274