1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * lpass-sc7180.c -- ALSA SoC platform-machine driver for QTi LPASS
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <dt-bindings/sound/sc7180-lpass.h>
16*4882a593Smuzhiyun #include <sound/pcm.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "lpass-lpaif-reg.h"
20*4882a593Smuzhiyun #include "lpass.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun static struct snd_soc_dai_driver sc7180_lpass_cpu_dai_driver[] = {
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun .id = MI2S_PRIMARY,
25*4882a593Smuzhiyun .name = "Primary MI2S",
26*4882a593Smuzhiyun .playback = {
27*4882a593Smuzhiyun .stream_name = "Primary Playback",
28*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16,
29*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
30*4882a593Smuzhiyun .rate_min = 48000,
31*4882a593Smuzhiyun .rate_max = 48000,
32*4882a593Smuzhiyun .channels_min = 2,
33*4882a593Smuzhiyun .channels_max = 2,
34*4882a593Smuzhiyun },
35*4882a593Smuzhiyun .capture = {
36*4882a593Smuzhiyun .stream_name = "Primary Capture",
37*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16,
38*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
39*4882a593Smuzhiyun .rate_min = 48000,
40*4882a593Smuzhiyun .rate_max = 48000,
41*4882a593Smuzhiyun .channels_min = 2,
42*4882a593Smuzhiyun .channels_max = 2,
43*4882a593Smuzhiyun },
44*4882a593Smuzhiyun .probe = &asoc_qcom_lpass_cpu_dai_probe,
45*4882a593Smuzhiyun .ops = &asoc_qcom_lpass_cpu_dai_ops,
46*4882a593Smuzhiyun }, {
47*4882a593Smuzhiyun .id = MI2S_SECONDARY,
48*4882a593Smuzhiyun .name = "Secondary MI2S",
49*4882a593Smuzhiyun .playback = {
50*4882a593Smuzhiyun .stream_name = "Secondary Playback",
51*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16,
52*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
53*4882a593Smuzhiyun .rate_min = 48000,
54*4882a593Smuzhiyun .rate_max = 48000,
55*4882a593Smuzhiyun .channels_min = 2,
56*4882a593Smuzhiyun .channels_max = 2,
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun .probe = &asoc_qcom_lpass_cpu_dai_probe,
59*4882a593Smuzhiyun .ops = &asoc_qcom_lpass_cpu_dai_ops,
60*4882a593Smuzhiyun }, {
61*4882a593Smuzhiyun .id = LPASS_DP_RX,
62*4882a593Smuzhiyun .name = "Hdmi",
63*4882a593Smuzhiyun .playback = {
64*4882a593Smuzhiyun .stream_name = "Hdmi Playback",
65*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S24,
66*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
67*4882a593Smuzhiyun .rate_min = 48000,
68*4882a593Smuzhiyun .rate_max = 48000,
69*4882a593Smuzhiyun .channels_min = 2,
70*4882a593Smuzhiyun .channels_max = 2,
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun .ops = &asoc_qcom_lpass_hdmi_dai_ops,
73*4882a593Smuzhiyun },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
sc7180_lpass_alloc_dma_channel(struct lpass_data * drvdata,int direction,unsigned int dai_id)76*4882a593Smuzhiyun static int sc7180_lpass_alloc_dma_channel(struct lpass_data *drvdata,
77*4882a593Smuzhiyun int direction, unsigned int dai_id)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
80*4882a593Smuzhiyun int chan = 0;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX) {
83*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
84*4882a593Smuzhiyun chan = find_first_zero_bit(&drvdata->hdmi_dma_ch_bit_map,
85*4882a593Smuzhiyun v->hdmi_rdma_channels);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (chan >= v->hdmi_rdma_channels)
88*4882a593Smuzhiyun return -EBUSY;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun set_bit(chan, &drvdata->hdmi_dma_ch_bit_map);
91*4882a593Smuzhiyun } else {
92*4882a593Smuzhiyun if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
93*4882a593Smuzhiyun chan = find_first_zero_bit(&drvdata->dma_ch_bit_map,
94*4882a593Smuzhiyun v->rdma_channels);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (chan >= v->rdma_channels)
97*4882a593Smuzhiyun return -EBUSY;
98*4882a593Smuzhiyun } else {
99*4882a593Smuzhiyun chan = find_next_zero_bit(&drvdata->dma_ch_bit_map,
100*4882a593Smuzhiyun v->wrdma_channel_start +
101*4882a593Smuzhiyun v->wrdma_channels,
102*4882a593Smuzhiyun v->wrdma_channel_start);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun if (chan >= v->wrdma_channel_start + v->wrdma_channels)
105*4882a593Smuzhiyun return -EBUSY;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun set_bit(chan, &drvdata->dma_ch_bit_map);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun return chan;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
sc7180_lpass_free_dma_channel(struct lpass_data * drvdata,int chan,unsigned int dai_id)113*4882a593Smuzhiyun static int sc7180_lpass_free_dma_channel(struct lpass_data *drvdata, int chan, unsigned int dai_id)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX)
116*4882a593Smuzhiyun clear_bit(chan, &drvdata->hdmi_dma_ch_bit_map);
117*4882a593Smuzhiyun else
118*4882a593Smuzhiyun clear_bit(chan, &drvdata->dma_ch_bit_map);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun return 0;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
sc7180_lpass_init(struct platform_device * pdev)123*4882a593Smuzhiyun static int sc7180_lpass_init(struct platform_device *pdev)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct lpass_data *drvdata = platform_get_drvdata(pdev);
126*4882a593Smuzhiyun struct lpass_variant *variant = drvdata->variant;
127*4882a593Smuzhiyun struct device *dev = &pdev->dev;
128*4882a593Smuzhiyun int ret, i;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun drvdata->clks = devm_kcalloc(dev, variant->num_clks,
131*4882a593Smuzhiyun sizeof(*drvdata->clks), GFP_KERNEL);
132*4882a593Smuzhiyun drvdata->num_clks = variant->num_clks;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun for (i = 0; i < drvdata->num_clks; i++)
135*4882a593Smuzhiyun drvdata->clks[i].id = variant->clk_name[i];
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ret = devm_clk_bulk_get(dev, drvdata->num_clks, drvdata->clks);
138*4882a593Smuzhiyun if (ret) {
139*4882a593Smuzhiyun dev_err(dev, "Failed to get clocks %d\n", ret);
140*4882a593Smuzhiyun return ret;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun ret = clk_bulk_prepare_enable(drvdata->num_clks, drvdata->clks);
144*4882a593Smuzhiyun if (ret) {
145*4882a593Smuzhiyun dev_err(dev, "sc7180 clk_enable failed\n");
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
sc7180_lpass_exit(struct platform_device * pdev)152*4882a593Smuzhiyun static int sc7180_lpass_exit(struct platform_device *pdev)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun struct lpass_data *drvdata = platform_get_drvdata(pdev);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun clk_bulk_disable_unprepare(drvdata->num_clks, drvdata->clks);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static struct lpass_variant sc7180_data = {
162*4882a593Smuzhiyun .i2sctrl_reg_base = 0x1000,
163*4882a593Smuzhiyun .i2sctrl_reg_stride = 0x1000,
164*4882a593Smuzhiyun .i2s_ports = 3,
165*4882a593Smuzhiyun .irq_reg_base = 0x9000,
166*4882a593Smuzhiyun .irq_reg_stride = 0x1000,
167*4882a593Smuzhiyun .irq_ports = 3,
168*4882a593Smuzhiyun .rdma_reg_base = 0xC000,
169*4882a593Smuzhiyun .rdma_reg_stride = 0x1000,
170*4882a593Smuzhiyun .rdma_channels = 5,
171*4882a593Smuzhiyun .hdmi_rdma_reg_base = 0x64000,
172*4882a593Smuzhiyun .hdmi_rdma_reg_stride = 0x1000,
173*4882a593Smuzhiyun .hdmi_rdma_channels = 4,
174*4882a593Smuzhiyun .dmactl_audif_start = 1,
175*4882a593Smuzhiyun .wrdma_reg_base = 0x18000,
176*4882a593Smuzhiyun .wrdma_reg_stride = 0x1000,
177*4882a593Smuzhiyun .wrdma_channel_start = 5,
178*4882a593Smuzhiyun .wrdma_channels = 4,
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun .loopback = REG_FIELD_ID(0x1000, 17, 17, 3, 0x1000),
181*4882a593Smuzhiyun .spken = REG_FIELD_ID(0x1000, 16, 16, 3, 0x1000),
182*4882a593Smuzhiyun .spkmode = REG_FIELD_ID(0x1000, 11, 15, 3, 0x1000),
183*4882a593Smuzhiyun .spkmono = REG_FIELD_ID(0x1000, 10, 10, 3, 0x1000),
184*4882a593Smuzhiyun .micen = REG_FIELD_ID(0x1000, 9, 9, 3, 0x1000),
185*4882a593Smuzhiyun .micmode = REG_FIELD_ID(0x1000, 4, 8, 3, 0x1000),
186*4882a593Smuzhiyun .micmono = REG_FIELD_ID(0x1000, 3, 3, 3, 0x1000),
187*4882a593Smuzhiyun .wssrc = REG_FIELD_ID(0x1000, 2, 2, 3, 0x1000),
188*4882a593Smuzhiyun .bitwidth = REG_FIELD_ID(0x1000, 0, 1, 3, 0x1000),
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun .rdma_dyncclk = REG_FIELD_ID(0xC000, 21, 21, 5, 0x1000),
191*4882a593Smuzhiyun .rdma_bursten = REG_FIELD_ID(0xC000, 20, 20, 5, 0x1000),
192*4882a593Smuzhiyun .rdma_wpscnt = REG_FIELD_ID(0xC000, 16, 19, 5, 0x1000),
193*4882a593Smuzhiyun .rdma_intf = REG_FIELD_ID(0xC000, 12, 15, 5, 0x1000),
194*4882a593Smuzhiyun .rdma_fifowm = REG_FIELD_ID(0xC000, 1, 5, 5, 0x1000),
195*4882a593Smuzhiyun .rdma_enable = REG_FIELD_ID(0xC000, 0, 0, 5, 0x1000),
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun .wrdma_dyncclk = REG_FIELD_ID(0x18000, 22, 22, 4, 0x1000),
198*4882a593Smuzhiyun .wrdma_bursten = REG_FIELD_ID(0x18000, 21, 21, 4, 0x1000),
199*4882a593Smuzhiyun .wrdma_wpscnt = REG_FIELD_ID(0x18000, 17, 20, 4, 0x1000),
200*4882a593Smuzhiyun .wrdma_intf = REG_FIELD_ID(0x18000, 12, 16, 4, 0x1000),
201*4882a593Smuzhiyun .wrdma_fifowm = REG_FIELD_ID(0x18000, 1, 5, 4, 0x1000),
202*4882a593Smuzhiyun .wrdma_enable = REG_FIELD_ID(0x18000, 0, 0, 4, 0x1000),
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun .hdmi_tx_ctl_addr = 0x1000,
205*4882a593Smuzhiyun .hdmi_legacy_addr = 0x1008,
206*4882a593Smuzhiyun .hdmi_vbit_addr = 0x610c0,
207*4882a593Smuzhiyun .hdmi_ch_lsb_addr = 0x61048,
208*4882a593Smuzhiyun .hdmi_ch_msb_addr = 0x6104c,
209*4882a593Smuzhiyun .ch_stride = 0x8,
210*4882a593Smuzhiyun .hdmi_parity_addr = 0x61034,
211*4882a593Smuzhiyun .hdmi_dmactl_addr = 0x61038,
212*4882a593Smuzhiyun .hdmi_dma_stride = 0x4,
213*4882a593Smuzhiyun .hdmi_DP_addr = 0x610c8,
214*4882a593Smuzhiyun .hdmi_sstream_addr = 0x6101c,
215*4882a593Smuzhiyun .hdmi_irq_reg_base = 0x63000,
216*4882a593Smuzhiyun .hdmi_irq_ports = 1,
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun .hdmi_rdma_dyncclk = REG_FIELD_ID(0x64000, 14, 14, 4, 0x1000),
219*4882a593Smuzhiyun .hdmi_rdma_bursten = REG_FIELD_ID(0x64000, 13, 13, 4, 0x1000),
220*4882a593Smuzhiyun .hdmi_rdma_burst8 = REG_FIELD_ID(0x64000, 15, 15, 4, 0x1000),
221*4882a593Smuzhiyun .hdmi_rdma_burst16 = REG_FIELD_ID(0x64000, 16, 16, 4, 0x1000),
222*4882a593Smuzhiyun .hdmi_rdma_dynburst = REG_FIELD_ID(0x64000, 18, 18, 4, 0x1000),
223*4882a593Smuzhiyun .hdmi_rdma_wpscnt = REG_FIELD_ID(0x64000, 10, 12, 4, 0x1000),
224*4882a593Smuzhiyun .hdmi_rdma_fifowm = REG_FIELD_ID(0x64000, 1, 5, 4, 0x1000),
225*4882a593Smuzhiyun .hdmi_rdma_enable = REG_FIELD_ID(0x64000, 0, 0, 4, 0x1000),
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun .sstream_en = REG_FIELD(0x6101c, 0, 0),
228*4882a593Smuzhiyun .dma_sel = REG_FIELD(0x6101c, 1, 2),
229*4882a593Smuzhiyun .auto_bbit_en = REG_FIELD(0x6101c, 3, 3),
230*4882a593Smuzhiyun .layout = REG_FIELD(0x6101c, 4, 4),
231*4882a593Smuzhiyun .layout_sp = REG_FIELD(0x6101c, 5, 8),
232*4882a593Smuzhiyun .set_sp_on_en = REG_FIELD(0x6101c, 10, 10),
233*4882a593Smuzhiyun .dp_audio = REG_FIELD(0x6101c, 11, 11),
234*4882a593Smuzhiyun .dp_staffing_en = REG_FIELD(0x6101c, 12, 12),
235*4882a593Smuzhiyun .dp_sp_b_hw_en = REG_FIELD(0x6101c, 13, 13),
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun .mute = REG_FIELD(0x610c8, 0, 0),
238*4882a593Smuzhiyun .as_sdp_cc = REG_FIELD(0x610c8, 1, 3),
239*4882a593Smuzhiyun .as_sdp_ct = REG_FIELD(0x610c8, 4, 7),
240*4882a593Smuzhiyun .aif_db4 = REG_FIELD(0x610c8, 8, 15),
241*4882a593Smuzhiyun .frequency = REG_FIELD(0x610c8, 16, 21),
242*4882a593Smuzhiyun .mst_index = REG_FIELD(0x610c8, 28, 29),
243*4882a593Smuzhiyun .dptx_index = REG_FIELD(0x610c8, 30, 31),
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun .soft_reset = REG_FIELD(0x1000, 31, 31),
246*4882a593Smuzhiyun .force_reset = REG_FIELD(0x1000, 30, 30),
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun .use_hw_chs = REG_FIELD(0x61038, 0, 0),
249*4882a593Smuzhiyun .use_hw_usr = REG_FIELD(0x61038, 1, 1),
250*4882a593Smuzhiyun .hw_chs_sel = REG_FIELD(0x61038, 2, 4),
251*4882a593Smuzhiyun .hw_usr_sel = REG_FIELD(0x61038, 5, 6),
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun .replace_vbit = REG_FIELD(0x610c0, 0, 0),
254*4882a593Smuzhiyun .vbit_stream = REG_FIELD(0x610c0, 1, 1),
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun .legacy_en = REG_FIELD(0x1008, 0, 0),
257*4882a593Smuzhiyun .calc_en = REG_FIELD(0x61034, 0, 0),
258*4882a593Smuzhiyun .lsb_bits = REG_FIELD(0x61048, 0, 31),
259*4882a593Smuzhiyun .msb_bits = REG_FIELD(0x6104c, 0, 31),
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun .clk_name = (const char*[]) {
263*4882a593Smuzhiyun "pcnoc-sway-clk",
264*4882a593Smuzhiyun "audio-core",
265*4882a593Smuzhiyun "pcnoc-mport-clk",
266*4882a593Smuzhiyun },
267*4882a593Smuzhiyun .num_clks = 3,
268*4882a593Smuzhiyun .dai_driver = sc7180_lpass_cpu_dai_driver,
269*4882a593Smuzhiyun .num_dai = ARRAY_SIZE(sc7180_lpass_cpu_dai_driver),
270*4882a593Smuzhiyun .dai_osr_clk_names = (const char *[]) {
271*4882a593Smuzhiyun "mclk0",
272*4882a593Smuzhiyun "null",
273*4882a593Smuzhiyun },
274*4882a593Smuzhiyun .dai_bit_clk_names = (const char *[]) {
275*4882a593Smuzhiyun "mi2s-bit-clk0",
276*4882a593Smuzhiyun "mi2s-bit-clk1",
277*4882a593Smuzhiyun },
278*4882a593Smuzhiyun .init = sc7180_lpass_init,
279*4882a593Smuzhiyun .exit = sc7180_lpass_exit,
280*4882a593Smuzhiyun .alloc_dma_channel = sc7180_lpass_alloc_dma_channel,
281*4882a593Smuzhiyun .free_dma_channel = sc7180_lpass_free_dma_channel,
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun static const struct of_device_id sc7180_lpass_cpu_device_id[] = {
285*4882a593Smuzhiyun {.compatible = "qcom,sc7180-lpass-cpu", .data = &sc7180_data},
286*4882a593Smuzhiyun {}
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sc7180_lpass_cpu_device_id);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static struct platform_driver sc7180_lpass_cpu_platform_driver = {
291*4882a593Smuzhiyun .driver = {
292*4882a593Smuzhiyun .name = "sc7180-lpass-cpu",
293*4882a593Smuzhiyun .of_match_table = of_match_ptr(sc7180_lpass_cpu_device_id),
294*4882a593Smuzhiyun },
295*4882a593Smuzhiyun .probe = asoc_qcom_lpass_cpu_platform_probe,
296*4882a593Smuzhiyun .remove = asoc_qcom_lpass_cpu_platform_remove,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun module_platform_driver(sc7180_lpass_cpu_platform_driver);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun MODULE_DESCRIPTION("SC7180 LPASS CPU DRIVER");
302*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
303