1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * lpass-platform.c -- ALSA SoC platform driver for QTi LPASS
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/dma-mapping.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <sound/pcm_params.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun #include <sound/soc.h>
16*4882a593Smuzhiyun #include "lpass-lpaif-reg.h"
17*4882a593Smuzhiyun #include "lpass.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRV_NAME "lpass-platform"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct lpass_pcm_data {
22*4882a593Smuzhiyun int dma_ch;
23*4882a593Smuzhiyun int i2s_port;
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define LPASS_PLATFORM_BUFFER_SIZE (24 * 2 * 1024)
27*4882a593Smuzhiyun #define LPASS_PLATFORM_PERIODS 2
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static const struct snd_pcm_hardware lpass_platform_pcm_hardware = {
30*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_MMAP |
31*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
32*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
33*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
34*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME,
35*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16 |
36*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24 |
37*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32,
38*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
39*4882a593Smuzhiyun .rate_min = 8000,
40*4882a593Smuzhiyun .rate_max = 192000,
41*4882a593Smuzhiyun .channels_min = 1,
42*4882a593Smuzhiyun .channels_max = 8,
43*4882a593Smuzhiyun .buffer_bytes_max = LPASS_PLATFORM_BUFFER_SIZE,
44*4882a593Smuzhiyun .period_bytes_max = LPASS_PLATFORM_BUFFER_SIZE /
45*4882a593Smuzhiyun LPASS_PLATFORM_PERIODS,
46*4882a593Smuzhiyun .period_bytes_min = LPASS_PLATFORM_BUFFER_SIZE /
47*4882a593Smuzhiyun LPASS_PLATFORM_PERIODS,
48*4882a593Smuzhiyun .periods_min = LPASS_PLATFORM_PERIODS,
49*4882a593Smuzhiyun .periods_max = LPASS_PLATFORM_PERIODS,
50*4882a593Smuzhiyun .fifo_size = 0,
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
lpass_platform_alloc_dmactl_fields(struct device * dev,struct regmap * map)53*4882a593Smuzhiyun static int lpass_platform_alloc_dmactl_fields(struct device *dev,
54*4882a593Smuzhiyun struct regmap *map)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct lpass_data *drvdata = dev_get_drvdata(dev);
57*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
58*4882a593Smuzhiyun struct lpaif_dmactl *rd_dmactl, *wr_dmactl;
59*4882a593Smuzhiyun int rval;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun drvdata->rd_dmactl = devm_kzalloc(dev, sizeof(struct lpaif_dmactl),
62*4882a593Smuzhiyun GFP_KERNEL);
63*4882a593Smuzhiyun if (drvdata->rd_dmactl == NULL)
64*4882a593Smuzhiyun return -ENOMEM;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun drvdata->wr_dmactl = devm_kzalloc(dev, sizeof(struct lpaif_dmactl),
67*4882a593Smuzhiyun GFP_KERNEL);
68*4882a593Smuzhiyun if (drvdata->wr_dmactl == NULL)
69*4882a593Smuzhiyun return -ENOMEM;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun rd_dmactl = drvdata->rd_dmactl;
72*4882a593Smuzhiyun wr_dmactl = drvdata->wr_dmactl;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun rval = devm_regmap_field_bulk_alloc(dev, map, &rd_dmactl->intf,
75*4882a593Smuzhiyun &v->rdma_intf, 6);
76*4882a593Smuzhiyun if (rval)
77*4882a593Smuzhiyun return rval;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return devm_regmap_field_bulk_alloc(dev, map, &wr_dmactl->intf,
80*4882a593Smuzhiyun &v->wrdma_intf, 6);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
lpass_platform_alloc_hdmidmactl_fields(struct device * dev,struct regmap * map)83*4882a593Smuzhiyun static int lpass_platform_alloc_hdmidmactl_fields(struct device *dev,
84*4882a593Smuzhiyun struct regmap *map)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct lpass_data *drvdata = dev_get_drvdata(dev);
87*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
88*4882a593Smuzhiyun struct lpaif_dmactl *rd_dmactl;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun rd_dmactl = devm_kzalloc(dev, sizeof(struct lpaif_dmactl), GFP_KERNEL);
91*4882a593Smuzhiyun if (rd_dmactl == NULL)
92*4882a593Smuzhiyun return -ENOMEM;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun drvdata->hdmi_rd_dmactl = rd_dmactl;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun return devm_regmap_field_bulk_alloc(dev, map, &rd_dmactl->bursten,
97*4882a593Smuzhiyun &v->hdmi_rdma_bursten, 8);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
lpass_platform_pcmops_open(struct snd_soc_component * component,struct snd_pcm_substream * substream)100*4882a593Smuzhiyun static int lpass_platform_pcmops_open(struct snd_soc_component *component,
101*4882a593Smuzhiyun struct snd_pcm_substream *substream)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
104*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
105*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
106*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
107*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
108*4882a593Smuzhiyun int ret, dma_ch, dir = substream->stream;
109*4882a593Smuzhiyun struct lpass_pcm_data *data;
110*4882a593Smuzhiyun struct regmap *map;
111*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun component->id = dai_id;
114*4882a593Smuzhiyun data = kzalloc(sizeof(*data), GFP_KERNEL);
115*4882a593Smuzhiyun if (!data)
116*4882a593Smuzhiyun return -ENOMEM;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun data->i2s_port = cpu_dai->driver->id;
119*4882a593Smuzhiyun runtime->private_data = data;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (v->alloc_dma_channel)
122*4882a593Smuzhiyun dma_ch = v->alloc_dma_channel(drvdata, dir, dai_id);
123*4882a593Smuzhiyun else
124*4882a593Smuzhiyun dma_ch = 0;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (dma_ch < 0) {
127*4882a593Smuzhiyun kfree(data);
128*4882a593Smuzhiyun return dma_ch;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (cpu_dai->driver->id == LPASS_DP_RX) {
132*4882a593Smuzhiyun map = drvdata->hdmiif_map;
133*4882a593Smuzhiyun drvdata->hdmi_substream[dma_ch] = substream;
134*4882a593Smuzhiyun } else {
135*4882a593Smuzhiyun map = drvdata->lpaif_map;
136*4882a593Smuzhiyun drvdata->substream[dma_ch] = substream;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun data->dma_ch = dma_ch;
139*4882a593Smuzhiyun ret = regmap_write(map,
140*4882a593Smuzhiyun LPAIF_DMACTL_REG(v, dma_ch, dir, data->i2s_port), 0);
141*4882a593Smuzhiyun if (ret) {
142*4882a593Smuzhiyun dev_err(soc_runtime->dev,
143*4882a593Smuzhiyun "error writing to rdmactl reg: %d\n", ret);
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun snd_soc_set_runtime_hwparams(substream, &lpass_platform_pcm_hardware);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun runtime->dma_bytes = lpass_platform_pcm_hardware.buffer_bytes_max;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun ret = snd_pcm_hw_constraint_integer(runtime,
151*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIODS);
152*4882a593Smuzhiyun if (ret < 0) {
153*4882a593Smuzhiyun kfree(data);
154*4882a593Smuzhiyun dev_err(soc_runtime->dev, "setting constraints failed: %d\n",
155*4882a593Smuzhiyun ret);
156*4882a593Smuzhiyun return -EINVAL;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
lpass_platform_pcmops_close(struct snd_soc_component * component,struct snd_pcm_substream * substream)164*4882a593Smuzhiyun static int lpass_platform_pcmops_close(struct snd_soc_component *component,
165*4882a593Smuzhiyun struct snd_pcm_substream *substream)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
168*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
169*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
170*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
171*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
172*4882a593Smuzhiyun struct lpass_pcm_data *data;
173*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun data = runtime->private_data;
176*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX)
177*4882a593Smuzhiyun drvdata->hdmi_substream[data->dma_ch] = NULL;
178*4882a593Smuzhiyun else
179*4882a593Smuzhiyun drvdata->substream[data->dma_ch] = NULL;
180*4882a593Smuzhiyun if (v->free_dma_channel)
181*4882a593Smuzhiyun v->free_dma_channel(drvdata, data->dma_ch, dai_id);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun kfree(data);
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
lpass_platform_pcmops_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)187*4882a593Smuzhiyun static int lpass_platform_pcmops_hw_params(struct snd_soc_component *component,
188*4882a593Smuzhiyun struct snd_pcm_substream *substream,
189*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
192*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
193*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
194*4882a593Smuzhiyun struct snd_pcm_runtime *rt = substream->runtime;
195*4882a593Smuzhiyun struct lpass_pcm_data *pcm_data = rt->private_data;
196*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
197*4882a593Smuzhiyun snd_pcm_format_t format = params_format(params);
198*4882a593Smuzhiyun unsigned int channels = params_channels(params);
199*4882a593Smuzhiyun unsigned int regval;
200*4882a593Smuzhiyun struct lpaif_dmactl *dmactl;
201*4882a593Smuzhiyun int id, dir = substream->stream;
202*4882a593Smuzhiyun int bitwidth;
203*4882a593Smuzhiyun int ret, dma_port = pcm_data->i2s_port + v->dmactl_audif_start;
204*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (dir == SNDRV_PCM_STREAM_PLAYBACK) {
207*4882a593Smuzhiyun id = pcm_data->dma_ch;
208*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX)
209*4882a593Smuzhiyun dmactl = drvdata->hdmi_rd_dmactl;
210*4882a593Smuzhiyun else
211*4882a593Smuzhiyun dmactl = drvdata->rd_dmactl;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun } else {
214*4882a593Smuzhiyun dmactl = drvdata->wr_dmactl;
215*4882a593Smuzhiyun id = pcm_data->dma_ch - v->wrdma_channel_start;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun bitwidth = snd_pcm_format_width(format);
219*4882a593Smuzhiyun if (bitwidth < 0) {
220*4882a593Smuzhiyun dev_err(soc_runtime->dev, "invalid bit width given: %d\n",
221*4882a593Smuzhiyun bitwidth);
222*4882a593Smuzhiyun return bitwidth;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->bursten, id, LPAIF_DMACTL_BURSTEN_INCR4);
226*4882a593Smuzhiyun if (ret) {
227*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error updating bursten field: %d\n", ret);
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->fifowm, id, LPAIF_DMACTL_FIFOWM_8);
232*4882a593Smuzhiyun if (ret) {
233*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error updating fifowm field: %d\n", ret);
234*4882a593Smuzhiyun return ret;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun switch (dai_id) {
238*4882a593Smuzhiyun case LPASS_DP_RX:
239*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->burst8, id,
240*4882a593Smuzhiyun LPAIF_DMACTL_BURSTEN_INCR4);
241*4882a593Smuzhiyun if (ret) {
242*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error updating burst8en field: %d\n", ret);
243*4882a593Smuzhiyun return ret;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->burst16, id,
246*4882a593Smuzhiyun LPAIF_DMACTL_BURSTEN_INCR4);
247*4882a593Smuzhiyun if (ret) {
248*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error updating burst16en field: %d\n", ret);
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->dynburst, id,
252*4882a593Smuzhiyun LPAIF_DMACTL_BURSTEN_INCR4);
253*4882a593Smuzhiyun if (ret) {
254*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error updating dynbursten field: %d\n", ret);
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun case MI2S_PRIMARY:
259*4882a593Smuzhiyun case MI2S_SECONDARY:
260*4882a593Smuzhiyun case MI2S_TERTIARY:
261*4882a593Smuzhiyun case MI2S_QUATERNARY:
262*4882a593Smuzhiyun case MI2S_QUINARY:
263*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->intf, id,
264*4882a593Smuzhiyun LPAIF_DMACTL_AUDINTF(dma_port));
265*4882a593Smuzhiyun if (ret) {
266*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error updating audio interface field: %d\n",
267*4882a593Smuzhiyun ret);
268*4882a593Smuzhiyun return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun default:
273*4882a593Smuzhiyun dev_err(soc_runtime->dev, "%s: invalid interface: %d\n", __func__, dai_id);
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun switch (bitwidth) {
277*4882a593Smuzhiyun case 16:
278*4882a593Smuzhiyun switch (channels) {
279*4882a593Smuzhiyun case 1:
280*4882a593Smuzhiyun case 2:
281*4882a593Smuzhiyun regval = LPAIF_DMACTL_WPSCNT_ONE;
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case 4:
284*4882a593Smuzhiyun regval = LPAIF_DMACTL_WPSCNT_TWO;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun case 6:
287*4882a593Smuzhiyun regval = LPAIF_DMACTL_WPSCNT_THREE;
288*4882a593Smuzhiyun break;
289*4882a593Smuzhiyun case 8:
290*4882a593Smuzhiyun regval = LPAIF_DMACTL_WPSCNT_FOUR;
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun default:
293*4882a593Smuzhiyun dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
294*4882a593Smuzhiyun bitwidth, channels);
295*4882a593Smuzhiyun return -EINVAL;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun break;
298*4882a593Smuzhiyun case 24:
299*4882a593Smuzhiyun case 32:
300*4882a593Smuzhiyun switch (channels) {
301*4882a593Smuzhiyun case 1:
302*4882a593Smuzhiyun regval = LPAIF_DMACTL_WPSCNT_ONE;
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case 2:
305*4882a593Smuzhiyun regval = (dai_id == LPASS_DP_RX ?
306*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_ONE :
307*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_TWO);
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun case 4:
310*4882a593Smuzhiyun regval = (dai_id == LPASS_DP_RX ?
311*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_TWO :
312*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_FOUR);
313*4882a593Smuzhiyun break;
314*4882a593Smuzhiyun case 6:
315*4882a593Smuzhiyun regval = (dai_id == LPASS_DP_RX ?
316*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_THREE :
317*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_SIX);
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case 8:
320*4882a593Smuzhiyun regval = (dai_id == LPASS_DP_RX ?
321*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_FOUR :
322*4882a593Smuzhiyun LPAIF_DMACTL_WPSCNT_EIGHT);
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun default:
325*4882a593Smuzhiyun dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
326*4882a593Smuzhiyun bitwidth, channels);
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun default:
331*4882a593Smuzhiyun dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
332*4882a593Smuzhiyun bitwidth, channels);
333*4882a593Smuzhiyun return -EINVAL;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->wpscnt, id, regval);
337*4882a593Smuzhiyun if (ret) {
338*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to dmactl reg: %d\n",
339*4882a593Smuzhiyun ret);
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
lpass_platform_pcmops_hw_free(struct snd_soc_component * component,struct snd_pcm_substream * substream)346*4882a593Smuzhiyun static int lpass_platform_pcmops_hw_free(struct snd_soc_component *component,
347*4882a593Smuzhiyun struct snd_pcm_substream *substream)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
350*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
351*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
352*4882a593Smuzhiyun struct snd_pcm_runtime *rt = substream->runtime;
353*4882a593Smuzhiyun struct lpass_pcm_data *pcm_data = rt->private_data;
354*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
355*4882a593Smuzhiyun unsigned int reg;
356*4882a593Smuzhiyun int ret;
357*4882a593Smuzhiyun struct regmap *map;
358*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX)
361*4882a593Smuzhiyun map = drvdata->hdmiif_map;
362*4882a593Smuzhiyun else
363*4882a593Smuzhiyun map = drvdata->lpaif_map;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun reg = LPAIF_DMACTL_REG(v, pcm_data->dma_ch, substream->stream, dai_id);
366*4882a593Smuzhiyun ret = regmap_write(map, reg, 0);
367*4882a593Smuzhiyun if (ret)
368*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
369*4882a593Smuzhiyun ret);
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return ret;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
lpass_platform_pcmops_prepare(struct snd_soc_component * component,struct snd_pcm_substream * substream)374*4882a593Smuzhiyun static int lpass_platform_pcmops_prepare(struct snd_soc_component *component,
375*4882a593Smuzhiyun struct snd_pcm_substream *substream)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
378*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
379*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
380*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
381*4882a593Smuzhiyun struct snd_pcm_runtime *rt = substream->runtime;
382*4882a593Smuzhiyun struct lpass_pcm_data *pcm_data = rt->private_data;
383*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
384*4882a593Smuzhiyun struct lpaif_dmactl *dmactl;
385*4882a593Smuzhiyun struct regmap *map;
386*4882a593Smuzhiyun int ret, id, ch, dir = substream->stream;
387*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ch = pcm_data->dma_ch;
391*4882a593Smuzhiyun if (dir == SNDRV_PCM_STREAM_PLAYBACK) {
392*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX) {
393*4882a593Smuzhiyun dmactl = drvdata->hdmi_rd_dmactl;
394*4882a593Smuzhiyun map = drvdata->hdmiif_map;
395*4882a593Smuzhiyun } else {
396*4882a593Smuzhiyun dmactl = drvdata->rd_dmactl;
397*4882a593Smuzhiyun map = drvdata->lpaif_map;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun id = pcm_data->dma_ch;
401*4882a593Smuzhiyun } else {
402*4882a593Smuzhiyun dmactl = drvdata->wr_dmactl;
403*4882a593Smuzhiyun id = pcm_data->dma_ch - v->wrdma_channel_start;
404*4882a593Smuzhiyun map = drvdata->lpaif_map;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun ret = regmap_write(map, LPAIF_DMABASE_REG(v, ch, dir, dai_id),
408*4882a593Smuzhiyun runtime->dma_addr);
409*4882a593Smuzhiyun if (ret) {
410*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to rdmabase reg: %d\n",
411*4882a593Smuzhiyun ret);
412*4882a593Smuzhiyun return ret;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun ret = regmap_write(map, LPAIF_DMABUFF_REG(v, ch, dir, dai_id),
416*4882a593Smuzhiyun (snd_pcm_lib_buffer_bytes(substream) >> 2) - 1);
417*4882a593Smuzhiyun if (ret) {
418*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to rdmabuff reg: %d\n",
419*4882a593Smuzhiyun ret);
420*4882a593Smuzhiyun return ret;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun ret = regmap_write(map, LPAIF_DMAPER_REG(v, ch, dir, dai_id),
424*4882a593Smuzhiyun (snd_pcm_lib_period_bytes(substream) >> 2) - 1);
425*4882a593Smuzhiyun if (ret) {
426*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to rdmaper reg: %d\n",
427*4882a593Smuzhiyun ret);
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->enable, id, LPAIF_DMACTL_ENABLE_ON);
432*4882a593Smuzhiyun if (ret) {
433*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
434*4882a593Smuzhiyun ret);
435*4882a593Smuzhiyun return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
lpass_platform_pcmops_trigger(struct snd_soc_component * component,struct snd_pcm_substream * substream,int cmd)441*4882a593Smuzhiyun static int lpass_platform_pcmops_trigger(struct snd_soc_component *component,
442*4882a593Smuzhiyun struct snd_pcm_substream *substream,
443*4882a593Smuzhiyun int cmd)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
446*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
447*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
448*4882a593Smuzhiyun struct snd_pcm_runtime *rt = substream->runtime;
449*4882a593Smuzhiyun struct lpass_pcm_data *pcm_data = rt->private_data;
450*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
451*4882a593Smuzhiyun struct lpaif_dmactl *dmactl;
452*4882a593Smuzhiyun struct regmap *map;
453*4882a593Smuzhiyun int ret, ch, id;
454*4882a593Smuzhiyun int dir = substream->stream;
455*4882a593Smuzhiyun unsigned int reg_irqclr = 0, val_irqclr = 0;
456*4882a593Smuzhiyun unsigned int reg_irqen = 0, val_irqen = 0, val_mask = 0;
457*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun ch = pcm_data->dma_ch;
460*4882a593Smuzhiyun if (dir == SNDRV_PCM_STREAM_PLAYBACK) {
461*4882a593Smuzhiyun id = pcm_data->dma_ch;
462*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX) {
463*4882a593Smuzhiyun dmactl = drvdata->hdmi_rd_dmactl;
464*4882a593Smuzhiyun map = drvdata->hdmiif_map;
465*4882a593Smuzhiyun } else {
466*4882a593Smuzhiyun dmactl = drvdata->rd_dmactl;
467*4882a593Smuzhiyun map = drvdata->lpaif_map;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun } else {
470*4882a593Smuzhiyun dmactl = drvdata->wr_dmactl;
471*4882a593Smuzhiyun id = pcm_data->dma_ch - v->wrdma_channel_start;
472*4882a593Smuzhiyun map = drvdata->lpaif_map;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun switch (cmd) {
476*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
477*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
478*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
479*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->enable, id,
480*4882a593Smuzhiyun LPAIF_DMACTL_ENABLE_ON);
481*4882a593Smuzhiyun if (ret) {
482*4882a593Smuzhiyun dev_err(soc_runtime->dev,
483*4882a593Smuzhiyun "error writing to rdmactl reg: %d\n", ret);
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun switch (dai_id) {
487*4882a593Smuzhiyun case LPASS_DP_RX:
488*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->dyncclk, id,
489*4882a593Smuzhiyun LPAIF_DMACTL_DYNCLK_ON);
490*4882a593Smuzhiyun if (ret) {
491*4882a593Smuzhiyun dev_err(soc_runtime->dev,
492*4882a593Smuzhiyun "error writing to rdmactl reg: %d\n", ret);
493*4882a593Smuzhiyun return ret;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun reg_irqclr = LPASS_HDMITX_APP_IRQCLEAR_REG(v);
496*4882a593Smuzhiyun val_irqclr = (LPAIF_IRQ_ALL(ch) |
497*4882a593Smuzhiyun LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
498*4882a593Smuzhiyun LPAIF_IRQ_HDMI_METADONE |
499*4882a593Smuzhiyun LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun reg_irqen = LPASS_HDMITX_APP_IRQEN_REG(v);
502*4882a593Smuzhiyun val_mask = (LPAIF_IRQ_ALL(ch) |
503*4882a593Smuzhiyun LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
504*4882a593Smuzhiyun LPAIF_IRQ_HDMI_METADONE |
505*4882a593Smuzhiyun LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
506*4882a593Smuzhiyun val_irqen = (LPAIF_IRQ_ALL(ch) |
507*4882a593Smuzhiyun LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
508*4882a593Smuzhiyun LPAIF_IRQ_HDMI_METADONE |
509*4882a593Smuzhiyun LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
510*4882a593Smuzhiyun break;
511*4882a593Smuzhiyun case MI2S_PRIMARY:
512*4882a593Smuzhiyun case MI2S_SECONDARY:
513*4882a593Smuzhiyun case MI2S_TERTIARY:
514*4882a593Smuzhiyun case MI2S_QUATERNARY:
515*4882a593Smuzhiyun case MI2S_QUINARY:
516*4882a593Smuzhiyun reg_irqclr = LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
517*4882a593Smuzhiyun val_irqclr = LPAIF_IRQ_ALL(ch);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun reg_irqen = LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
521*4882a593Smuzhiyun val_mask = LPAIF_IRQ_ALL(ch);
522*4882a593Smuzhiyun val_irqen = LPAIF_IRQ_ALL(ch);
523*4882a593Smuzhiyun break;
524*4882a593Smuzhiyun default:
525*4882a593Smuzhiyun dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, dai_id);
526*4882a593Smuzhiyun return -EINVAL;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun ret = regmap_write(map, reg_irqclr, val_irqclr);
530*4882a593Smuzhiyun if (ret) {
531*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to irqclear reg: %d\n", ret);
532*4882a593Smuzhiyun return ret;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun ret = regmap_update_bits(map, reg_irqen, val_mask, val_irqen);
535*4882a593Smuzhiyun if (ret) {
536*4882a593Smuzhiyun dev_err(soc_runtime->dev, "error writing to irqen reg: %d\n", ret);
537*4882a593Smuzhiyun return ret;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun break;
540*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
541*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
542*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
543*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->enable, id,
544*4882a593Smuzhiyun LPAIF_DMACTL_ENABLE_OFF);
545*4882a593Smuzhiyun if (ret) {
546*4882a593Smuzhiyun dev_err(soc_runtime->dev,
547*4882a593Smuzhiyun "error writing to rdmactl reg: %d\n", ret);
548*4882a593Smuzhiyun return ret;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun switch (dai_id) {
551*4882a593Smuzhiyun case LPASS_DP_RX:
552*4882a593Smuzhiyun ret = regmap_fields_write(dmactl->dyncclk, id,
553*4882a593Smuzhiyun LPAIF_DMACTL_DYNCLK_OFF);
554*4882a593Smuzhiyun if (ret) {
555*4882a593Smuzhiyun dev_err(soc_runtime->dev,
556*4882a593Smuzhiyun "error writing to rdmactl reg: %d\n", ret);
557*4882a593Smuzhiyun return ret;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun reg_irqen = LPASS_HDMITX_APP_IRQEN_REG(v);
560*4882a593Smuzhiyun val_mask = (LPAIF_IRQ_ALL(ch) |
561*4882a593Smuzhiyun LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
562*4882a593Smuzhiyun LPAIF_IRQ_HDMI_METADONE |
563*4882a593Smuzhiyun LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
564*4882a593Smuzhiyun val_irqen = 0;
565*4882a593Smuzhiyun break;
566*4882a593Smuzhiyun case MI2S_PRIMARY:
567*4882a593Smuzhiyun case MI2S_SECONDARY:
568*4882a593Smuzhiyun case MI2S_TERTIARY:
569*4882a593Smuzhiyun case MI2S_QUATERNARY:
570*4882a593Smuzhiyun case MI2S_QUINARY:
571*4882a593Smuzhiyun reg_irqen = LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
572*4882a593Smuzhiyun val_mask = LPAIF_IRQ_ALL(ch);
573*4882a593Smuzhiyun val_irqen = 0;
574*4882a593Smuzhiyun break;
575*4882a593Smuzhiyun default:
576*4882a593Smuzhiyun dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, dai_id);
577*4882a593Smuzhiyun return -EINVAL;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun ret = regmap_update_bits(map, reg_irqen, val_mask, val_irqen);
581*4882a593Smuzhiyun if (ret) {
582*4882a593Smuzhiyun dev_err(soc_runtime->dev,
583*4882a593Smuzhiyun "error writing to irqen reg: %d\n", ret);
584*4882a593Smuzhiyun return ret;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun break;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return 0;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
lpass_platform_pcmops_pointer(struct snd_soc_component * component,struct snd_pcm_substream * substream)592*4882a593Smuzhiyun static snd_pcm_uframes_t lpass_platform_pcmops_pointer(
593*4882a593Smuzhiyun struct snd_soc_component *component,
594*4882a593Smuzhiyun struct snd_pcm_substream *substream)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
597*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
598*4882a593Smuzhiyun struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
599*4882a593Smuzhiyun struct snd_pcm_runtime *rt = substream->runtime;
600*4882a593Smuzhiyun struct lpass_pcm_data *pcm_data = rt->private_data;
601*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
602*4882a593Smuzhiyun unsigned int base_addr, curr_addr;
603*4882a593Smuzhiyun int ret, ch, dir = substream->stream;
604*4882a593Smuzhiyun struct regmap *map;
605*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (dai_id == LPASS_DP_RX)
608*4882a593Smuzhiyun map = drvdata->hdmiif_map;
609*4882a593Smuzhiyun else
610*4882a593Smuzhiyun map = drvdata->lpaif_map;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun ch = pcm_data->dma_ch;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ret = regmap_read(map,
615*4882a593Smuzhiyun LPAIF_DMABASE_REG(v, ch, dir, dai_id), &base_addr);
616*4882a593Smuzhiyun if (ret) {
617*4882a593Smuzhiyun dev_err(soc_runtime->dev,
618*4882a593Smuzhiyun "error reading from rdmabase reg: %d\n", ret);
619*4882a593Smuzhiyun return ret;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ret = regmap_read(map,
623*4882a593Smuzhiyun LPAIF_DMACURR_REG(v, ch, dir, dai_id), &curr_addr);
624*4882a593Smuzhiyun if (ret) {
625*4882a593Smuzhiyun dev_err(soc_runtime->dev,
626*4882a593Smuzhiyun "error reading from rdmacurr reg: %d\n", ret);
627*4882a593Smuzhiyun return ret;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return bytes_to_frames(substream->runtime, curr_addr - base_addr);
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
lpass_platform_pcmops_mmap(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct vm_area_struct * vma)633*4882a593Smuzhiyun static int lpass_platform_pcmops_mmap(struct snd_soc_component *component,
634*4882a593Smuzhiyun struct snd_pcm_substream *substream,
635*4882a593Smuzhiyun struct vm_area_struct *vma)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return dma_mmap_coherent(component->dev, vma, runtime->dma_area,
640*4882a593Smuzhiyun runtime->dma_addr, runtime->dma_bytes);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
lpass_dma_interrupt_handler(struct snd_pcm_substream * substream,struct lpass_data * drvdata,int chan,u32 interrupts)643*4882a593Smuzhiyun static irqreturn_t lpass_dma_interrupt_handler(
644*4882a593Smuzhiyun struct snd_pcm_substream *substream,
645*4882a593Smuzhiyun struct lpass_data *drvdata,
646*4882a593Smuzhiyun int chan, u32 interrupts)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime = asoc_substream_to_rtd(substream);
649*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(soc_runtime, 0);
650*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
651*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
652*4882a593Smuzhiyun int rv;
653*4882a593Smuzhiyun unsigned int reg = 0, val = 0;
654*4882a593Smuzhiyun struct regmap *map;
655*4882a593Smuzhiyun unsigned int dai_id = cpu_dai->driver->id;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun switch (dai_id) {
658*4882a593Smuzhiyun case LPASS_DP_RX:
659*4882a593Smuzhiyun map = drvdata->hdmiif_map;
660*4882a593Smuzhiyun reg = LPASS_HDMITX_APP_IRQCLEAR_REG(v);
661*4882a593Smuzhiyun val = (LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(chan) |
662*4882a593Smuzhiyun LPAIF_IRQ_HDMI_METADONE |
663*4882a593Smuzhiyun LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(chan));
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case MI2S_PRIMARY:
666*4882a593Smuzhiyun case MI2S_SECONDARY:
667*4882a593Smuzhiyun case MI2S_TERTIARY:
668*4882a593Smuzhiyun case MI2S_QUATERNARY:
669*4882a593Smuzhiyun case MI2S_QUINARY:
670*4882a593Smuzhiyun map = drvdata->lpaif_map;
671*4882a593Smuzhiyun reg = LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
672*4882a593Smuzhiyun val = 0;
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun default:
675*4882a593Smuzhiyun dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, dai_id);
676*4882a593Smuzhiyun return -EINVAL;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun if (interrupts & LPAIF_IRQ_PER(chan)) {
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun rv = regmap_write(map, reg, LPAIF_IRQ_PER(chan) | val);
681*4882a593Smuzhiyun if (rv) {
682*4882a593Smuzhiyun dev_err(soc_runtime->dev,
683*4882a593Smuzhiyun "error writing to irqclear reg: %d\n", rv);
684*4882a593Smuzhiyun return IRQ_NONE;
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun snd_pcm_period_elapsed(substream);
687*4882a593Smuzhiyun ret = IRQ_HANDLED;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun if (interrupts & LPAIF_IRQ_XRUN(chan)) {
691*4882a593Smuzhiyun rv = regmap_write(map, reg, LPAIF_IRQ_XRUN(chan) | val);
692*4882a593Smuzhiyun if (rv) {
693*4882a593Smuzhiyun dev_err(soc_runtime->dev,
694*4882a593Smuzhiyun "error writing to irqclear reg: %d\n", rv);
695*4882a593Smuzhiyun return IRQ_NONE;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun dev_warn(soc_runtime->dev, "xrun warning\n");
698*4882a593Smuzhiyun snd_pcm_stop_xrun(substream);
699*4882a593Smuzhiyun ret = IRQ_HANDLED;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (interrupts & LPAIF_IRQ_ERR(chan)) {
703*4882a593Smuzhiyun rv = regmap_write(map, reg, LPAIF_IRQ_ERR(chan) | val);
704*4882a593Smuzhiyun if (rv) {
705*4882a593Smuzhiyun dev_err(soc_runtime->dev,
706*4882a593Smuzhiyun "error writing to irqclear reg: %d\n", rv);
707*4882a593Smuzhiyun return IRQ_NONE;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun dev_err(soc_runtime->dev, "bus access error\n");
710*4882a593Smuzhiyun snd_pcm_stop(substream, SNDRV_PCM_STATE_DISCONNECTED);
711*4882a593Smuzhiyun ret = IRQ_HANDLED;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (interrupts & val) {
715*4882a593Smuzhiyun rv = regmap_write(map, reg, val);
716*4882a593Smuzhiyun if (rv) {
717*4882a593Smuzhiyun dev_err(soc_runtime->dev,
718*4882a593Smuzhiyun "error writing to irqclear reg: %d\n", rv);
719*4882a593Smuzhiyun return IRQ_NONE;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun ret = IRQ_HANDLED;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return ret;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
lpass_platform_lpaif_irq(int irq,void * data)727*4882a593Smuzhiyun static irqreturn_t lpass_platform_lpaif_irq(int irq, void *data)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun struct lpass_data *drvdata = data;
730*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
731*4882a593Smuzhiyun unsigned int irqs;
732*4882a593Smuzhiyun int rv, chan;
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun rv = regmap_read(drvdata->lpaif_map,
735*4882a593Smuzhiyun LPAIF_IRQSTAT_REG(v, LPAIF_IRQ_PORT_HOST), &irqs);
736*4882a593Smuzhiyun if (rv) {
737*4882a593Smuzhiyun pr_err("error reading from irqstat reg: %d\n", rv);
738*4882a593Smuzhiyun return IRQ_NONE;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Handle per channel interrupts */
742*4882a593Smuzhiyun for (chan = 0; chan < LPASS_MAX_DMA_CHANNELS; chan++) {
743*4882a593Smuzhiyun if (irqs & LPAIF_IRQ_ALL(chan) && drvdata->substream[chan]) {
744*4882a593Smuzhiyun rv = lpass_dma_interrupt_handler(
745*4882a593Smuzhiyun drvdata->substream[chan],
746*4882a593Smuzhiyun drvdata, chan, irqs);
747*4882a593Smuzhiyun if (rv != IRQ_HANDLED)
748*4882a593Smuzhiyun return rv;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return IRQ_HANDLED;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
lpass_platform_hdmiif_irq(int irq,void * data)755*4882a593Smuzhiyun static irqreturn_t lpass_platform_hdmiif_irq(int irq, void *data)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun struct lpass_data *drvdata = data;
758*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
759*4882a593Smuzhiyun unsigned int irqs;
760*4882a593Smuzhiyun int rv, chan;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun rv = regmap_read(drvdata->hdmiif_map,
763*4882a593Smuzhiyun LPASS_HDMITX_APP_IRQSTAT_REG(v), &irqs);
764*4882a593Smuzhiyun if (rv) {
765*4882a593Smuzhiyun pr_err("error reading from irqstat reg: %d\n", rv);
766*4882a593Smuzhiyun return IRQ_NONE;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Handle per channel interrupts */
770*4882a593Smuzhiyun for (chan = 0; chan < LPASS_MAX_HDMI_DMA_CHANNELS; chan++) {
771*4882a593Smuzhiyun if (irqs & (LPAIF_IRQ_ALL(chan) | LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(chan) |
772*4882a593Smuzhiyun LPAIF_IRQ_HDMI_METADONE |
773*4882a593Smuzhiyun LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(chan))
774*4882a593Smuzhiyun && drvdata->hdmi_substream[chan]) {
775*4882a593Smuzhiyun rv = lpass_dma_interrupt_handler(
776*4882a593Smuzhiyun drvdata->hdmi_substream[chan],
777*4882a593Smuzhiyun drvdata, chan, irqs);
778*4882a593Smuzhiyun if (rv != IRQ_HANDLED)
779*4882a593Smuzhiyun return rv;
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun return IRQ_HANDLED;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun
lpass_platform_pcm_new(struct snd_soc_component * component,struct snd_soc_pcm_runtime * soc_runtime)786*4882a593Smuzhiyun static int lpass_platform_pcm_new(struct snd_soc_component *component,
787*4882a593Smuzhiyun struct snd_soc_pcm_runtime *soc_runtime)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun struct snd_pcm *pcm = soc_runtime->pcm;
790*4882a593Smuzhiyun struct snd_pcm_substream *psubstream, *csubstream;
791*4882a593Smuzhiyun int ret = -EINVAL;
792*4882a593Smuzhiyun size_t size = lpass_platform_pcm_hardware.buffer_bytes_max;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun psubstream = pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream;
795*4882a593Smuzhiyun if (psubstream) {
796*4882a593Smuzhiyun ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
797*4882a593Smuzhiyun component->dev,
798*4882a593Smuzhiyun size, &psubstream->dma_buffer);
799*4882a593Smuzhiyun if (ret) {
800*4882a593Smuzhiyun dev_err(soc_runtime->dev, "Cannot allocate buffer(s)\n");
801*4882a593Smuzhiyun return ret;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun csubstream = pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream;
806*4882a593Smuzhiyun if (csubstream) {
807*4882a593Smuzhiyun ret = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
808*4882a593Smuzhiyun component->dev,
809*4882a593Smuzhiyun size, &csubstream->dma_buffer);
810*4882a593Smuzhiyun if (ret) {
811*4882a593Smuzhiyun dev_err(soc_runtime->dev, "Cannot allocate buffer(s)\n");
812*4882a593Smuzhiyun if (psubstream)
813*4882a593Smuzhiyun snd_dma_free_pages(&psubstream->dma_buffer);
814*4882a593Smuzhiyun return ret;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun return 0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
lpass_platform_pcm_free(struct snd_soc_component * component,struct snd_pcm * pcm)822*4882a593Smuzhiyun static void lpass_platform_pcm_free(struct snd_soc_component *component,
823*4882a593Smuzhiyun struct snd_pcm *pcm)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun struct snd_pcm_substream *substream;
826*4882a593Smuzhiyun int i;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun for_each_pcm_streams(i) {
829*4882a593Smuzhiyun substream = pcm->streams[i].substream;
830*4882a593Smuzhiyun if (substream) {
831*4882a593Smuzhiyun snd_dma_free_pages(&substream->dma_buffer);
832*4882a593Smuzhiyun substream->dma_buffer.area = NULL;
833*4882a593Smuzhiyun substream->dma_buffer.addr = 0;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun static const struct snd_soc_component_driver lpass_component_driver = {
839*4882a593Smuzhiyun .name = DRV_NAME,
840*4882a593Smuzhiyun .open = lpass_platform_pcmops_open,
841*4882a593Smuzhiyun .close = lpass_platform_pcmops_close,
842*4882a593Smuzhiyun .hw_params = lpass_platform_pcmops_hw_params,
843*4882a593Smuzhiyun .hw_free = lpass_platform_pcmops_hw_free,
844*4882a593Smuzhiyun .prepare = lpass_platform_pcmops_prepare,
845*4882a593Smuzhiyun .trigger = lpass_platform_pcmops_trigger,
846*4882a593Smuzhiyun .pointer = lpass_platform_pcmops_pointer,
847*4882a593Smuzhiyun .mmap = lpass_platform_pcmops_mmap,
848*4882a593Smuzhiyun .pcm_construct = lpass_platform_pcm_new,
849*4882a593Smuzhiyun .pcm_destruct = lpass_platform_pcm_free,
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun };
852*4882a593Smuzhiyun
asoc_qcom_lpass_platform_register(struct platform_device * pdev)853*4882a593Smuzhiyun int asoc_qcom_lpass_platform_register(struct platform_device *pdev)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun struct lpass_data *drvdata = platform_get_drvdata(pdev);
856*4882a593Smuzhiyun struct lpass_variant *v = drvdata->variant;
857*4882a593Smuzhiyun int ret;
858*4882a593Smuzhiyun
859*4882a593Smuzhiyun drvdata->lpaif_irq = platform_get_irq_byname(pdev, "lpass-irq-lpaif");
860*4882a593Smuzhiyun if (drvdata->lpaif_irq < 0)
861*4882a593Smuzhiyun return -ENODEV;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun /* ensure audio hardware is disabled */
864*4882a593Smuzhiyun ret = regmap_write(drvdata->lpaif_map,
865*4882a593Smuzhiyun LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST), 0);
866*4882a593Smuzhiyun if (ret) {
867*4882a593Smuzhiyun dev_err(&pdev->dev, "error writing to irqen reg: %d\n", ret);
868*4882a593Smuzhiyun return ret;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, drvdata->lpaif_irq,
872*4882a593Smuzhiyun lpass_platform_lpaif_irq, IRQF_TRIGGER_RISING,
873*4882a593Smuzhiyun "lpass-irq-lpaif", drvdata);
874*4882a593Smuzhiyun if (ret) {
875*4882a593Smuzhiyun dev_err(&pdev->dev, "irq request failed: %d\n", ret);
876*4882a593Smuzhiyun return ret;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun ret = lpass_platform_alloc_dmactl_fields(&pdev->dev,
880*4882a593Smuzhiyun drvdata->lpaif_map);
881*4882a593Smuzhiyun if (ret) {
882*4882a593Smuzhiyun dev_err(&pdev->dev,
883*4882a593Smuzhiyun "error initializing dmactl fields: %d\n", ret);
884*4882a593Smuzhiyun return ret;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (drvdata->hdmi_port_enable) {
888*4882a593Smuzhiyun drvdata->hdmiif_irq = platform_get_irq_byname(pdev, "lpass-irq-hdmi");
889*4882a593Smuzhiyun if (drvdata->hdmiif_irq < 0)
890*4882a593Smuzhiyun return -ENODEV;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, drvdata->hdmiif_irq,
893*4882a593Smuzhiyun lpass_platform_hdmiif_irq, 0, "lpass-irq-hdmi", drvdata);
894*4882a593Smuzhiyun if (ret) {
895*4882a593Smuzhiyun dev_err(&pdev->dev, "irq hdmi request failed: %d\n", ret);
896*4882a593Smuzhiyun return ret;
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun ret = regmap_write(drvdata->hdmiif_map,
899*4882a593Smuzhiyun LPASS_HDMITX_APP_IRQEN_REG(v), 0);
900*4882a593Smuzhiyun if (ret) {
901*4882a593Smuzhiyun dev_err(&pdev->dev, "error writing to hdmi irqen reg: %d\n", ret);
902*4882a593Smuzhiyun return ret;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun ret = lpass_platform_alloc_hdmidmactl_fields(&pdev->dev,
906*4882a593Smuzhiyun drvdata->hdmiif_map);
907*4882a593Smuzhiyun if (ret) {
908*4882a593Smuzhiyun dev_err(&pdev->dev,
909*4882a593Smuzhiyun "error initializing hdmidmactl fields: %d\n", ret);
910*4882a593Smuzhiyun return ret;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun return devm_snd_soc_register_component(&pdev->dev,
914*4882a593Smuzhiyun &lpass_component_driver, NULL, 0);
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(asoc_qcom_lpass_platform_register);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun MODULE_DESCRIPTION("QTi LPASS Platform Driver");
919*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
920