xref: /OK3568_Linux_fs/kernel/sound/soc/qcom/lpass-lpaif-reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef __LPASS_LPAIF_REG_H__
7*4882a593Smuzhiyun #define __LPASS_LPAIF_REG_H__
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* LPAIF I2S */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #define LPAIF_I2SCTL_REG_ADDR(v, addr, port) \
12*4882a593Smuzhiyun 	(v->i2sctrl_reg_base + (addr) + v->i2sctrl_reg_stride * (port))
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define LPAIF_I2SCTL_REG(v, port)	LPAIF_I2SCTL_REG_ADDR(v, 0x0, (port))
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define LPAIF_I2SCTL_LOOPBACK_DISABLE	0
17*4882a593Smuzhiyun #define LPAIF_I2SCTL_LOOPBACK_ENABLE	1
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define LPAIF_I2SCTL_SPKEN_DISABLE	0
20*4882a593Smuzhiyun #define LPAIF_I2SCTL_SPKEN_ENABLE	1
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_NONE		0
23*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD0		1
24*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD1		2
25*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD2		3
26*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD3		4
27*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_QUAD01	5
28*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_QUAD23	6
29*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_6CH		7
30*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_8CH		8
31*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_10CH		9
32*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_12CH		10
33*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_14CH		11
34*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_16CH		12
35*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD4		13
36*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD5		14
37*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD6		15
38*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_SD7		16
39*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_QUAD45	17
40*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_QUAD47	18
41*4882a593Smuzhiyun #define LPAIF_I2SCTL_MODE_8CH_2		19
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define LPAIF_I2SCTL_SPKMODE(mode)	mode
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define LPAIF_I2SCTL_SPKMONO_STEREO	0
46*4882a593Smuzhiyun #define LPAIF_I2SCTL_SPKMONO_MONO	1
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define LPAIF_I2SCTL_MICEN_DISABLE	0
49*4882a593Smuzhiyun #define LPAIF_I2SCTL_MICEN_ENABLE	1
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define LPAIF_I2SCTL_MICMODE(mode)	mode
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define LPAIF_I2SCTL_MICMONO_STEREO	0
54*4882a593Smuzhiyun #define LPAIF_I2SCTL_MICMONO_MONO	1
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define LPAIF_I2SCTL_WSSRC_INTERNAL	0
57*4882a593Smuzhiyun #define LPAIF_I2SCTL_WSSRC_EXTERNAL	1
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define LPAIF_I2SCTL_BITWIDTH_16	0
60*4882a593Smuzhiyun #define LPAIF_I2SCTL_BITWIDTH_24	1
61*4882a593Smuzhiyun #define LPAIF_I2SCTL_BITWIDTH_32	2
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define LPAIF_I2SCTL_RESET_STATE	0x003C0004
64*4882a593Smuzhiyun #define LPAIF_DMACTL_RESET_STATE	0x00200000
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* LPAIF IRQ */
68*4882a593Smuzhiyun #define LPAIF_IRQ_REG_ADDR(v, addr, port) \
69*4882a593Smuzhiyun 	(v->irq_reg_base + (addr) + v->irq_reg_stride * (port))
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define LPAIF_IRQ_PORT_HOST		0
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define LPAIF_IRQEN_REG(v, port)	LPAIF_IRQ_REG_ADDR(v, 0x0, (port))
74*4882a593Smuzhiyun #define LPAIF_IRQSTAT_REG(v, port)	LPAIF_IRQ_REG_ADDR(v, 0x4, (port))
75*4882a593Smuzhiyun #define LPAIF_IRQCLEAR_REG(v, port)	LPAIF_IRQ_REG_ADDR(v, 0xC, (port))
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define LPASS_HDMITX_APP_IRQ_REG_ADDR(v, addr)  \
79*4882a593Smuzhiyun 	((v->hdmi_irq_reg_base) + (addr))
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define LPASS_HDMITX_APP_IRQEN_REG(v)			LPASS_HDMITX_APP_IRQ_REG_ADDR(v, 0x4)
82*4882a593Smuzhiyun #define LPASS_HDMITX_APP_IRQSTAT_REG(v)			LPASS_HDMITX_APP_IRQ_REG_ADDR(v, 0x8)
83*4882a593Smuzhiyun #define LPASS_HDMITX_APP_IRQCLEAR_REG(v)		LPASS_HDMITX_APP_IRQ_REG_ADDR(v, 0xC)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define LPAIF_IRQ_BITSTRIDE		3
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define LPAIF_IRQ_PER(chan)		(1 << (LPAIF_IRQ_BITSTRIDE * (chan)))
88*4882a593Smuzhiyun #define LPAIF_IRQ_XRUN(chan)		(2 << (LPAIF_IRQ_BITSTRIDE * (chan)))
89*4882a593Smuzhiyun #define LPAIF_IRQ_ERR(chan)		(4 << (LPAIF_IRQ_BITSTRIDE * (chan)))
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define LPAIF_IRQ_ALL(chan)		(7 << (LPAIF_IRQ_BITSTRIDE * (chan)))
92*4882a593Smuzhiyun #define LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(chan)	(1 << (14 + chan))
93*4882a593Smuzhiyun #define LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(chan)	(1 << (24 + chan))
94*4882a593Smuzhiyun #define LPAIF_IRQ_HDMI_METADONE		BIT(23)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* LPAIF DMA */
97*4882a593Smuzhiyun #define LPAIF_HDMI_RDMA_REG_ADDR(v, addr, chan) \
98*4882a593Smuzhiyun 	(v->hdmi_rdma_reg_base + (addr) + v->hdmi_rdma_reg_stride * (chan))
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define LPAIF_HDMI_RDMACTL_AUDINTF(id)	(id << LPAIF_RDMACTL_AUDINTF_SHIFT)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define LPAIF_HDMI_RDMACTL_REG(v, chan)		LPAIF_HDMI_RDMA_REG_ADDR(v, 0x00, (chan))
103*4882a593Smuzhiyun #define LPAIF_HDMI_RDMABASE_REG(v, chan)	LPAIF_HDMI_RDMA_REG_ADDR(v, 0x04, (chan))
104*4882a593Smuzhiyun #define	LPAIF_HDMI_RDMABUFF_REG(v, chan)	LPAIF_HDMI_RDMA_REG_ADDR(v, 0x08, (chan))
105*4882a593Smuzhiyun #define LPAIF_HDMI_RDMACURR_REG(v, chan)	LPAIF_HDMI_RDMA_REG_ADDR(v, 0x0C, (chan))
106*4882a593Smuzhiyun #define	LPAIF_HDMI_RDMAPER_REG(v, chan)		LPAIF_HDMI_RDMA_REG_ADDR(v, 0x10, (chan))
107*4882a593Smuzhiyun #define	LPAIF_HDMI_RDMAPERCNT_REG(v, chan)	LPAIF_HDMI_RDMA_REG_ADDR(v, 0x14, (chan))
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun #define LPAIF_RDMA_REG_ADDR(v, addr, chan) \
110*4882a593Smuzhiyun 	(v->rdma_reg_base + (addr) + v->rdma_reg_stride * (chan))
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define LPAIF_RDMACTL_AUDINTF(id)	(id << LPAIF_RDMACTL_AUDINTF_SHIFT)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define LPAIF_RDMACTL_REG(v, chan)	LPAIF_RDMA_REG_ADDR(v, 0x00, (chan))
115*4882a593Smuzhiyun #define LPAIF_RDMABASE_REG(v, chan)	LPAIF_RDMA_REG_ADDR(v, 0x04, (chan))
116*4882a593Smuzhiyun #define	LPAIF_RDMABUFF_REG(v, chan)	LPAIF_RDMA_REG_ADDR(v, 0x08, (chan))
117*4882a593Smuzhiyun #define LPAIF_RDMACURR_REG(v, chan)	LPAIF_RDMA_REG_ADDR(v, 0x0C, (chan))
118*4882a593Smuzhiyun #define	LPAIF_RDMAPER_REG(v, chan)	LPAIF_RDMA_REG_ADDR(v, 0x10, (chan))
119*4882a593Smuzhiyun #define	LPAIF_RDMAPERCNT_REG(v, chan)	LPAIF_RDMA_REG_ADDR(v, 0x14, (chan))
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define LPAIF_WRDMA_REG_ADDR(v, addr, chan) \
122*4882a593Smuzhiyun 	(v->wrdma_reg_base + (addr) + \
123*4882a593Smuzhiyun 	 v->wrdma_reg_stride * (chan - v->wrdma_channel_start))
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define LPAIF_WRDMACTL_REG(v, chan)	LPAIF_WRDMA_REG_ADDR(v, 0x00, (chan))
126*4882a593Smuzhiyun #define LPAIF_WRDMABASE_REG(v, chan)	LPAIF_WRDMA_REG_ADDR(v, 0x04, (chan))
127*4882a593Smuzhiyun #define	LPAIF_WRDMABUFF_REG(v, chan)	LPAIF_WRDMA_REG_ADDR(v, 0x08, (chan))
128*4882a593Smuzhiyun #define LPAIF_WRDMACURR_REG(v, chan)	LPAIF_WRDMA_REG_ADDR(v, 0x0C, (chan))
129*4882a593Smuzhiyun #define	LPAIF_WRDMAPER_REG(v, chan)	LPAIF_WRDMA_REG_ADDR(v, 0x10, (chan))
130*4882a593Smuzhiyun #define	LPAIF_WRDMAPERCNT_REG(v, chan)	LPAIF_WRDMA_REG_ADDR(v, 0x14, (chan))
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define LPAIF_INTFDMA_REG(v, chan, reg, dai_id)  \
133*4882a593Smuzhiyun 	((dai_id ==  LPASS_DP_RX) ? \
134*4882a593Smuzhiyun 		LPAIF_HDMI_RDMA##reg##_REG(v, chan) : \
135*4882a593Smuzhiyun 		 LPAIF_RDMA##reg##_REG(v, chan))
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define __LPAIF_DMA_REG(v, chan, dir, reg, dai_id)  \
138*4882a593Smuzhiyun 	((dir ==  SNDRV_PCM_STREAM_PLAYBACK) ? \
139*4882a593Smuzhiyun 		(LPAIF_INTFDMA_REG(v, chan, reg, dai_id)) : \
140*4882a593Smuzhiyun 		LPAIF_WRDMA##reg##_REG(v, chan))
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define LPAIF_DMACTL_REG(v, chan, dir, dai_id) __LPAIF_DMA_REG(v, chan, dir, CTL, dai_id)
143*4882a593Smuzhiyun #define LPAIF_DMABASE_REG(v, chan, dir, dai_id) __LPAIF_DMA_REG(v, chan, dir, BASE, dai_id)
144*4882a593Smuzhiyun #define	LPAIF_DMABUFF_REG(v, chan, dir, dai_id) __LPAIF_DMA_REG(v, chan, dir, BUFF, dai_id)
145*4882a593Smuzhiyun #define LPAIF_DMACURR_REG(v, chan, dir, dai_id) __LPAIF_DMA_REG(v, chan, dir, CURR, dai_id)
146*4882a593Smuzhiyun #define	LPAIF_DMAPER_REG(v, chan, dir, dai_id) __LPAIF_DMA_REG(v, chan, dir, PER, dai_id)
147*4882a593Smuzhiyun #define	LPAIF_DMAPERCNT_REG(v, chan, dir, dai_id) __LPAIF_DMA_REG(v, chan, dir, PERCNT, dai_id)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define LPAIF_DMACTL_BURSTEN_SINGLE	0
150*4882a593Smuzhiyun #define LPAIF_DMACTL_BURSTEN_INCR4	1
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_ONE		0
153*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_TWO		1
154*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_THREE	2
155*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_FOUR	3
156*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_SIX		5
157*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_EIGHT	7
158*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_TEN		9
159*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_TWELVE	11
160*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_FOURTEEN	13
161*4882a593Smuzhiyun #define LPAIF_DMACTL_WPSCNT_SIXTEEN	15
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define LPAIF_DMACTL_AUDINTF(id)	id
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_1		0
166*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_2		1
167*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_3		2
168*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_4		3
169*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_5		4
170*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_6		5
171*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_7		6
172*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_8		7
173*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_9		8
174*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_10		9
175*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_11		10
176*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_12		11
177*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_13		12
178*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_14		13
179*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_15		14
180*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_16		15
181*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_17		16
182*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_18		17
183*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_19		18
184*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_20		19
185*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_21		20
186*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_22		21
187*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_23		22
188*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_24		23
189*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_25		24
190*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_26		25
191*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_27		26
192*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_28		27
193*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_29		28
194*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_30		29
195*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_31		30
196*4882a593Smuzhiyun #define LPAIF_DMACTL_FIFOWM_32		31
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #define LPAIF_DMACTL_ENABLE_OFF		0
199*4882a593Smuzhiyun #define LPAIF_DMACTL_ENABLE_ON		1
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define LPAIF_DMACTL_DYNCLK_OFF		0
202*4882a593Smuzhiyun #define LPAIF_DMACTL_DYNCLK_ON		1
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun #endif /* __LPASS_LPAIF_REG_H__ */
205