xref: /OK3568_Linux_fs/kernel/sound/soc/qcom/lpass-ipq806x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * lpass-ipq806x.c -- ALSA SoC CPU DAI driver for QTi LPASS
6*4882a593Smuzhiyun  * Splited out the IPQ8064 soc specific from lpass-cpu.c
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <sound/pcm.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <sound/soc-dai.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "lpass-lpaif-reg.h"
21*4882a593Smuzhiyun #include "lpass.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum lpaif_i2s_ports {
24*4882a593Smuzhiyun 	IPQ806X_LPAIF_I2S_PORT_CODEC_SPK,
25*4882a593Smuzhiyun 	IPQ806X_LPAIF_I2S_PORT_CODEC_MIC,
26*4882a593Smuzhiyun 	IPQ806X_LPAIF_I2S_PORT_SEC_SPK,
27*4882a593Smuzhiyun 	IPQ806X_LPAIF_I2S_PORT_SEC_MIC,
28*4882a593Smuzhiyun 	IPQ806X_LPAIF_I2S_PORT_MI2S,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun enum lpaif_dma_channels {
32*4882a593Smuzhiyun 	IPQ806X_LPAIF_RDMA_CHAN_MI2S,
33*4882a593Smuzhiyun 	IPQ806X_LPAIF_RDMA_CHAN_PCM0,
34*4882a593Smuzhiyun 	IPQ806X_LPAIF_RDMA_CHAN_PCM1,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun static struct snd_soc_dai_driver ipq806x_lpass_cpu_dai_driver = {
38*4882a593Smuzhiyun 	.id	= IPQ806X_LPAIF_I2S_PORT_MI2S,
39*4882a593Smuzhiyun 	.playback = {
40*4882a593Smuzhiyun 		.stream_name	= "lpass-cpu-playback",
41*4882a593Smuzhiyun 		.formats	= SNDRV_PCM_FMTBIT_S16 |
42*4882a593Smuzhiyun 					SNDRV_PCM_FMTBIT_S24 |
43*4882a593Smuzhiyun 					SNDRV_PCM_FMTBIT_S32,
44*4882a593Smuzhiyun 		.rates		= SNDRV_PCM_RATE_8000 |
45*4882a593Smuzhiyun 					SNDRV_PCM_RATE_16000 |
46*4882a593Smuzhiyun 					SNDRV_PCM_RATE_32000 |
47*4882a593Smuzhiyun 					SNDRV_PCM_RATE_48000 |
48*4882a593Smuzhiyun 					SNDRV_PCM_RATE_96000,
49*4882a593Smuzhiyun 		.rate_min	= 8000,
50*4882a593Smuzhiyun 		.rate_max	= 96000,
51*4882a593Smuzhiyun 		.channels_min	= 1,
52*4882a593Smuzhiyun 		.channels_max	= 8,
53*4882a593Smuzhiyun 	},
54*4882a593Smuzhiyun 	.probe	= &asoc_qcom_lpass_cpu_dai_probe,
55*4882a593Smuzhiyun 	.ops    = &asoc_qcom_lpass_cpu_dai_ops,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
ipq806x_lpass_init(struct platform_device * pdev)58*4882a593Smuzhiyun static int ipq806x_lpass_init(struct platform_device *pdev)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct lpass_data *drvdata = platform_get_drvdata(pdev);
61*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
62*4882a593Smuzhiyun 	int ret;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	drvdata->ahbix_clk = devm_clk_get(dev, "ahbix-clk");
65*4882a593Smuzhiyun 	if (IS_ERR(drvdata->ahbix_clk)) {
66*4882a593Smuzhiyun 		dev_err(dev, "error getting ahbix-clk: %ld\n",
67*4882a593Smuzhiyun 				PTR_ERR(drvdata->ahbix_clk));
68*4882a593Smuzhiyun 		ret = PTR_ERR(drvdata->ahbix_clk);
69*4882a593Smuzhiyun 		goto err_ahbix_clk;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	ret = clk_set_rate(drvdata->ahbix_clk, LPASS_AHBIX_CLOCK_FREQUENCY);
73*4882a593Smuzhiyun 	if (ret) {
74*4882a593Smuzhiyun 		dev_err(dev, "error setting rate on ahbix_clk: %d\n", ret);
75*4882a593Smuzhiyun 		goto err_ahbix_clk;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 	dev_dbg(dev, "set ahbix_clk rate to %lu\n",
78*4882a593Smuzhiyun 			clk_get_rate(drvdata->ahbix_clk));
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	ret = clk_prepare_enable(drvdata->ahbix_clk);
81*4882a593Smuzhiyun 	if (ret) {
82*4882a593Smuzhiyun 		dev_err(dev, "error enabling ahbix_clk: %d\n", ret);
83*4882a593Smuzhiyun 		goto err_ahbix_clk;
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun err_ahbix_clk:
87*4882a593Smuzhiyun 	return ret;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
ipq806x_lpass_exit(struct platform_device * pdev)90*4882a593Smuzhiyun static int ipq806x_lpass_exit(struct platform_device *pdev)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct lpass_data *drvdata = platform_get_drvdata(pdev);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	clk_disable_unprepare(drvdata->ahbix_clk);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
ipq806x_lpass_alloc_dma_channel(struct lpass_data * drvdata,int dir,unsigned int dai_id)99*4882a593Smuzhiyun static int ipq806x_lpass_alloc_dma_channel(struct lpass_data *drvdata, int dir, unsigned int dai_id)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	if (dir == SNDRV_PCM_STREAM_PLAYBACK)
102*4882a593Smuzhiyun 		return IPQ806X_LPAIF_RDMA_CHAN_MI2S;
103*4882a593Smuzhiyun 	else	/* Capture currently not implemented */
104*4882a593Smuzhiyun 		return -EINVAL;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
ipq806x_lpass_free_dma_channel(struct lpass_data * drvdata,int chan,unsigned int dai_id)107*4882a593Smuzhiyun static int ipq806x_lpass_free_dma_channel(struct lpass_data *drvdata, int chan, unsigned int dai_id)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static struct lpass_variant ipq806x_data = {
113*4882a593Smuzhiyun 	.i2sctrl_reg_base	= 0x0010,
114*4882a593Smuzhiyun 	.i2sctrl_reg_stride	= 0x04,
115*4882a593Smuzhiyun 	.i2s_ports		= 5,
116*4882a593Smuzhiyun 	.irq_reg_base		= 0x3000,
117*4882a593Smuzhiyun 	.irq_reg_stride		= 0x1000,
118*4882a593Smuzhiyun 	.irq_ports		= 3,
119*4882a593Smuzhiyun 	.rdma_reg_base		= 0x6000,
120*4882a593Smuzhiyun 	.rdma_reg_stride	= 0x1000,
121*4882a593Smuzhiyun 	.rdma_channels		= 4,
122*4882a593Smuzhiyun 	.wrdma_reg_base		= 0xB000,
123*4882a593Smuzhiyun 	.wrdma_reg_stride	= 0x1000,
124*4882a593Smuzhiyun 	.wrdma_channel_start	= 5,
125*4882a593Smuzhiyun 	.wrdma_channels		= 4,
126*4882a593Smuzhiyun 	.loopback		= REG_FIELD_ID(0x0010, 15, 15, 5, 0x4),
127*4882a593Smuzhiyun 	.spken			= REG_FIELD_ID(0x0010, 14, 14, 5, 0x4),
128*4882a593Smuzhiyun 	.spkmode		= REG_FIELD_ID(0x0010, 10, 13, 5, 0x4),
129*4882a593Smuzhiyun 	.spkmono		= REG_FIELD_ID(0x0010, 9, 9, 5, 0x4),
130*4882a593Smuzhiyun 	.micen			= REG_FIELD_ID(0x0010, 8, 8, 5, 0x4),
131*4882a593Smuzhiyun 	.micmode		= REG_FIELD_ID(0x0010, 4, 7, 5, 0x4),
132*4882a593Smuzhiyun 	.micmono		= REG_FIELD_ID(0x0010, 3, 3, 5, 0x4),
133*4882a593Smuzhiyun 	.wssrc			= REG_FIELD_ID(0x0010, 2, 2, 5, 0x4),
134*4882a593Smuzhiyun 	.bitwidth		= REG_FIELD_ID(0x0010, 0, 1, 5, 0x4),
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	.rdma_dyncclk		= REG_FIELD_ID(0x6000, 12, 12, 4, 0x1000),
137*4882a593Smuzhiyun 	.rdma_bursten		= REG_FIELD_ID(0x6000, 11, 11, 4, 0x1000),
138*4882a593Smuzhiyun 	.rdma_wpscnt		= REG_FIELD_ID(0x6000, 8, 10, 4, 0x1000),
139*4882a593Smuzhiyun 	.rdma_intf		= REG_FIELD_ID(0x6000, 4, 7, 4, 0x1000),
140*4882a593Smuzhiyun 	.rdma_fifowm		= REG_FIELD_ID(0x6000, 1, 3, 4, 0x1000),
141*4882a593Smuzhiyun 	.rdma_enable		= REG_FIELD_ID(0x6000, 0, 0, 4, 0x1000),
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	.wrdma_dyncclk		= REG_FIELD_ID(0xB000, 12, 12, 4, 0x1000),
144*4882a593Smuzhiyun 	.wrdma_bursten		= REG_FIELD_ID(0xB000, 11, 11, 4, 0x1000),
145*4882a593Smuzhiyun 	.wrdma_wpscnt		= REG_FIELD_ID(0xB000, 8, 10, 4, 0x1000),
146*4882a593Smuzhiyun 	.wrdma_intf		= REG_FIELD_ID(0xB000, 4, 7, 4, 0x1000),
147*4882a593Smuzhiyun 	.wrdma_fifowm		= REG_FIELD_ID(0xB000, 1, 3, 4, 0x1000),
148*4882a593Smuzhiyun 	.wrdma_enable		= REG_FIELD_ID(0xB000, 0, 0, 4, 0x1000),
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	.dai_driver		= &ipq806x_lpass_cpu_dai_driver,
151*4882a593Smuzhiyun 	.num_dai		= 1,
152*4882a593Smuzhiyun 	.dai_osr_clk_names	= (const char *[]) {
153*4882a593Smuzhiyun 				"mi2s-osr-clk",
154*4882a593Smuzhiyun 				},
155*4882a593Smuzhiyun 	.dai_bit_clk_names	= (const char *[]) {
156*4882a593Smuzhiyun 				"mi2s-bit-clk",
157*4882a593Smuzhiyun 				},
158*4882a593Smuzhiyun 	.init			= ipq806x_lpass_init,
159*4882a593Smuzhiyun 	.exit			= ipq806x_lpass_exit,
160*4882a593Smuzhiyun 	.alloc_dma_channel	= ipq806x_lpass_alloc_dma_channel,
161*4882a593Smuzhiyun 	.free_dma_channel	= ipq806x_lpass_free_dma_channel,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun static const struct of_device_id ipq806x_lpass_cpu_device_id[] = {
165*4882a593Smuzhiyun 	{ .compatible = "qcom,lpass-cpu", .data = &ipq806x_data },
166*4882a593Smuzhiyun 	{}
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ipq806x_lpass_cpu_device_id);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static struct platform_driver ipq806x_lpass_cpu_platform_driver = {
171*4882a593Smuzhiyun 	.driver	= {
172*4882a593Smuzhiyun 		.name		= "lpass-cpu",
173*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(ipq806x_lpass_cpu_device_id),
174*4882a593Smuzhiyun 	},
175*4882a593Smuzhiyun 	.probe	= asoc_qcom_lpass_cpu_platform_probe,
176*4882a593Smuzhiyun 	.remove	= asoc_qcom_lpass_cpu_platform_remove,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun module_platform_driver(ipq806x_lpass_cpu_platform_driver);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun MODULE_DESCRIPTION("QTi LPASS CPU Driver");
181*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
182