xref: /OK3568_Linux_fs/kernel/sound/soc/qcom/lpass-apq8016.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * lpass-apq8016.c -- ALSA SoC CPU DAI driver for APQ8016 LPASS
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <sound/pcm.h>
17*4882a593Smuzhiyun #include <sound/pcm_params.h>
18*4882a593Smuzhiyun #include <sound/soc.h>
19*4882a593Smuzhiyun #include <sound/soc-dai.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <dt-bindings/sound/apq8016-lpass.h>
22*4882a593Smuzhiyun #include "lpass-lpaif-reg.h"
23*4882a593Smuzhiyun #include "lpass.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static struct snd_soc_dai_driver apq8016_lpass_cpu_dai_driver[] = {
26*4882a593Smuzhiyun 	[MI2S_PRIMARY] =  {
27*4882a593Smuzhiyun 		.id = MI2S_PRIMARY,
28*4882a593Smuzhiyun 		.name = "Primary MI2S",
29*4882a593Smuzhiyun 		.playback = {
30*4882a593Smuzhiyun 			.stream_name	= "Primary Playback",
31*4882a593Smuzhiyun 			.formats	= SNDRV_PCM_FMTBIT_S16 |
32*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S24 |
33*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S32,
34*4882a593Smuzhiyun 			.rates		= SNDRV_PCM_RATE_8000 |
35*4882a593Smuzhiyun 						SNDRV_PCM_RATE_16000 |
36*4882a593Smuzhiyun 						SNDRV_PCM_RATE_32000 |
37*4882a593Smuzhiyun 						SNDRV_PCM_RATE_48000 |
38*4882a593Smuzhiyun 						SNDRV_PCM_RATE_96000,
39*4882a593Smuzhiyun 			.rate_min	= 8000,
40*4882a593Smuzhiyun 			.rate_max	= 96000,
41*4882a593Smuzhiyun 			.channels_min	= 1,
42*4882a593Smuzhiyun 			.channels_max	= 8,
43*4882a593Smuzhiyun 		},
44*4882a593Smuzhiyun 		.probe	= &asoc_qcom_lpass_cpu_dai_probe,
45*4882a593Smuzhiyun 		.ops    = &asoc_qcom_lpass_cpu_dai_ops,
46*4882a593Smuzhiyun 	},
47*4882a593Smuzhiyun 	[MI2S_SECONDARY] =  {
48*4882a593Smuzhiyun 		.id = MI2S_SECONDARY,
49*4882a593Smuzhiyun 		.name = "Secondary MI2S",
50*4882a593Smuzhiyun 		.playback = {
51*4882a593Smuzhiyun 			.stream_name	= "Secondary Playback",
52*4882a593Smuzhiyun 			.formats	= SNDRV_PCM_FMTBIT_S16 |
53*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S24 |
54*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S32,
55*4882a593Smuzhiyun 			.rates		= SNDRV_PCM_RATE_8000 |
56*4882a593Smuzhiyun 						SNDRV_PCM_RATE_16000 |
57*4882a593Smuzhiyun 						SNDRV_PCM_RATE_32000 |
58*4882a593Smuzhiyun 						SNDRV_PCM_RATE_48000 |
59*4882a593Smuzhiyun 						SNDRV_PCM_RATE_96000,
60*4882a593Smuzhiyun 			.rate_min	= 8000,
61*4882a593Smuzhiyun 			.rate_max	= 96000,
62*4882a593Smuzhiyun 			.channels_min	= 1,
63*4882a593Smuzhiyun 			.channels_max	= 8,
64*4882a593Smuzhiyun 		},
65*4882a593Smuzhiyun 		.probe	= &asoc_qcom_lpass_cpu_dai_probe,
66*4882a593Smuzhiyun 		.ops    = &asoc_qcom_lpass_cpu_dai_ops,
67*4882a593Smuzhiyun 	},
68*4882a593Smuzhiyun 	[MI2S_TERTIARY] =  {
69*4882a593Smuzhiyun 		.id = MI2S_TERTIARY,
70*4882a593Smuzhiyun 		.name = "Tertiary MI2S",
71*4882a593Smuzhiyun 		.capture = {
72*4882a593Smuzhiyun 			.stream_name	= "Tertiary Capture",
73*4882a593Smuzhiyun 			.formats	= SNDRV_PCM_FMTBIT_S16 |
74*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S24 |
75*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S32,
76*4882a593Smuzhiyun 			.rates		= SNDRV_PCM_RATE_8000 |
77*4882a593Smuzhiyun 						SNDRV_PCM_RATE_16000 |
78*4882a593Smuzhiyun 						SNDRV_PCM_RATE_32000 |
79*4882a593Smuzhiyun 						SNDRV_PCM_RATE_48000 |
80*4882a593Smuzhiyun 						SNDRV_PCM_RATE_96000,
81*4882a593Smuzhiyun 			.rate_min	= 8000,
82*4882a593Smuzhiyun 			.rate_max	= 96000,
83*4882a593Smuzhiyun 			.channels_min	= 1,
84*4882a593Smuzhiyun 			.channels_max	= 8,
85*4882a593Smuzhiyun 		},
86*4882a593Smuzhiyun 		.probe	= &asoc_qcom_lpass_cpu_dai_probe,
87*4882a593Smuzhiyun 		.ops    = &asoc_qcom_lpass_cpu_dai_ops,
88*4882a593Smuzhiyun 	},
89*4882a593Smuzhiyun 	[MI2S_QUATERNARY] =  {
90*4882a593Smuzhiyun 		.id = MI2S_QUATERNARY,
91*4882a593Smuzhiyun 		.name = "Quatenary MI2S",
92*4882a593Smuzhiyun 		.playback = {
93*4882a593Smuzhiyun 			.stream_name	= "Quatenary Playback",
94*4882a593Smuzhiyun 			.formats	= SNDRV_PCM_FMTBIT_S16 |
95*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S24 |
96*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S32,
97*4882a593Smuzhiyun 			.rates		= SNDRV_PCM_RATE_8000 |
98*4882a593Smuzhiyun 						SNDRV_PCM_RATE_16000 |
99*4882a593Smuzhiyun 						SNDRV_PCM_RATE_32000 |
100*4882a593Smuzhiyun 						SNDRV_PCM_RATE_48000 |
101*4882a593Smuzhiyun 						SNDRV_PCM_RATE_96000,
102*4882a593Smuzhiyun 			.rate_min	= 8000,
103*4882a593Smuzhiyun 			.rate_max	= 96000,
104*4882a593Smuzhiyun 			.channels_min	= 1,
105*4882a593Smuzhiyun 			.channels_max	= 8,
106*4882a593Smuzhiyun 		},
107*4882a593Smuzhiyun 		.capture = {
108*4882a593Smuzhiyun 			.stream_name	= "Quatenary Capture",
109*4882a593Smuzhiyun 			.formats	= SNDRV_PCM_FMTBIT_S16 |
110*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S24 |
111*4882a593Smuzhiyun 						SNDRV_PCM_FMTBIT_S32,
112*4882a593Smuzhiyun 			.rates		= SNDRV_PCM_RATE_8000 |
113*4882a593Smuzhiyun 						SNDRV_PCM_RATE_16000 |
114*4882a593Smuzhiyun 						SNDRV_PCM_RATE_32000 |
115*4882a593Smuzhiyun 						SNDRV_PCM_RATE_48000 |
116*4882a593Smuzhiyun 						SNDRV_PCM_RATE_96000,
117*4882a593Smuzhiyun 			.rate_min	= 8000,
118*4882a593Smuzhiyun 			.rate_max	= 96000,
119*4882a593Smuzhiyun 			.channels_min	= 1,
120*4882a593Smuzhiyun 			.channels_max	= 8,
121*4882a593Smuzhiyun 		},
122*4882a593Smuzhiyun 		.probe	= &asoc_qcom_lpass_cpu_dai_probe,
123*4882a593Smuzhiyun 		.ops    = &asoc_qcom_lpass_cpu_dai_ops,
124*4882a593Smuzhiyun 	},
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
apq8016_lpass_alloc_dma_channel(struct lpass_data * drvdata,int direction,unsigned int dai_id)127*4882a593Smuzhiyun static int apq8016_lpass_alloc_dma_channel(struct lpass_data *drvdata,
128*4882a593Smuzhiyun 					   int direction, unsigned int dai_id)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct lpass_variant *v = drvdata->variant;
131*4882a593Smuzhiyun 	int chan = 0;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
134*4882a593Smuzhiyun 		chan = find_first_zero_bit(&drvdata->dma_ch_bit_map,
135*4882a593Smuzhiyun 					v->rdma_channels);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		if (chan >= v->rdma_channels)
138*4882a593Smuzhiyun 			return -EBUSY;
139*4882a593Smuzhiyun 	} else {
140*4882a593Smuzhiyun 		chan = find_next_zero_bit(&drvdata->dma_ch_bit_map,
141*4882a593Smuzhiyun 					v->wrdma_channel_start +
142*4882a593Smuzhiyun 					v->wrdma_channels,
143*4882a593Smuzhiyun 					v->wrdma_channel_start);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		if (chan >=  v->wrdma_channel_start + v->wrdma_channels)
146*4882a593Smuzhiyun 			return -EBUSY;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	set_bit(chan, &drvdata->dma_ch_bit_map);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return chan;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
apq8016_lpass_free_dma_channel(struct lpass_data * drvdata,int chan,unsigned int dai_id)154*4882a593Smuzhiyun static int apq8016_lpass_free_dma_channel(struct lpass_data *drvdata, int chan, unsigned int dai_id)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	clear_bit(chan, &drvdata->dma_ch_bit_map);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
apq8016_lpass_init(struct platform_device * pdev)161*4882a593Smuzhiyun static int apq8016_lpass_init(struct platform_device *pdev)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	struct lpass_data *drvdata = platform_get_drvdata(pdev);
164*4882a593Smuzhiyun 	struct lpass_variant *variant = drvdata->variant;
165*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
166*4882a593Smuzhiyun 	int ret, i;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	drvdata->clks = devm_kcalloc(dev, variant->num_clks,
170*4882a593Smuzhiyun 				     sizeof(*drvdata->clks), GFP_KERNEL);
171*4882a593Smuzhiyun 	if (!drvdata->clks)
172*4882a593Smuzhiyun 		return -ENOMEM;
173*4882a593Smuzhiyun 	drvdata->num_clks = variant->num_clks;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	for (i = 0; i < drvdata->num_clks; i++)
176*4882a593Smuzhiyun 		drvdata->clks[i].id = variant->clk_name[i];
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	ret = devm_clk_bulk_get(dev, drvdata->num_clks, drvdata->clks);
179*4882a593Smuzhiyun 	if (ret) {
180*4882a593Smuzhiyun 		dev_err(dev, "Failed to get clocks %d\n", ret);
181*4882a593Smuzhiyun 		return ret;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	ret = clk_bulk_prepare_enable(drvdata->num_clks, drvdata->clks);
185*4882a593Smuzhiyun 	if (ret) {
186*4882a593Smuzhiyun 		dev_err(dev, "apq8016 clk_enable failed\n");
187*4882a593Smuzhiyun 		return ret;
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	drvdata->ahbix_clk = devm_clk_get(dev, "ahbix-clk");
191*4882a593Smuzhiyun 	if (IS_ERR(drvdata->ahbix_clk)) {
192*4882a593Smuzhiyun 		dev_err(dev, "error getting ahbix-clk: %ld\n",
193*4882a593Smuzhiyun 				PTR_ERR(drvdata->ahbix_clk));
194*4882a593Smuzhiyun 		ret = PTR_ERR(drvdata->ahbix_clk);
195*4882a593Smuzhiyun 		goto err_ahbix_clk;
196*4882a593Smuzhiyun 	}
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	ret = clk_set_rate(drvdata->ahbix_clk, LPASS_AHBIX_CLOCK_FREQUENCY);
199*4882a593Smuzhiyun 	if (ret) {
200*4882a593Smuzhiyun 		dev_err(dev, "error setting rate on ahbix_clk: %d\n", ret);
201*4882a593Smuzhiyun 		goto err_ahbix_clk;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 	dev_dbg(dev, "set ahbix_clk rate to %lu\n",
204*4882a593Smuzhiyun 			clk_get_rate(drvdata->ahbix_clk));
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	ret = clk_prepare_enable(drvdata->ahbix_clk);
207*4882a593Smuzhiyun 	if (ret) {
208*4882a593Smuzhiyun 		dev_err(dev, "error enabling ahbix_clk: %d\n", ret);
209*4882a593Smuzhiyun 		goto err_ahbix_clk;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return 0;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun err_ahbix_clk:
215*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(drvdata->num_clks, drvdata->clks);
216*4882a593Smuzhiyun 	return ret;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
apq8016_lpass_exit(struct platform_device * pdev)219*4882a593Smuzhiyun static int apq8016_lpass_exit(struct platform_device *pdev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct lpass_data *drvdata = platform_get_drvdata(pdev);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(drvdata->num_clks, drvdata->clks);
224*4882a593Smuzhiyun 	clk_disable_unprepare(drvdata->ahbix_clk);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun static struct lpass_variant apq8016_data = {
231*4882a593Smuzhiyun 	.i2sctrl_reg_base	= 0x1000,
232*4882a593Smuzhiyun 	.i2sctrl_reg_stride	= 0x1000,
233*4882a593Smuzhiyun 	.i2s_ports		= 4,
234*4882a593Smuzhiyun 	.irq_reg_base		= 0x6000,
235*4882a593Smuzhiyun 	.irq_reg_stride		= 0x1000,
236*4882a593Smuzhiyun 	.irq_ports		= 3,
237*4882a593Smuzhiyun 	.rdma_reg_base		= 0x8400,
238*4882a593Smuzhiyun 	.rdma_reg_stride	= 0x1000,
239*4882a593Smuzhiyun 	.rdma_channels		= 2,
240*4882a593Smuzhiyun 	.dmactl_audif_start	= 1,
241*4882a593Smuzhiyun 	.wrdma_reg_base		= 0xB000,
242*4882a593Smuzhiyun 	.wrdma_reg_stride	= 0x1000,
243*4882a593Smuzhiyun 	.wrdma_channel_start	= 5,
244*4882a593Smuzhiyun 	.wrdma_channels		= 2,
245*4882a593Smuzhiyun 	.loopback		= REG_FIELD_ID(0x1000, 15, 15, 4, 0x1000),
246*4882a593Smuzhiyun 	.spken			= REG_FIELD_ID(0x1000, 14, 14, 4, 0x1000),
247*4882a593Smuzhiyun 	.spkmode		= REG_FIELD_ID(0x1000, 10, 13, 4, 0x1000),
248*4882a593Smuzhiyun 	.spkmono		= REG_FIELD_ID(0x1000, 9, 9, 4, 0x1000),
249*4882a593Smuzhiyun 	.micen			= REG_FIELD_ID(0x1000, 8, 8, 4, 0x1000),
250*4882a593Smuzhiyun 	.micmode		= REG_FIELD_ID(0x1000, 4, 7, 4, 0x1000),
251*4882a593Smuzhiyun 	.micmono		= REG_FIELD_ID(0x1000, 3, 3, 4, 0x1000),
252*4882a593Smuzhiyun 	.wssrc			= REG_FIELD_ID(0x1000, 2, 2, 4, 0x1000),
253*4882a593Smuzhiyun 	.bitwidth		= REG_FIELD_ID(0x1000, 0, 1, 4, 0x1000),
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	.rdma_dyncclk		= REG_FIELD_ID(0x8400, 12, 12, 2, 0x1000),
256*4882a593Smuzhiyun 	.rdma_bursten		= REG_FIELD_ID(0x8400, 11, 11, 2, 0x1000),
257*4882a593Smuzhiyun 	.rdma_wpscnt		= REG_FIELD_ID(0x8400, 8, 10, 2, 0x1000),
258*4882a593Smuzhiyun 	.rdma_intf		= REG_FIELD_ID(0x8400, 4, 7, 2, 0x1000),
259*4882a593Smuzhiyun 	.rdma_fifowm		= REG_FIELD_ID(0x8400, 1, 3, 2, 0x1000),
260*4882a593Smuzhiyun 	.rdma_enable		= REG_FIELD_ID(0x8400, 0, 0, 2, 0x1000),
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	.wrdma_dyncclk		= REG_FIELD_ID(0xB000, 12, 12, 2, 0x1000),
263*4882a593Smuzhiyun 	.wrdma_bursten		= REG_FIELD_ID(0xB000, 11, 11, 2, 0x1000),
264*4882a593Smuzhiyun 	.wrdma_wpscnt		= REG_FIELD_ID(0xB000, 8, 10, 2, 0x1000),
265*4882a593Smuzhiyun 	.wrdma_intf		= REG_FIELD_ID(0xB000, 4, 7, 2, 0x1000),
266*4882a593Smuzhiyun 	.wrdma_fifowm		= REG_FIELD_ID(0xB000, 1, 3, 2, 0x1000),
267*4882a593Smuzhiyun 	.wrdma_enable		= REG_FIELD_ID(0xB000, 0, 0, 2, 0x1000),
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	.clk_name		= (const char*[]) {
270*4882a593Smuzhiyun 				   "pcnoc-mport-clk",
271*4882a593Smuzhiyun 				   "pcnoc-sway-clk",
272*4882a593Smuzhiyun 				  },
273*4882a593Smuzhiyun 	.num_clks		= 2,
274*4882a593Smuzhiyun 	.dai_driver		= apq8016_lpass_cpu_dai_driver,
275*4882a593Smuzhiyun 	.num_dai		= ARRAY_SIZE(apq8016_lpass_cpu_dai_driver),
276*4882a593Smuzhiyun 	.dai_osr_clk_names	= (const char *[]) {
277*4882a593Smuzhiyun 				"mi2s-osr-clk0",
278*4882a593Smuzhiyun 				"mi2s-osr-clk1",
279*4882a593Smuzhiyun 				"mi2s-osr-clk2",
280*4882a593Smuzhiyun 				"mi2s-osr-clk3",
281*4882a593Smuzhiyun 				},
282*4882a593Smuzhiyun 	.dai_bit_clk_names	= (const char *[]) {
283*4882a593Smuzhiyun 				"mi2s-bit-clk0",
284*4882a593Smuzhiyun 				"mi2s-bit-clk1",
285*4882a593Smuzhiyun 				"mi2s-bit-clk2",
286*4882a593Smuzhiyun 				"mi2s-bit-clk3",
287*4882a593Smuzhiyun 				},
288*4882a593Smuzhiyun 	.init			= apq8016_lpass_init,
289*4882a593Smuzhiyun 	.exit			= apq8016_lpass_exit,
290*4882a593Smuzhiyun 	.alloc_dma_channel	= apq8016_lpass_alloc_dma_channel,
291*4882a593Smuzhiyun 	.free_dma_channel	= apq8016_lpass_free_dma_channel,
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static const struct of_device_id apq8016_lpass_cpu_device_id[] = {
295*4882a593Smuzhiyun 	{ .compatible = "qcom,lpass-cpu-apq8016", .data = &apq8016_data },
296*4882a593Smuzhiyun 	{}
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, apq8016_lpass_cpu_device_id);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct platform_driver apq8016_lpass_cpu_platform_driver = {
301*4882a593Smuzhiyun 	.driver	= {
302*4882a593Smuzhiyun 		.name		= "apq8016-lpass-cpu",
303*4882a593Smuzhiyun 		.of_match_table	= of_match_ptr(apq8016_lpass_cpu_device_id),
304*4882a593Smuzhiyun 	},
305*4882a593Smuzhiyun 	.probe	= asoc_qcom_lpass_cpu_platform_probe,
306*4882a593Smuzhiyun 	.remove	= asoc_qcom_lpass_cpu_platform_remove,
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun module_platform_driver(apq8016_lpass_cpu_platform_driver);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun MODULE_DESCRIPTION("APQ8016 LPASS CPU Driver");
311*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
312*4882a593Smuzhiyun 
313