1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/init.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/slab.h>
12*4882a593Smuzhiyun #include <linux/dma-mapping.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/clk-provider.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/time.h>
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/pcm_params.h>
21*4882a593Smuzhiyun #include <sound/soc.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "mxs-saif.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MXS_SET_ADDR 0x4
26*4882a593Smuzhiyun #define MXS_CLR_ADDR 0x8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static struct mxs_saif *mxs_saif[2];
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun * SAIF is a little different with other normal SOC DAIs on clock using.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun * For MXS, two SAIF modules are instantiated on-chip.
34*4882a593Smuzhiyun * Each SAIF has a set of clock pins and can be operating in master
35*4882a593Smuzhiyun * mode simultaneously if they are connected to different off-chip codecs.
36*4882a593Smuzhiyun * Also, one of the two SAIFs can master or drive the clock pins while the
37*4882a593Smuzhiyun * other SAIF, in slave mode, receives clocking from the master SAIF.
38*4882a593Smuzhiyun * This also means that both SAIFs must operate at the same sample rate.
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * We abstract this as each saif has a master, the master could be
41*4882a593Smuzhiyun * itself or other saifs. In the generic saif driver, saif does not need
42*4882a593Smuzhiyun * to know the different clkmux. Saif only needs to know who is its master
43*4882a593Smuzhiyun * and operating its master to generate the proper clock rate for it.
44*4882a593Smuzhiyun * The master id is provided in mach-specific layer according to different
45*4882a593Smuzhiyun * clkmux setting.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun
mxs_saif_set_dai_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)48*4882a593Smuzhiyun static int mxs_saif_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
49*4882a593Smuzhiyun int clk_id, unsigned int freq, int dir)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun switch (clk_id) {
54*4882a593Smuzhiyun case MXS_SAIF_MCLK:
55*4882a593Smuzhiyun saif->mclk = freq;
56*4882a593Smuzhiyun break;
57*4882a593Smuzhiyun default:
58*4882a593Smuzhiyun return -EINVAL;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * Since SAIF may work on EXTMASTER mode, IOW, it's working BITCLK&LRCLK
65*4882a593Smuzhiyun * is provided by other SAIF, we provide a interface here to get its master
66*4882a593Smuzhiyun * from its master_id.
67*4882a593Smuzhiyun * Note that the master could be itself.
68*4882a593Smuzhiyun */
mxs_saif_get_master(struct mxs_saif * saif)69*4882a593Smuzhiyun static inline struct mxs_saif *mxs_saif_get_master(struct mxs_saif * saif)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun return mxs_saif[saif->master_id];
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * Set SAIF clock and MCLK
76*4882a593Smuzhiyun */
mxs_saif_set_clk(struct mxs_saif * saif,unsigned int mclk,unsigned int rate)77*4882a593Smuzhiyun static int mxs_saif_set_clk(struct mxs_saif *saif,
78*4882a593Smuzhiyun unsigned int mclk,
79*4882a593Smuzhiyun unsigned int rate)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun u32 scr;
82*4882a593Smuzhiyun int ret;
83*4882a593Smuzhiyun struct mxs_saif *master_saif;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun dev_dbg(saif->dev, "mclk %d rate %d\n", mclk, rate);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Set master saif to generate proper clock */
88*4882a593Smuzhiyun master_saif = mxs_saif_get_master(saif);
89*4882a593Smuzhiyun if (!master_saif)
90*4882a593Smuzhiyun return -EINVAL;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun dev_dbg(saif->dev, "master saif%d\n", master_saif->id);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* Checking if can playback and capture simutaneously */
95*4882a593Smuzhiyun if (master_saif->ongoing && rate != master_saif->cur_rate) {
96*4882a593Smuzhiyun dev_err(saif->dev,
97*4882a593Smuzhiyun "can not change clock, master saif%d(rate %d) is ongoing\n",
98*4882a593Smuzhiyun master_saif->id, master_saif->cur_rate);
99*4882a593Smuzhiyun return -EINVAL;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun scr = __raw_readl(master_saif->base + SAIF_CTRL);
103*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_MULT_RATE;
104*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun * Set SAIF clock
108*4882a593Smuzhiyun *
109*4882a593Smuzhiyun * The SAIF clock should be either 384*fs or 512*fs.
110*4882a593Smuzhiyun * If MCLK is used, the SAIF clk ratio needs to match mclk ratio.
111*4882a593Smuzhiyun * For 256x, 128x, 64x, and 32x sub-rates, set saif clk as 512*fs.
112*4882a593Smuzhiyun * For 192x, 96x, and 48x sub-rates, set saif clk as 384*fs.
113*4882a593Smuzhiyun *
114*4882a593Smuzhiyun * If MCLK is not used, we just set saif clk to 512*fs.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun ret = clk_prepare_enable(master_saif->clk);
117*4882a593Smuzhiyun if (ret)
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun if (master_saif->mclk_in_use) {
121*4882a593Smuzhiyun switch (mclk / rate) {
122*4882a593Smuzhiyun case 32:
123*4882a593Smuzhiyun case 64:
124*4882a593Smuzhiyun case 128:
125*4882a593Smuzhiyun case 256:
126*4882a593Smuzhiyun case 512:
127*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
128*4882a593Smuzhiyun ret = clk_set_rate(master_saif->clk, 512 * rate);
129*4882a593Smuzhiyun break;
130*4882a593Smuzhiyun case 48:
131*4882a593Smuzhiyun case 96:
132*4882a593Smuzhiyun case 192:
133*4882a593Smuzhiyun case 384:
134*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_BITCLK_BASE_RATE;
135*4882a593Smuzhiyun ret = clk_set_rate(master_saif->clk, 384 * rate);
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun /* SAIF MCLK should be a sub-rate of 512x or 384x */
139*4882a593Smuzhiyun clk_disable_unprepare(master_saif->clk);
140*4882a593Smuzhiyun return -EINVAL;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun } else {
143*4882a593Smuzhiyun ret = clk_set_rate(master_saif->clk, 512 * rate);
144*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_BASE_RATE;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun clk_disable_unprepare(master_saif->clk);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (ret)
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun master_saif->cur_rate = rate;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (!master_saif->mclk_in_use) {
155*4882a593Smuzhiyun __raw_writel(scr, master_saif->base + SAIF_CTRL);
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * Program the over-sample rate for MCLK output
161*4882a593Smuzhiyun *
162*4882a593Smuzhiyun * The available MCLK range is 32x, 48x... 512x. The rate
163*4882a593Smuzhiyun * could be from 8kHz to 192kH.
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun switch (mclk / rate) {
166*4882a593Smuzhiyun case 32:
167*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(4);
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun case 64:
170*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(3);
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun case 128:
173*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(2);
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case 256:
176*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(1);
177*4882a593Smuzhiyun break;
178*4882a593Smuzhiyun case 512:
179*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(0);
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case 48:
182*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(3);
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun case 96:
185*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(2);
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case 192:
188*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(1);
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case 384:
191*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_BITCLK_MULT_RATE(0);
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun default:
194*4882a593Smuzhiyun return -EINVAL;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun __raw_writel(scr, master_saif->base + SAIF_CTRL);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * Put and disable MCLK.
204*4882a593Smuzhiyun */
mxs_saif_put_mclk(unsigned int saif_id)205*4882a593Smuzhiyun int mxs_saif_put_mclk(unsigned int saif_id)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct mxs_saif *saif = mxs_saif[saif_id];
208*4882a593Smuzhiyun u32 stat;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (!saif)
211*4882a593Smuzhiyun return -EINVAL;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun stat = __raw_readl(saif->base + SAIF_STAT);
214*4882a593Smuzhiyun if (stat & BM_SAIF_STAT_BUSY) {
215*4882a593Smuzhiyun dev_err(saif->dev, "error: busy\n");
216*4882a593Smuzhiyun return -EBUSY;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun clk_disable_unprepare(saif->clk);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* disable MCLK output */
222*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_CLKGATE,
223*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_SET_ADDR);
224*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_RUN,
225*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun saif->mclk_in_use = 0;
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mxs_saif_put_mclk);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun * Get MCLK and set clock rate, then enable it
234*4882a593Smuzhiyun *
235*4882a593Smuzhiyun * This interface is used for codecs who are using MCLK provided
236*4882a593Smuzhiyun * by saif.
237*4882a593Smuzhiyun */
mxs_saif_get_mclk(unsigned int saif_id,unsigned int mclk,unsigned int rate)238*4882a593Smuzhiyun int mxs_saif_get_mclk(unsigned int saif_id, unsigned int mclk,
239*4882a593Smuzhiyun unsigned int rate)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct mxs_saif *saif = mxs_saif[saif_id];
242*4882a593Smuzhiyun u32 stat;
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun struct mxs_saif *master_saif;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (!saif)
247*4882a593Smuzhiyun return -EINVAL;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Clear Reset */
250*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_SFTRST,
251*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* FIXME: need clear clk gate for register r/w */
254*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_CLKGATE,
255*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun master_saif = mxs_saif_get_master(saif);
258*4882a593Smuzhiyun if (saif != master_saif) {
259*4882a593Smuzhiyun dev_err(saif->dev, "can not get mclk from a non-master saif\n");
260*4882a593Smuzhiyun return -EINVAL;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun stat = __raw_readl(saif->base + SAIF_STAT);
264*4882a593Smuzhiyun if (stat & BM_SAIF_STAT_BUSY) {
265*4882a593Smuzhiyun dev_err(saif->dev, "error: busy\n");
266*4882a593Smuzhiyun return -EBUSY;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun saif->mclk_in_use = 1;
270*4882a593Smuzhiyun ret = mxs_saif_set_clk(saif, mclk, rate);
271*4882a593Smuzhiyun if (ret)
272*4882a593Smuzhiyun return ret;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun ret = clk_prepare_enable(saif->clk);
275*4882a593Smuzhiyun if (ret)
276*4882a593Smuzhiyun return ret;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* enable MCLK output */
279*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_RUN,
280*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_SET_ADDR);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mxs_saif_get_mclk);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun * SAIF DAI format configuration.
288*4882a593Smuzhiyun * Should only be called when port is inactive.
289*4882a593Smuzhiyun */
mxs_saif_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)290*4882a593Smuzhiyun static int mxs_saif_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun u32 scr, stat;
293*4882a593Smuzhiyun u32 scr0;
294*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun stat = __raw_readl(saif->base + SAIF_STAT);
297*4882a593Smuzhiyun if (stat & BM_SAIF_STAT_BUSY) {
298*4882a593Smuzhiyun dev_err(cpu_dai->dev, "error: busy\n");
299*4882a593Smuzhiyun return -EBUSY;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* If SAIF1 is configured as slave, the clk gate needs to be cleared
303*4882a593Smuzhiyun * before the register can be written.
304*4882a593Smuzhiyun */
305*4882a593Smuzhiyun if (saif->id != saif->master_id) {
306*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_SFTRST,
307*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
308*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_CLKGATE,
309*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun scr0 = __raw_readl(saif->base + SAIF_CTRL);
313*4882a593Smuzhiyun scr0 = scr0 & ~BM_SAIF_CTRL_BITCLK_EDGE & ~BM_SAIF_CTRL_LRCLK_POLARITY \
314*4882a593Smuzhiyun & ~BM_SAIF_CTRL_JUSTIFY & ~BM_SAIF_CTRL_DELAY;
315*4882a593Smuzhiyun scr = 0;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* DAI mode */
318*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
319*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
320*4882a593Smuzhiyun /* data frame low 1clk before data */
321*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_DELAY;
322*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
323*4882a593Smuzhiyun break;
324*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
325*4882a593Smuzhiyun /* data frame high with data */
326*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_DELAY;
327*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
328*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_JUSTIFY;
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun default:
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* DAI clock inversion */
335*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
336*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
337*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_BITCLK_EDGE;
338*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_LRCLK_POLARITY;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
341*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_BITCLK_EDGE;
342*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
343*4882a593Smuzhiyun break;
344*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
345*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_EDGE;
346*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_LRCLK_POLARITY;
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
349*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_EDGE;
350*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_LRCLK_POLARITY;
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /*
355*4882a593Smuzhiyun * Note: We simply just support master mode since SAIF TX can only
356*4882a593Smuzhiyun * work as master.
357*4882a593Smuzhiyun * Here the master is relative to codec side.
358*4882a593Smuzhiyun * Saif internally could be slave when working on EXTMASTER mode.
359*4882a593Smuzhiyun * We just hide this to machine driver.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
362*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
363*4882a593Smuzhiyun if (saif->id == saif->master_id)
364*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_SLAVE_MODE;
365*4882a593Smuzhiyun else
366*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_SLAVE_MODE;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun __raw_writel(scr | scr0, saif->base + SAIF_CTRL);
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun default:
371*4882a593Smuzhiyun return -EINVAL;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
mxs_saif_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)377*4882a593Smuzhiyun static int mxs_saif_startup(struct snd_pcm_substream *substream,
378*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
381*4882a593Smuzhiyun int ret;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun /* clear error status to 0 for each re-open */
384*4882a593Smuzhiyun saif->fifo_underrun = 0;
385*4882a593Smuzhiyun saif->fifo_overrun = 0;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Clear Reset for normal operations */
388*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_SFTRST,
389*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* clear clock gate */
392*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_CLKGATE,
393*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = clk_prepare(saif->clk);
396*4882a593Smuzhiyun if (ret)
397*4882a593Smuzhiyun return ret;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
mxs_saif_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)402*4882a593Smuzhiyun static void mxs_saif_shutdown(struct snd_pcm_substream *substream,
403*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun clk_unprepare(saif->clk);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /*
411*4882a593Smuzhiyun * Should only be called when port is inactive.
412*4882a593Smuzhiyun * although can be called multiple times by upper layers.
413*4882a593Smuzhiyun */
mxs_saif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)414*4882a593Smuzhiyun static int mxs_saif_hw_params(struct snd_pcm_substream *substream,
415*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
416*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
419*4882a593Smuzhiyun struct mxs_saif *master_saif;
420*4882a593Smuzhiyun u32 scr, stat;
421*4882a593Smuzhiyun int ret;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun master_saif = mxs_saif_get_master(saif);
424*4882a593Smuzhiyun if (!master_saif)
425*4882a593Smuzhiyun return -EINVAL;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* mclk should already be set */
428*4882a593Smuzhiyun if (!saif->mclk && saif->mclk_in_use) {
429*4882a593Smuzhiyun dev_err(cpu_dai->dev, "set mclk first\n");
430*4882a593Smuzhiyun return -EINVAL;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun stat = __raw_readl(saif->base + SAIF_STAT);
434*4882a593Smuzhiyun if (!saif->mclk_in_use && (stat & BM_SAIF_STAT_BUSY)) {
435*4882a593Smuzhiyun dev_err(cpu_dai->dev, "error: busy\n");
436*4882a593Smuzhiyun return -EBUSY;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Set saif clk based on sample rate.
441*4882a593Smuzhiyun * If mclk is used, we also set mclk, if not, saif->mclk is
442*4882a593Smuzhiyun * default 0, means not used.
443*4882a593Smuzhiyun */
444*4882a593Smuzhiyun ret = mxs_saif_set_clk(saif, saif->mclk, params_rate(params));
445*4882a593Smuzhiyun if (ret) {
446*4882a593Smuzhiyun dev_err(cpu_dai->dev, "unable to get proper clk\n");
447*4882a593Smuzhiyun return ret;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun if (saif != master_saif) {
451*4882a593Smuzhiyun /*
452*4882a593Smuzhiyun * Set an initial clock rate for the saif internal logic to work
453*4882a593Smuzhiyun * properly. This is important when working in EXTMASTER mode
454*4882a593Smuzhiyun * that uses the other saif's BITCLK&LRCLK but it still needs a
455*4882a593Smuzhiyun * basic clock which should be fast enough for the internal
456*4882a593Smuzhiyun * logic.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun ret = clk_enable(saif->clk);
459*4882a593Smuzhiyun if (ret)
460*4882a593Smuzhiyun return ret;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun ret = clk_set_rate(saif->clk, 24000000);
463*4882a593Smuzhiyun clk_disable(saif->clk);
464*4882a593Smuzhiyun if (ret)
465*4882a593Smuzhiyun return ret;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun ret = clk_prepare(master_saif->clk);
468*4882a593Smuzhiyun if (ret)
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun scr = __raw_readl(saif->base + SAIF_CTRL);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_WORD_LENGTH;
475*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
476*4882a593Smuzhiyun switch (params_format(params)) {
477*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16_LE:
478*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_WORD_LENGTH(0);
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S20_3LE:
481*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_WORD_LENGTH(4);
482*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
483*4882a593Smuzhiyun break;
484*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S24_LE:
485*4882a593Smuzhiyun scr |= BF_SAIF_CTRL_WORD_LENGTH(8);
486*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_BITCLK_48XFS_ENABLE;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun default:
489*4882a593Smuzhiyun return -EINVAL;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Tx/Rx config */
493*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
494*4882a593Smuzhiyun /* enable TX mode */
495*4882a593Smuzhiyun scr &= ~BM_SAIF_CTRL_READ_MODE;
496*4882a593Smuzhiyun } else {
497*4882a593Smuzhiyun /* enable RX mode */
498*4882a593Smuzhiyun scr |= BM_SAIF_CTRL_READ_MODE;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun __raw_writel(scr, saif->base + SAIF_CTRL);
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
mxs_saif_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)505*4882a593Smuzhiyun static int mxs_saif_prepare(struct snd_pcm_substream *substream,
506*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* enable FIFO error irqs */
511*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_FIFO_ERROR_IRQ_EN,
512*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_SET_ADDR);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
mxs_saif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * cpu_dai)517*4882a593Smuzhiyun static int mxs_saif_trigger(struct snd_pcm_substream *substream, int cmd,
518*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun struct mxs_saif *saif = snd_soc_dai_get_drvdata(cpu_dai);
521*4882a593Smuzhiyun struct mxs_saif *master_saif;
522*4882a593Smuzhiyun u32 delay;
523*4882a593Smuzhiyun int ret;
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun master_saif = mxs_saif_get_master(saif);
526*4882a593Smuzhiyun if (!master_saif)
527*4882a593Smuzhiyun return -EINVAL;
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun switch (cmd) {
530*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
531*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
532*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
533*4882a593Smuzhiyun if (saif->state == MXS_SAIF_STATE_RUNNING)
534*4882a593Smuzhiyun return 0;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun dev_dbg(cpu_dai->dev, "start\n");
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun ret = clk_enable(master_saif->clk);
539*4882a593Smuzhiyun if (ret) {
540*4882a593Smuzhiyun dev_err(saif->dev, "Failed to enable master clock\n");
541*4882a593Smuzhiyun return ret;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /*
545*4882a593Smuzhiyun * If the saif's master is not itself, we also need to enable
546*4882a593Smuzhiyun * itself clk for its internal basic logic to work.
547*4882a593Smuzhiyun */
548*4882a593Smuzhiyun if (saif != master_saif) {
549*4882a593Smuzhiyun ret = clk_enable(saif->clk);
550*4882a593Smuzhiyun if (ret) {
551*4882a593Smuzhiyun dev_err(saif->dev, "Failed to enable master clock\n");
552*4882a593Smuzhiyun clk_disable(master_saif->clk);
553*4882a593Smuzhiyun return ret;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_RUN,
557*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_SET_ADDR);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun if (!master_saif->mclk_in_use)
561*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_RUN,
562*4882a593Smuzhiyun master_saif->base + SAIF_CTRL + MXS_SET_ADDR);
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
565*4882a593Smuzhiyun /*
566*4882a593Smuzhiyun * write data to saif data register to trigger
567*4882a593Smuzhiyun * the transfer.
568*4882a593Smuzhiyun * For 24-bit format the 32-bit FIFO register stores
569*4882a593Smuzhiyun * only one channel, so we need to write twice.
570*4882a593Smuzhiyun * This is also safe for the other non 24-bit formats.
571*4882a593Smuzhiyun */
572*4882a593Smuzhiyun __raw_writel(0, saif->base + SAIF_DATA);
573*4882a593Smuzhiyun __raw_writel(0, saif->base + SAIF_DATA);
574*4882a593Smuzhiyun } else {
575*4882a593Smuzhiyun /*
576*4882a593Smuzhiyun * read data from saif data register to trigger
577*4882a593Smuzhiyun * the receive.
578*4882a593Smuzhiyun * For 24-bit format the 32-bit FIFO register stores
579*4882a593Smuzhiyun * only one channel, so we need to read twice.
580*4882a593Smuzhiyun * This is also safe for the other non 24-bit formats.
581*4882a593Smuzhiyun */
582*4882a593Smuzhiyun __raw_readl(saif->base + SAIF_DATA);
583*4882a593Smuzhiyun __raw_readl(saif->base + SAIF_DATA);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun master_saif->ongoing = 1;
587*4882a593Smuzhiyun saif->state = MXS_SAIF_STATE_RUNNING;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun dev_dbg(saif->dev, "CTRL 0x%x STAT 0x%x\n",
590*4882a593Smuzhiyun __raw_readl(saif->base + SAIF_CTRL),
591*4882a593Smuzhiyun __raw_readl(saif->base + SAIF_STAT));
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun dev_dbg(master_saif->dev, "CTRL 0x%x STAT 0x%x\n",
594*4882a593Smuzhiyun __raw_readl(master_saif->base + SAIF_CTRL),
595*4882a593Smuzhiyun __raw_readl(master_saif->base + SAIF_STAT));
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
598*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
599*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
600*4882a593Smuzhiyun if (saif->state == MXS_SAIF_STATE_STOPPED)
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun dev_dbg(cpu_dai->dev, "stop\n");
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun /* wait a while for the current sample to complete */
606*4882a593Smuzhiyun delay = USEC_PER_SEC / master_saif->cur_rate;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun if (!master_saif->mclk_in_use) {
609*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_RUN,
610*4882a593Smuzhiyun master_saif->base + SAIF_CTRL + MXS_CLR_ADDR);
611*4882a593Smuzhiyun udelay(delay);
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun clk_disable(master_saif->clk);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun if (saif != master_saif) {
616*4882a593Smuzhiyun __raw_writel(BM_SAIF_CTRL_RUN,
617*4882a593Smuzhiyun saif->base + SAIF_CTRL + MXS_CLR_ADDR);
618*4882a593Smuzhiyun udelay(delay);
619*4882a593Smuzhiyun clk_disable(saif->clk);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun master_saif->ongoing = 0;
623*4882a593Smuzhiyun saif->state = MXS_SAIF_STATE_STOPPED;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun default:
627*4882a593Smuzhiyun return -EINVAL;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun #define MXS_SAIF_RATES SNDRV_PCM_RATE_8000_192000
634*4882a593Smuzhiyun #define MXS_SAIF_FORMATS \
635*4882a593Smuzhiyun (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
636*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static const struct snd_soc_dai_ops mxs_saif_dai_ops = {
639*4882a593Smuzhiyun .startup = mxs_saif_startup,
640*4882a593Smuzhiyun .shutdown = mxs_saif_shutdown,
641*4882a593Smuzhiyun .trigger = mxs_saif_trigger,
642*4882a593Smuzhiyun .prepare = mxs_saif_prepare,
643*4882a593Smuzhiyun .hw_params = mxs_saif_hw_params,
644*4882a593Smuzhiyun .set_sysclk = mxs_saif_set_dai_sysclk,
645*4882a593Smuzhiyun .set_fmt = mxs_saif_set_dai_fmt,
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun
mxs_saif_dai_probe(struct snd_soc_dai * dai)648*4882a593Smuzhiyun static int mxs_saif_dai_probe(struct snd_soc_dai *dai)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun struct mxs_saif *saif = dev_get_drvdata(dai->dev);
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun snd_soc_dai_set_drvdata(dai, saif);
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun static struct snd_soc_dai_driver mxs_saif_dai = {
658*4882a593Smuzhiyun .name = "mxs-saif",
659*4882a593Smuzhiyun .probe = mxs_saif_dai_probe,
660*4882a593Smuzhiyun .playback = {
661*4882a593Smuzhiyun .channels_min = 2,
662*4882a593Smuzhiyun .channels_max = 2,
663*4882a593Smuzhiyun .rates = MXS_SAIF_RATES,
664*4882a593Smuzhiyun .formats = MXS_SAIF_FORMATS,
665*4882a593Smuzhiyun },
666*4882a593Smuzhiyun .capture = {
667*4882a593Smuzhiyun .channels_min = 2,
668*4882a593Smuzhiyun .channels_max = 2,
669*4882a593Smuzhiyun .rates = MXS_SAIF_RATES,
670*4882a593Smuzhiyun .formats = MXS_SAIF_FORMATS,
671*4882a593Smuzhiyun },
672*4882a593Smuzhiyun .ops = &mxs_saif_dai_ops,
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static const struct snd_soc_component_driver mxs_saif_component = {
676*4882a593Smuzhiyun .name = "mxs-saif",
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun
mxs_saif_irq(int irq,void * dev_id)679*4882a593Smuzhiyun static irqreturn_t mxs_saif_irq(int irq, void *dev_id)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun struct mxs_saif *saif = dev_id;
682*4882a593Smuzhiyun unsigned int stat;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun stat = __raw_readl(saif->base + SAIF_STAT);
685*4882a593Smuzhiyun if (!(stat & (BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ |
686*4882a593Smuzhiyun BM_SAIF_STAT_FIFO_OVERFLOW_IRQ)))
687*4882a593Smuzhiyun return IRQ_NONE;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun if (stat & BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ) {
690*4882a593Smuzhiyun dev_dbg(saif->dev, "underrun!!! %d\n", ++saif->fifo_underrun);
691*4882a593Smuzhiyun __raw_writel(BM_SAIF_STAT_FIFO_UNDERFLOW_IRQ,
692*4882a593Smuzhiyun saif->base + SAIF_STAT + MXS_CLR_ADDR);
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun if (stat & BM_SAIF_STAT_FIFO_OVERFLOW_IRQ) {
696*4882a593Smuzhiyun dev_dbg(saif->dev, "overrun!!! %d\n", ++saif->fifo_overrun);
697*4882a593Smuzhiyun __raw_writel(BM_SAIF_STAT_FIFO_OVERFLOW_IRQ,
698*4882a593Smuzhiyun saif->base + SAIF_STAT + MXS_CLR_ADDR);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun dev_dbg(saif->dev, "SAIF_CTRL %x SAIF_STAT %x\n",
702*4882a593Smuzhiyun __raw_readl(saif->base + SAIF_CTRL),
703*4882a593Smuzhiyun __raw_readl(saif->base + SAIF_STAT));
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun return IRQ_HANDLED;
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun
mxs_saif_mclk_init(struct platform_device * pdev)708*4882a593Smuzhiyun static int mxs_saif_mclk_init(struct platform_device *pdev)
709*4882a593Smuzhiyun {
710*4882a593Smuzhiyun struct mxs_saif *saif = platform_get_drvdata(pdev);
711*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
712*4882a593Smuzhiyun struct clk *clk;
713*4882a593Smuzhiyun int ret;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun clk = clk_register_divider(&pdev->dev, "mxs_saif_mclk",
716*4882a593Smuzhiyun __clk_get_name(saif->clk), 0,
717*4882a593Smuzhiyun saif->base + SAIF_CTRL,
718*4882a593Smuzhiyun BP_SAIF_CTRL_BITCLK_MULT_RATE, 3,
719*4882a593Smuzhiyun 0, NULL);
720*4882a593Smuzhiyun if (IS_ERR(clk)) {
721*4882a593Smuzhiyun ret = PTR_ERR(clk);
722*4882a593Smuzhiyun if (ret == -EEXIST)
723*4882a593Smuzhiyun return 0;
724*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register mclk: %d\n", ret);
725*4882a593Smuzhiyun return PTR_ERR(clk);
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun ret = of_clk_add_provider(np, of_clk_src_simple_get, clk);
729*4882a593Smuzhiyun if (ret)
730*4882a593Smuzhiyun return ret;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun return 0;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun
mxs_saif_probe(struct platform_device * pdev)735*4882a593Smuzhiyun static int mxs_saif_probe(struct platform_device *pdev)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
738*4882a593Smuzhiyun struct mxs_saif *saif;
739*4882a593Smuzhiyun int irq, ret;
740*4882a593Smuzhiyun struct device_node *master;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun saif = devm_kzalloc(&pdev->dev, sizeof(*saif), GFP_KERNEL);
743*4882a593Smuzhiyun if (!saif)
744*4882a593Smuzhiyun return -ENOMEM;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun ret = of_alias_get_id(np, "saif");
747*4882a593Smuzhiyun if (ret < 0)
748*4882a593Smuzhiyun return ret;
749*4882a593Smuzhiyun else
750*4882a593Smuzhiyun saif->id = ret;
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (saif->id >= ARRAY_SIZE(mxs_saif)) {
753*4882a593Smuzhiyun dev_err(&pdev->dev, "get wrong saif id\n");
754*4882a593Smuzhiyun return -EINVAL;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /*
758*4882a593Smuzhiyun * If there is no "fsl,saif-master" phandle, it's a saif
759*4882a593Smuzhiyun * master. Otherwise, it's a slave and its phandle points
760*4882a593Smuzhiyun * to the master.
761*4882a593Smuzhiyun */
762*4882a593Smuzhiyun master = of_parse_phandle(np, "fsl,saif-master", 0);
763*4882a593Smuzhiyun if (!master) {
764*4882a593Smuzhiyun saif->master_id = saif->id;
765*4882a593Smuzhiyun } else {
766*4882a593Smuzhiyun ret = of_alias_get_id(master, "saif");
767*4882a593Smuzhiyun of_node_put(master);
768*4882a593Smuzhiyun if (ret < 0)
769*4882a593Smuzhiyun return ret;
770*4882a593Smuzhiyun else
771*4882a593Smuzhiyun saif->master_id = ret;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (saif->master_id >= ARRAY_SIZE(mxs_saif)) {
774*4882a593Smuzhiyun dev_err(&pdev->dev, "get wrong master id\n");
775*4882a593Smuzhiyun return -EINVAL;
776*4882a593Smuzhiyun }
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun mxs_saif[saif->id] = saif;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun saif->clk = devm_clk_get(&pdev->dev, NULL);
782*4882a593Smuzhiyun if (IS_ERR(saif->clk)) {
783*4882a593Smuzhiyun ret = PTR_ERR(saif->clk);
784*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot get the clock: %d\n",
785*4882a593Smuzhiyun ret);
786*4882a593Smuzhiyun return ret;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun saif->base = devm_platform_ioremap_resource(pdev, 0);
790*4882a593Smuzhiyun if (IS_ERR(saif->base))
791*4882a593Smuzhiyun return PTR_ERR(saif->base);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
794*4882a593Smuzhiyun if (irq < 0)
795*4882a593Smuzhiyun return irq;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun saif->dev = &pdev->dev;
798*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, mxs_saif_irq, 0,
799*4882a593Smuzhiyun dev_name(&pdev->dev), saif);
800*4882a593Smuzhiyun if (ret) {
801*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to request irq\n");
802*4882a593Smuzhiyun return ret;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun platform_set_drvdata(pdev, saif);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* We only support saif0 being tx and clock master */
808*4882a593Smuzhiyun if (saif->id == 0) {
809*4882a593Smuzhiyun ret = mxs_saif_mclk_init(pdev);
810*4882a593Smuzhiyun if (ret)
811*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to init clocks\n");
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &mxs_saif_component,
815*4882a593Smuzhiyun &mxs_saif_dai, 1);
816*4882a593Smuzhiyun if (ret) {
817*4882a593Smuzhiyun dev_err(&pdev->dev, "register DAI failed\n");
818*4882a593Smuzhiyun return ret;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = mxs_pcm_platform_register(&pdev->dev);
822*4882a593Smuzhiyun if (ret) {
823*4882a593Smuzhiyun dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return 0;
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun static const struct of_device_id mxs_saif_dt_ids[] = {
831*4882a593Smuzhiyun { .compatible = "fsl,imx28-saif", },
832*4882a593Smuzhiyun { /* sentinel */ }
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mxs_saif_dt_ids);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static struct platform_driver mxs_saif_driver = {
837*4882a593Smuzhiyun .probe = mxs_saif_probe,
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun .driver = {
840*4882a593Smuzhiyun .name = "mxs-saif",
841*4882a593Smuzhiyun .of_match_table = mxs_saif_dt_ids,
842*4882a593Smuzhiyun },
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun module_platform_driver(mxs_saif_driver);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc.");
848*4882a593Smuzhiyun MODULE_DESCRIPTION("MXS ASoC SAIF driver");
849*4882a593Smuzhiyun MODULE_LICENSE("GPL");
850*4882a593Smuzhiyun MODULE_ALIAS("platform:mxs-saif");
851