xref: /OK3568_Linux_fs/kernel/sound/soc/meson/axg-toddr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun /* This driver implements the frontend capture DAI of AXG based SoCs */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <sound/pcm_params.h>
13*4882a593Smuzhiyun #include <sound/soc.h>
14*4882a593Smuzhiyun #include <sound/soc-dai.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "axg-fifo.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define CTRL0_TODDR_SEL_RESAMPLE	BIT(30)
19*4882a593Smuzhiyun #define CTRL0_TODDR_EXT_SIGNED		BIT(29)
20*4882a593Smuzhiyun #define CTRL0_TODDR_PP_MODE		BIT(28)
21*4882a593Smuzhiyun #define CTRL0_TODDR_SYNC_CH		BIT(27)
22*4882a593Smuzhiyun #define CTRL0_TODDR_TYPE_MASK		GENMASK(15, 13)
23*4882a593Smuzhiyun #define CTRL0_TODDR_TYPE(x)		((x) << 13)
24*4882a593Smuzhiyun #define CTRL0_TODDR_MSB_POS_MASK	GENMASK(12, 8)
25*4882a593Smuzhiyun #define CTRL0_TODDR_MSB_POS(x)		((x) << 8)
26*4882a593Smuzhiyun #define CTRL0_TODDR_LSB_POS_MASK	GENMASK(7, 3)
27*4882a593Smuzhiyun #define CTRL0_TODDR_LSB_POS(x)		((x) << 3)
28*4882a593Smuzhiyun #define CTRL1_TODDR_FORCE_FINISH	BIT(25)
29*4882a593Smuzhiyun #define CTRL1_SEL_SHIFT			28
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define TODDR_MSB_POS	31
32*4882a593Smuzhiyun 
axg_toddr_pcm_new(struct snd_soc_pcm_runtime * rtd,struct snd_soc_dai * dai)33*4882a593Smuzhiyun static int axg_toddr_pcm_new(struct snd_soc_pcm_runtime *rtd,
34*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	return axg_fifo_pcm_new(rtd, SNDRV_PCM_STREAM_CAPTURE);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
g12a_toddr_dai_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)39*4882a593Smuzhiyun static int g12a_toddr_dai_prepare(struct snd_pcm_substream *substream,
40*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct axg_fifo *fifo = snd_soc_dai_get_drvdata(dai);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* Reset the write pointer to the FIFO_INIT_ADDR */
45*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL1,
46*4882a593Smuzhiyun 			   CTRL1_TODDR_FORCE_FINISH, 0);
47*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL1,
48*4882a593Smuzhiyun 			   CTRL1_TODDR_FORCE_FINISH, CTRL1_TODDR_FORCE_FINISH);
49*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL1,
50*4882a593Smuzhiyun 			   CTRL1_TODDR_FORCE_FINISH, 0);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
axg_toddr_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)55*4882a593Smuzhiyun static int axg_toddr_dai_hw_params(struct snd_pcm_substream *substream,
56*4882a593Smuzhiyun 				   struct snd_pcm_hw_params *params,
57*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	struct axg_fifo *fifo = snd_soc_dai_get_drvdata(dai);
60*4882a593Smuzhiyun 	unsigned int type, width;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	switch (params_physical_width(params)) {
63*4882a593Smuzhiyun 	case 8:
64*4882a593Smuzhiyun 		type = 0; /* 8 samples of 8 bits */
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 	case 16:
67*4882a593Smuzhiyun 		type = 2; /* 4 samples of 16 bits - right justified */
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	case 32:
70*4882a593Smuzhiyun 		type = 4; /* 2 samples of 32 bits - right justified */
71*4882a593Smuzhiyun 		break;
72*4882a593Smuzhiyun 	default:
73*4882a593Smuzhiyun 		return -EINVAL;
74*4882a593Smuzhiyun 	}
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	width = params_width(params);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL0,
79*4882a593Smuzhiyun 			   CTRL0_TODDR_TYPE_MASK |
80*4882a593Smuzhiyun 			   CTRL0_TODDR_MSB_POS_MASK |
81*4882a593Smuzhiyun 			   CTRL0_TODDR_LSB_POS_MASK,
82*4882a593Smuzhiyun 			   CTRL0_TODDR_TYPE(type) |
83*4882a593Smuzhiyun 			   CTRL0_TODDR_MSB_POS(TODDR_MSB_POS) |
84*4882a593Smuzhiyun 			   CTRL0_TODDR_LSB_POS(TODDR_MSB_POS - (width - 1)));
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
axg_toddr_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)89*4882a593Smuzhiyun static int axg_toddr_dai_startup(struct snd_pcm_substream *substream,
90*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct axg_fifo *fifo = snd_soc_dai_get_drvdata(dai);
93*4882a593Smuzhiyun 	int ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	/* Enable pclk to access registers and clock the fifo ip */
96*4882a593Smuzhiyun 	ret = clk_prepare_enable(fifo->pclk);
97*4882a593Smuzhiyun 	if (ret)
98*4882a593Smuzhiyun 		return ret;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Select orginal data - resampling not supported ATM */
101*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL0, CTRL0_TODDR_SEL_RESAMPLE, 0);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Only signed format are supported ATM */
104*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL0, CTRL0_TODDR_EXT_SIGNED,
105*4882a593Smuzhiyun 			   CTRL0_TODDR_EXT_SIGNED);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Apply single buffer mode to the interface */
108*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL0, CTRL0_TODDR_PP_MODE, 0);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
axg_toddr_dai_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)113*4882a593Smuzhiyun static void axg_toddr_dai_shutdown(struct snd_pcm_substream *substream,
114*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	struct axg_fifo *fifo = snd_soc_dai_get_drvdata(dai);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	clk_disable_unprepare(fifo->pclk);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const struct snd_soc_dai_ops axg_toddr_ops = {
122*4882a593Smuzhiyun 	.hw_params	= axg_toddr_dai_hw_params,
123*4882a593Smuzhiyun 	.startup	= axg_toddr_dai_startup,
124*4882a593Smuzhiyun 	.shutdown	= axg_toddr_dai_shutdown,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static struct snd_soc_dai_driver axg_toddr_dai_drv = {
128*4882a593Smuzhiyun 	.name = "TODDR",
129*4882a593Smuzhiyun 	.capture = {
130*4882a593Smuzhiyun 		.stream_name	= "Capture",
131*4882a593Smuzhiyun 		.channels_min	= 1,
132*4882a593Smuzhiyun 		.channels_max	= AXG_FIFO_CH_MAX,
133*4882a593Smuzhiyun 		.rates		= AXG_FIFO_RATES,
134*4882a593Smuzhiyun 		.formats	= AXG_FIFO_FORMATS,
135*4882a593Smuzhiyun 	},
136*4882a593Smuzhiyun 	.ops		= &axg_toddr_ops,
137*4882a593Smuzhiyun 	.pcm_new	= axg_toddr_pcm_new,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const char * const axg_toddr_sel_texts[] = {
141*4882a593Smuzhiyun 	"IN 0", "IN 1", "IN 2", "IN 3", "IN 4", "IN 5", "IN 6", "IN 7"
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(axg_toddr_sel_enum, FIFO_CTRL0, CTRL0_SEL_SHIFT,
145*4882a593Smuzhiyun 			    axg_toddr_sel_texts);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static const struct snd_kcontrol_new axg_toddr_in_mux =
148*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Input Source", axg_toddr_sel_enum);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static const struct snd_soc_dapm_widget axg_toddr_dapm_widgets[] = {
151*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SRC SEL", SND_SOC_NOPM, 0, 0, &axg_toddr_in_mux),
152*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 0", NULL, 0, SND_SOC_NOPM, 0, 0),
153*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 1", NULL, 0, SND_SOC_NOPM, 0, 0),
154*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 2", NULL, 0, SND_SOC_NOPM, 0, 0),
155*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 3", NULL, 0, SND_SOC_NOPM, 0, 0),
156*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 4", NULL, 0, SND_SOC_NOPM, 0, 0),
157*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 5", NULL, 0, SND_SOC_NOPM, 0, 0),
158*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 6", NULL, 0, SND_SOC_NOPM, 0, 0),
159*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 7", NULL, 0, SND_SOC_NOPM, 0, 0),
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static const struct snd_soc_dapm_route axg_toddr_dapm_routes[] = {
163*4882a593Smuzhiyun 	{ "Capture", NULL, "SRC SEL" },
164*4882a593Smuzhiyun 	{ "SRC SEL", "IN 0", "IN 0" },
165*4882a593Smuzhiyun 	{ "SRC SEL", "IN 1", "IN 1" },
166*4882a593Smuzhiyun 	{ "SRC SEL", "IN 2", "IN 2" },
167*4882a593Smuzhiyun 	{ "SRC SEL", "IN 3", "IN 3" },
168*4882a593Smuzhiyun 	{ "SRC SEL", "IN 4", "IN 4" },
169*4882a593Smuzhiyun 	{ "SRC SEL", "IN 5", "IN 5" },
170*4882a593Smuzhiyun 	{ "SRC SEL", "IN 6", "IN 6" },
171*4882a593Smuzhiyun 	{ "SRC SEL", "IN 7", "IN 7" },
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const struct snd_soc_component_driver axg_toddr_component_drv = {
175*4882a593Smuzhiyun 	.dapm_widgets		= axg_toddr_dapm_widgets,
176*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(axg_toddr_dapm_widgets),
177*4882a593Smuzhiyun 	.dapm_routes		= axg_toddr_dapm_routes,
178*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(axg_toddr_dapm_routes),
179*4882a593Smuzhiyun 	.open			= axg_fifo_pcm_open,
180*4882a593Smuzhiyun 	.close			= axg_fifo_pcm_close,
181*4882a593Smuzhiyun 	.hw_params		= axg_fifo_pcm_hw_params,
182*4882a593Smuzhiyun 	.hw_free		= axg_fifo_pcm_hw_free,
183*4882a593Smuzhiyun 	.pointer		= axg_fifo_pcm_pointer,
184*4882a593Smuzhiyun 	.trigger		= axg_fifo_pcm_trigger,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const struct axg_fifo_match_data axg_toddr_match_data = {
188*4882a593Smuzhiyun 	.field_threshold	= REG_FIELD(FIFO_CTRL1, 16, 23),
189*4882a593Smuzhiyun 	.component_drv		= &axg_toddr_component_drv,
190*4882a593Smuzhiyun 	.dai_drv		= &axg_toddr_dai_drv
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
g12a_toddr_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)193*4882a593Smuzhiyun static int g12a_toddr_dai_startup(struct snd_pcm_substream *substream,
194*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct axg_fifo *fifo = snd_soc_dai_get_drvdata(dai);
197*4882a593Smuzhiyun 	int ret;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	ret = axg_toddr_dai_startup(substream, dai);
200*4882a593Smuzhiyun 	if (ret)
201*4882a593Smuzhiyun 		return ret;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/*
204*4882a593Smuzhiyun 	 * Make sure the first channel ends up in the at beginning of the output
205*4882a593Smuzhiyun 	 * As weird as it looks, without this the first channel may be misplaced
206*4882a593Smuzhiyun 	 * in memory, with a random shift of 2 channels.
207*4882a593Smuzhiyun 	 */
208*4882a593Smuzhiyun 	regmap_update_bits(fifo->map, FIFO_CTRL0, CTRL0_TODDR_SYNC_CH,
209*4882a593Smuzhiyun 			   CTRL0_TODDR_SYNC_CH);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const struct snd_soc_dai_ops g12a_toddr_ops = {
215*4882a593Smuzhiyun 	.prepare	= g12a_toddr_dai_prepare,
216*4882a593Smuzhiyun 	.hw_params	= axg_toddr_dai_hw_params,
217*4882a593Smuzhiyun 	.startup	= g12a_toddr_dai_startup,
218*4882a593Smuzhiyun 	.shutdown	= axg_toddr_dai_shutdown,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun static struct snd_soc_dai_driver g12a_toddr_dai_drv = {
222*4882a593Smuzhiyun 	.name = "TODDR",
223*4882a593Smuzhiyun 	.capture = {
224*4882a593Smuzhiyun 		.stream_name	= "Capture",
225*4882a593Smuzhiyun 		.channels_min	= 1,
226*4882a593Smuzhiyun 		.channels_max	= AXG_FIFO_CH_MAX,
227*4882a593Smuzhiyun 		.rates		= AXG_FIFO_RATES,
228*4882a593Smuzhiyun 		.formats	= AXG_FIFO_FORMATS,
229*4882a593Smuzhiyun 	},
230*4882a593Smuzhiyun 	.ops		= &g12a_toddr_ops,
231*4882a593Smuzhiyun 	.pcm_new	= axg_toddr_pcm_new,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static const struct snd_soc_component_driver g12a_toddr_component_drv = {
235*4882a593Smuzhiyun 	.dapm_widgets		= axg_toddr_dapm_widgets,
236*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(axg_toddr_dapm_widgets),
237*4882a593Smuzhiyun 	.dapm_routes		= axg_toddr_dapm_routes,
238*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(axg_toddr_dapm_routes),
239*4882a593Smuzhiyun 	.open			= axg_fifo_pcm_open,
240*4882a593Smuzhiyun 	.close			= axg_fifo_pcm_close,
241*4882a593Smuzhiyun 	.hw_params		= g12a_fifo_pcm_hw_params,
242*4882a593Smuzhiyun 	.hw_free		= axg_fifo_pcm_hw_free,
243*4882a593Smuzhiyun 	.pointer		= axg_fifo_pcm_pointer,
244*4882a593Smuzhiyun 	.trigger		= axg_fifo_pcm_trigger,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static const struct axg_fifo_match_data g12a_toddr_match_data = {
248*4882a593Smuzhiyun 	.field_threshold	= REG_FIELD(FIFO_CTRL1, 16, 23),
249*4882a593Smuzhiyun 	.component_drv		= &g12a_toddr_component_drv,
250*4882a593Smuzhiyun 	.dai_drv		= &g12a_toddr_dai_drv
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const char * const sm1_toddr_sel_texts[] = {
254*4882a593Smuzhiyun 	"IN 0", "IN 1", "IN 2",  "IN 3",  "IN 4",  "IN 5",  "IN 6",  "IN 7",
255*4882a593Smuzhiyun 	"IN 8", "IN 9", "IN 10", "IN 11", "IN 12", "IN 13", "IN 14", "IN 15"
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(sm1_toddr_sel_enum, FIFO_CTRL1, CTRL1_SEL_SHIFT,
259*4882a593Smuzhiyun 			    sm1_toddr_sel_texts);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun static const struct snd_kcontrol_new sm1_toddr_in_mux =
262*4882a593Smuzhiyun 	SOC_DAPM_ENUM("Input Source", sm1_toddr_sel_enum);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun static const struct snd_soc_dapm_widget sm1_toddr_dapm_widgets[] = {
265*4882a593Smuzhiyun 	SND_SOC_DAPM_MUX("SRC SEL", SND_SOC_NOPM, 0, 0, &sm1_toddr_in_mux),
266*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 0",  NULL, 0, SND_SOC_NOPM, 0, 0),
267*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 1",  NULL, 0, SND_SOC_NOPM, 0, 0),
268*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 2",  NULL, 0, SND_SOC_NOPM, 0, 0),
269*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 3",  NULL, 0, SND_SOC_NOPM, 0, 0),
270*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 4",  NULL, 0, SND_SOC_NOPM, 0, 0),
271*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 5",  NULL, 0, SND_SOC_NOPM, 0, 0),
272*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 6",  NULL, 0, SND_SOC_NOPM, 0, 0),
273*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 7",  NULL, 0, SND_SOC_NOPM, 0, 0),
274*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 8",  NULL, 0, SND_SOC_NOPM, 0, 0),
275*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 9",  NULL, 0, SND_SOC_NOPM, 0, 0),
276*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 10", NULL, 0, SND_SOC_NOPM, 0, 0),
277*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 11", NULL, 0, SND_SOC_NOPM, 0, 0),
278*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 12", NULL, 0, SND_SOC_NOPM, 0, 0),
279*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 13", NULL, 0, SND_SOC_NOPM, 0, 0),
280*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 14", NULL, 0, SND_SOC_NOPM, 0, 0),
281*4882a593Smuzhiyun 	SND_SOC_DAPM_AIF_IN("IN 15", NULL, 0, SND_SOC_NOPM, 0, 0),
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct snd_soc_dapm_route sm1_toddr_dapm_routes[] = {
285*4882a593Smuzhiyun 	{ "Capture", NULL, "SRC SEL" },
286*4882a593Smuzhiyun 	{ "SRC SEL", "IN 0",  "IN 0" },
287*4882a593Smuzhiyun 	{ "SRC SEL", "IN 1",  "IN 1" },
288*4882a593Smuzhiyun 	{ "SRC SEL", "IN 2",  "IN 2" },
289*4882a593Smuzhiyun 	{ "SRC SEL", "IN 3",  "IN 3" },
290*4882a593Smuzhiyun 	{ "SRC SEL", "IN 4",  "IN 4" },
291*4882a593Smuzhiyun 	{ "SRC SEL", "IN 5",  "IN 5" },
292*4882a593Smuzhiyun 	{ "SRC SEL", "IN 6",  "IN 6" },
293*4882a593Smuzhiyun 	{ "SRC SEL", "IN 7",  "IN 7" },
294*4882a593Smuzhiyun 	{ "SRC SEL", "IN 8",  "IN 8" },
295*4882a593Smuzhiyun 	{ "SRC SEL", "IN 9",  "IN 9" },
296*4882a593Smuzhiyun 	{ "SRC SEL", "IN 10", "IN 10" },
297*4882a593Smuzhiyun 	{ "SRC SEL", "IN 11", "IN 11" },
298*4882a593Smuzhiyun 	{ "SRC SEL", "IN 12", "IN 12" },
299*4882a593Smuzhiyun 	{ "SRC SEL", "IN 13", "IN 13" },
300*4882a593Smuzhiyun 	{ "SRC SEL", "IN 14", "IN 14" },
301*4882a593Smuzhiyun 	{ "SRC SEL", "IN 15", "IN 15" },
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static const struct snd_soc_component_driver sm1_toddr_component_drv = {
305*4882a593Smuzhiyun 	.dapm_widgets		= sm1_toddr_dapm_widgets,
306*4882a593Smuzhiyun 	.num_dapm_widgets	= ARRAY_SIZE(sm1_toddr_dapm_widgets),
307*4882a593Smuzhiyun 	.dapm_routes		= sm1_toddr_dapm_routes,
308*4882a593Smuzhiyun 	.num_dapm_routes	= ARRAY_SIZE(sm1_toddr_dapm_routes),
309*4882a593Smuzhiyun 	.open			= axg_fifo_pcm_open,
310*4882a593Smuzhiyun 	.close			= axg_fifo_pcm_close,
311*4882a593Smuzhiyun 	.hw_params		= g12a_fifo_pcm_hw_params,
312*4882a593Smuzhiyun 	.hw_free		= axg_fifo_pcm_hw_free,
313*4882a593Smuzhiyun 	.pointer		= axg_fifo_pcm_pointer,
314*4882a593Smuzhiyun 	.trigger		= axg_fifo_pcm_trigger,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun static const struct axg_fifo_match_data sm1_toddr_match_data = {
318*4882a593Smuzhiyun 	.field_threshold	= REG_FIELD(FIFO_CTRL1, 12, 23),
319*4882a593Smuzhiyun 	.component_drv		= &sm1_toddr_component_drv,
320*4882a593Smuzhiyun 	.dai_drv		= &g12a_toddr_dai_drv
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static const struct of_device_id axg_toddr_of_match[] = {
324*4882a593Smuzhiyun 	{
325*4882a593Smuzhiyun 		.compatible = "amlogic,axg-toddr",
326*4882a593Smuzhiyun 		.data = &axg_toddr_match_data,
327*4882a593Smuzhiyun 	}, {
328*4882a593Smuzhiyun 		.compatible = "amlogic,g12a-toddr",
329*4882a593Smuzhiyun 		.data = &g12a_toddr_match_data,
330*4882a593Smuzhiyun 	}, {
331*4882a593Smuzhiyun 		.compatible = "amlogic,sm1-toddr",
332*4882a593Smuzhiyun 		.data = &sm1_toddr_match_data,
333*4882a593Smuzhiyun 	}, {}
334*4882a593Smuzhiyun };
335*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axg_toddr_of_match);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static struct platform_driver axg_toddr_pdrv = {
338*4882a593Smuzhiyun 	.probe = axg_fifo_probe,
339*4882a593Smuzhiyun 	.driver = {
340*4882a593Smuzhiyun 		.name = "axg-toddr",
341*4882a593Smuzhiyun 		.of_match_table = axg_toddr_of_match,
342*4882a593Smuzhiyun 	},
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun module_platform_driver(axg_toddr_pdrv);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG capture fifo driver");
347*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
348*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
349