1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/module.h>
7*4882a593Smuzhiyun #include <linux/of_platform.h>
8*4882a593Smuzhiyun #include <linux/regmap.h>
9*4882a593Smuzhiyun #include <sound/soc.h>
10*4882a593Smuzhiyun #include <sound/soc-dai.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "axg-tdm-formatter.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define TDMIN_CTRL 0x00
15*4882a593Smuzhiyun #define TDMIN_CTRL_ENABLE BIT(31)
16*4882a593Smuzhiyun #define TDMIN_CTRL_I2S_MODE BIT(30)
17*4882a593Smuzhiyun #define TDMIN_CTRL_RST_OUT BIT(29)
18*4882a593Smuzhiyun #define TDMIN_CTRL_RST_IN BIT(28)
19*4882a593Smuzhiyun #define TDMIN_CTRL_WS_INV BIT(25)
20*4882a593Smuzhiyun #define TDMIN_CTRL_SEL_SHIFT 20
21*4882a593Smuzhiyun #define TDMIN_CTRL_IN_BIT_SKEW_MASK GENMASK(18, 16)
22*4882a593Smuzhiyun #define TDMIN_CTRL_IN_BIT_SKEW(x) ((x) << 16)
23*4882a593Smuzhiyun #define TDMIN_CTRL_LSB_FIRST BIT(5)
24*4882a593Smuzhiyun #define TDMIN_CTRL_BITNUM_MASK GENMASK(4, 0)
25*4882a593Smuzhiyun #define TDMIN_CTRL_BITNUM(x) ((x) << 0)
26*4882a593Smuzhiyun #define TDMIN_SWAP 0x04
27*4882a593Smuzhiyun #define TDMIN_MASK0 0x08
28*4882a593Smuzhiyun #define TDMIN_MASK1 0x0c
29*4882a593Smuzhiyun #define TDMIN_MASK2 0x10
30*4882a593Smuzhiyun #define TDMIN_MASK3 0x14
31*4882a593Smuzhiyun #define TDMIN_STAT 0x18
32*4882a593Smuzhiyun #define TDMIN_MUTE_VAL 0x1c
33*4882a593Smuzhiyun #define TDMIN_MUTE0 0x20
34*4882a593Smuzhiyun #define TDMIN_MUTE1 0x24
35*4882a593Smuzhiyun #define TDMIN_MUTE2 0x28
36*4882a593Smuzhiyun #define TDMIN_MUTE3 0x2c
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const struct regmap_config axg_tdmin_regmap_cfg = {
39*4882a593Smuzhiyun .reg_bits = 32,
40*4882a593Smuzhiyun .val_bits = 32,
41*4882a593Smuzhiyun .reg_stride = 4,
42*4882a593Smuzhiyun .max_register = TDMIN_MUTE3,
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun static const char * const axg_tdmin_sel_texts[] = {
46*4882a593Smuzhiyun "IN 0", "IN 1", "IN 2", "IN 3", "IN 4", "IN 5", "IN 6", "IN 7",
47*4882a593Smuzhiyun "IN 8", "IN 9", "IN 10", "IN 11", "IN 12", "IN 13", "IN 14", "IN 15",
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Change to special mux control to reset dapm */
51*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(axg_tdmin_sel_enum, TDMIN_CTRL,
52*4882a593Smuzhiyun TDMIN_CTRL_SEL_SHIFT, axg_tdmin_sel_texts);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const struct snd_kcontrol_new axg_tdmin_in_mux =
55*4882a593Smuzhiyun SOC_DAPM_ENUM("Input Source", axg_tdmin_sel_enum);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun static struct snd_soc_dai *
axg_tdmin_get_be(struct snd_soc_dapm_widget * w)58*4882a593Smuzhiyun axg_tdmin_get_be(struct snd_soc_dapm_widget *w)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct snd_soc_dapm_path *p = NULL;
61*4882a593Smuzhiyun struct snd_soc_dai *be;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun snd_soc_dapm_widget_for_each_source_path(w, p) {
64*4882a593Smuzhiyun if (!p->connect)
65*4882a593Smuzhiyun continue;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (p->source->id == snd_soc_dapm_dai_out)
68*4882a593Smuzhiyun return (struct snd_soc_dai *)p->source->priv;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun be = axg_tdmin_get_be(p->source);
71*4882a593Smuzhiyun if (be)
72*4882a593Smuzhiyun return be;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return NULL;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct axg_tdm_stream *
axg_tdmin_get_tdm_stream(struct snd_soc_dapm_widget * w)79*4882a593Smuzhiyun axg_tdmin_get_tdm_stream(struct snd_soc_dapm_widget *w)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun struct snd_soc_dai *be = axg_tdmin_get_be(w);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (!be)
84*4882a593Smuzhiyun return NULL;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return be->capture_dma_data;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
axg_tdmin_enable(struct regmap * map)89*4882a593Smuzhiyun static void axg_tdmin_enable(struct regmap *map)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun /* Apply both reset */
92*4882a593Smuzhiyun regmap_update_bits(map, TDMIN_CTRL,
93*4882a593Smuzhiyun TDMIN_CTRL_RST_OUT | TDMIN_CTRL_RST_IN, 0);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Clear out reset before in reset */
96*4882a593Smuzhiyun regmap_update_bits(map, TDMIN_CTRL,
97*4882a593Smuzhiyun TDMIN_CTRL_RST_OUT, TDMIN_CTRL_RST_OUT);
98*4882a593Smuzhiyun regmap_update_bits(map, TDMIN_CTRL,
99*4882a593Smuzhiyun TDMIN_CTRL_RST_IN, TDMIN_CTRL_RST_IN);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Actually enable tdmin */
102*4882a593Smuzhiyun regmap_update_bits(map, TDMIN_CTRL,
103*4882a593Smuzhiyun TDMIN_CTRL_ENABLE, TDMIN_CTRL_ENABLE);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
axg_tdmin_disable(struct regmap * map)106*4882a593Smuzhiyun static void axg_tdmin_disable(struct regmap *map)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun regmap_update_bits(map, TDMIN_CTRL, TDMIN_CTRL_ENABLE, 0);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
axg_tdmin_prepare(struct regmap * map,const struct axg_tdm_formatter_hw * quirks,struct axg_tdm_stream * ts)111*4882a593Smuzhiyun static int axg_tdmin_prepare(struct regmap *map,
112*4882a593Smuzhiyun const struct axg_tdm_formatter_hw *quirks,
113*4882a593Smuzhiyun struct axg_tdm_stream *ts)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun unsigned int val, skew = quirks->skew_offset;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Set stream skew */
118*4882a593Smuzhiyun switch (ts->iface->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
119*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
120*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
121*4882a593Smuzhiyun skew += 1;
122*4882a593Smuzhiyun break;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
125*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun default:
129*4882a593Smuzhiyun pr_err("Unsupported format: %u\n",
130*4882a593Smuzhiyun ts->iface->fmt & SND_SOC_DAIFMT_FORMAT_MASK);
131*4882a593Smuzhiyun return -EINVAL;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun val = TDMIN_CTRL_IN_BIT_SKEW(skew);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Set stream format mode */
137*4882a593Smuzhiyun switch (ts->iface->fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
138*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
139*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
140*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
141*4882a593Smuzhiyun val |= TDMIN_CTRL_I2S_MODE;
142*4882a593Smuzhiyun break;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* If the sample clock is inverted, invert it back for the formatter */
146*4882a593Smuzhiyun if (axg_tdm_lrclk_invert(ts->iface->fmt))
147*4882a593Smuzhiyun val |= TDMIN_CTRL_WS_INV;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Set the slot width */
150*4882a593Smuzhiyun val |= TDMIN_CTRL_BITNUM(ts->iface->slot_width - 1);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * The following also reset LSB_FIRST which result in the formatter
154*4882a593Smuzhiyun * placing the first bit received at bit 31
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun regmap_update_bits(map, TDMIN_CTRL,
157*4882a593Smuzhiyun (TDMIN_CTRL_IN_BIT_SKEW_MASK | TDMIN_CTRL_WS_INV |
158*4882a593Smuzhiyun TDMIN_CTRL_I2S_MODE | TDMIN_CTRL_LSB_FIRST |
159*4882a593Smuzhiyun TDMIN_CTRL_BITNUM_MASK), val);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Set static swap mask configuration */
162*4882a593Smuzhiyun regmap_write(map, TDMIN_SWAP, 0x76543210);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return axg_tdm_formatter_set_channel_masks(map, ts, TDMIN_MASK0);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun static const struct snd_soc_dapm_widget axg_tdmin_dapm_widgets[] = {
168*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 0", NULL, 0, SND_SOC_NOPM, 0, 0),
169*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 1", NULL, 0, SND_SOC_NOPM, 0, 0),
170*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 2", NULL, 0, SND_SOC_NOPM, 0, 0),
171*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 3", NULL, 0, SND_SOC_NOPM, 0, 0),
172*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 4", NULL, 0, SND_SOC_NOPM, 0, 0),
173*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 5", NULL, 0, SND_SOC_NOPM, 0, 0),
174*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 6", NULL, 0, SND_SOC_NOPM, 0, 0),
175*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 7", NULL, 0, SND_SOC_NOPM, 0, 0),
176*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 8", NULL, 0, SND_SOC_NOPM, 0, 0),
177*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 9", NULL, 0, SND_SOC_NOPM, 0, 0),
178*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 10", NULL, 0, SND_SOC_NOPM, 0, 0),
179*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 11", NULL, 0, SND_SOC_NOPM, 0, 0),
180*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 12", NULL, 0, SND_SOC_NOPM, 0, 0),
181*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 13", NULL, 0, SND_SOC_NOPM, 0, 0),
182*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 14", NULL, 0, SND_SOC_NOPM, 0, 0),
183*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 15", NULL, 0, SND_SOC_NOPM, 0, 0),
184*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SRC SEL", SND_SOC_NOPM, 0, 0, &axg_tdmin_in_mux),
185*4882a593Smuzhiyun SND_SOC_DAPM_PGA_E("DEC", SND_SOC_NOPM, 0, 0, NULL, 0,
186*4882a593Smuzhiyun axg_tdm_formatter_event,
187*4882a593Smuzhiyun (SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD)),
188*4882a593Smuzhiyun SND_SOC_DAPM_AIF_OUT("OUT", NULL, 0, SND_SOC_NOPM, 0, 0),
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct snd_soc_dapm_route axg_tdmin_dapm_routes[] = {
192*4882a593Smuzhiyun { "SRC SEL", "IN 0", "IN 0" },
193*4882a593Smuzhiyun { "SRC SEL", "IN 1", "IN 1" },
194*4882a593Smuzhiyun { "SRC SEL", "IN 2", "IN 2" },
195*4882a593Smuzhiyun { "SRC SEL", "IN 3", "IN 3" },
196*4882a593Smuzhiyun { "SRC SEL", "IN 4", "IN 4" },
197*4882a593Smuzhiyun { "SRC SEL", "IN 5", "IN 5" },
198*4882a593Smuzhiyun { "SRC SEL", "IN 6", "IN 6" },
199*4882a593Smuzhiyun { "SRC SEL", "IN 7", "IN 7" },
200*4882a593Smuzhiyun { "SRC SEL", "IN 8", "IN 8" },
201*4882a593Smuzhiyun { "SRC SEL", "IN 9", "IN 9" },
202*4882a593Smuzhiyun { "SRC SEL", "IN 10", "IN 10" },
203*4882a593Smuzhiyun { "SRC SEL", "IN 11", "IN 11" },
204*4882a593Smuzhiyun { "SRC SEL", "IN 12", "IN 12" },
205*4882a593Smuzhiyun { "SRC SEL", "IN 13", "IN 13" },
206*4882a593Smuzhiyun { "SRC SEL", "IN 14", "IN 14" },
207*4882a593Smuzhiyun { "SRC SEL", "IN 15", "IN 15" },
208*4882a593Smuzhiyun { "DEC", NULL, "SRC SEL" },
209*4882a593Smuzhiyun { "OUT", NULL, "DEC" },
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun static const struct snd_soc_component_driver axg_tdmin_component_drv = {
213*4882a593Smuzhiyun .dapm_widgets = axg_tdmin_dapm_widgets,
214*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(axg_tdmin_dapm_widgets),
215*4882a593Smuzhiyun .dapm_routes = axg_tdmin_dapm_routes,
216*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(axg_tdmin_dapm_routes),
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct axg_tdm_formatter_ops axg_tdmin_ops = {
220*4882a593Smuzhiyun .get_stream = axg_tdmin_get_tdm_stream,
221*4882a593Smuzhiyun .prepare = axg_tdmin_prepare,
222*4882a593Smuzhiyun .enable = axg_tdmin_enable,
223*4882a593Smuzhiyun .disable = axg_tdmin_disable,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct axg_tdm_formatter_driver axg_tdmin_drv = {
227*4882a593Smuzhiyun .component_drv = &axg_tdmin_component_drv,
228*4882a593Smuzhiyun .regmap_cfg = &axg_tdmin_regmap_cfg,
229*4882a593Smuzhiyun .ops = &axg_tdmin_ops,
230*4882a593Smuzhiyun .quirks = &(const struct axg_tdm_formatter_hw) {
231*4882a593Smuzhiyun .skew_offset = 3,
232*4882a593Smuzhiyun },
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const struct of_device_id axg_tdmin_of_match[] = {
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun .compatible = "amlogic,axg-tdmin",
238*4882a593Smuzhiyun .data = &axg_tdmin_drv,
239*4882a593Smuzhiyun }, {
240*4882a593Smuzhiyun .compatible = "amlogic,g12a-tdmin",
241*4882a593Smuzhiyun .data = &axg_tdmin_drv,
242*4882a593Smuzhiyun }, {
243*4882a593Smuzhiyun .compatible = "amlogic,sm1-tdmin",
244*4882a593Smuzhiyun .data = &axg_tdmin_drv,
245*4882a593Smuzhiyun }, {}
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axg_tdmin_of_match);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun static struct platform_driver axg_tdmin_pdrv = {
250*4882a593Smuzhiyun .probe = axg_tdm_formatter_probe,
251*4882a593Smuzhiyun .driver = {
252*4882a593Smuzhiyun .name = "axg-tdmin",
253*4882a593Smuzhiyun .of_match_table = axg_tdmin_of_match,
254*4882a593Smuzhiyun },
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun module_platform_driver(axg_tdmin_pdrv);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG TDM input formatter driver");
259*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
260*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
261