1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of_platform.h>
9*4882a593Smuzhiyun #include <linux/regmap.h>
10*4882a593Smuzhiyun #include <sound/soc.h>
11*4882a593Smuzhiyun #include <sound/soc-dai.h>
12*4882a593Smuzhiyun #include <sound/pcm_params.h>
13*4882a593Smuzhiyun #include <sound/pcm_iec958.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * NOTE:
17*4882a593Smuzhiyun * The meaning of bits SPDIFOUT_CTRL0_XXX_SEL is actually the opposite
18*4882a593Smuzhiyun * of what the documentation says. Manual control on V, U and C bits is
19*4882a593Smuzhiyun * applied when the related sel bits are cleared
20*4882a593Smuzhiyun */
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define SPDIFOUT_STAT 0x00
23*4882a593Smuzhiyun #define SPDIFOUT_GAIN0 0x04
24*4882a593Smuzhiyun #define SPDIFOUT_GAIN1 0x08
25*4882a593Smuzhiyun #define SPDIFOUT_CTRL0 0x0c
26*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_EN BIT(31)
27*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_RST_OUT BIT(29)
28*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_RST_IN BIT(28)
29*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_USEL BIT(26)
30*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_USET BIT(25)
31*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_CHSTS_SEL BIT(24)
32*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_DATA_SEL BIT(20)
33*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_MSB_FIRST BIT(19)
34*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_VSEL BIT(18)
35*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_VSET BIT(17)
36*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_MASK_MASK GENMASK(11, 4)
37*4882a593Smuzhiyun #define SPDIFOUT_CTRL0_MASK(x) ((x) << 4)
38*4882a593Smuzhiyun #define SPDIFOUT_CTRL1 0x10
39*4882a593Smuzhiyun #define SPDIFOUT_CTRL1_MSB_POS_MASK GENMASK(12, 8)
40*4882a593Smuzhiyun #define SPDIFOUT_CTRL1_MSB_POS(x) ((x) << 8)
41*4882a593Smuzhiyun #define SPDIFOUT_CTRL1_TYPE_MASK GENMASK(6, 4)
42*4882a593Smuzhiyun #define SPDIFOUT_CTRL1_TYPE(x) ((x) << 4)
43*4882a593Smuzhiyun #define SPDIFOUT_PREAMB 0x14
44*4882a593Smuzhiyun #define SPDIFOUT_SWAP 0x18
45*4882a593Smuzhiyun #define SPDIFOUT_CHSTS0 0x1c
46*4882a593Smuzhiyun #define SPDIFOUT_CHSTS1 0x20
47*4882a593Smuzhiyun #define SPDIFOUT_CHSTS2 0x24
48*4882a593Smuzhiyun #define SPDIFOUT_CHSTS3 0x28
49*4882a593Smuzhiyun #define SPDIFOUT_CHSTS4 0x2c
50*4882a593Smuzhiyun #define SPDIFOUT_CHSTS5 0x30
51*4882a593Smuzhiyun #define SPDIFOUT_CHSTS6 0x34
52*4882a593Smuzhiyun #define SPDIFOUT_CHSTS7 0x38
53*4882a593Smuzhiyun #define SPDIFOUT_CHSTS8 0x3c
54*4882a593Smuzhiyun #define SPDIFOUT_CHSTS9 0x40
55*4882a593Smuzhiyun #define SPDIFOUT_CHSTSA 0x44
56*4882a593Smuzhiyun #define SPDIFOUT_CHSTSB 0x48
57*4882a593Smuzhiyun #define SPDIFOUT_MUTE_VAL 0x4c
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun struct axg_spdifout {
60*4882a593Smuzhiyun struct regmap *map;
61*4882a593Smuzhiyun struct clk *mclk;
62*4882a593Smuzhiyun struct clk *pclk;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
axg_spdifout_enable(struct regmap * map)65*4882a593Smuzhiyun static void axg_spdifout_enable(struct regmap *map)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun /* Apply both reset */
68*4882a593Smuzhiyun regmap_update_bits(map, SPDIFOUT_CTRL0,
69*4882a593Smuzhiyun SPDIFOUT_CTRL0_RST_OUT | SPDIFOUT_CTRL0_RST_IN,
70*4882a593Smuzhiyun 0);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Clear out reset before in reset */
73*4882a593Smuzhiyun regmap_update_bits(map, SPDIFOUT_CTRL0,
74*4882a593Smuzhiyun SPDIFOUT_CTRL0_RST_OUT, SPDIFOUT_CTRL0_RST_OUT);
75*4882a593Smuzhiyun regmap_update_bits(map, SPDIFOUT_CTRL0,
76*4882a593Smuzhiyun SPDIFOUT_CTRL0_RST_IN, SPDIFOUT_CTRL0_RST_IN);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Enable spdifout */
79*4882a593Smuzhiyun regmap_update_bits(map, SPDIFOUT_CTRL0, SPDIFOUT_CTRL0_EN,
80*4882a593Smuzhiyun SPDIFOUT_CTRL0_EN);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
axg_spdifout_disable(struct regmap * map)83*4882a593Smuzhiyun static void axg_spdifout_disable(struct regmap *map)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun regmap_update_bits(map, SPDIFOUT_CTRL0, SPDIFOUT_CTRL0_EN, 0);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
axg_spdifout_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)88*4882a593Smuzhiyun static int axg_spdifout_trigger(struct snd_pcm_substream *substream, int cmd,
89*4882a593Smuzhiyun struct snd_soc_dai *dai)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun switch (cmd) {
94*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
95*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
96*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
97*4882a593Smuzhiyun axg_spdifout_enable(priv->map);
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
101*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
102*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
103*4882a593Smuzhiyun axg_spdifout_disable(priv->map);
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun default:
107*4882a593Smuzhiyun return -EINVAL;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
axg_spdifout_mute(struct snd_soc_dai * dai,int mute,int direction)111*4882a593Smuzhiyun static int axg_spdifout_mute(struct snd_soc_dai *dai, int mute, int direction)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Use spdif valid bit to perform digital mute */
116*4882a593Smuzhiyun regmap_update_bits(priv->map, SPDIFOUT_CTRL0, SPDIFOUT_CTRL0_VSET,
117*4882a593Smuzhiyun mute ? SPDIFOUT_CTRL0_VSET : 0);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
axg_spdifout_sample_fmt(struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)122*4882a593Smuzhiyun static int axg_spdifout_sample_fmt(struct snd_pcm_hw_params *params,
123*4882a593Smuzhiyun struct snd_soc_dai *dai)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
126*4882a593Smuzhiyun unsigned int val;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Set the samples spdifout will pull from the FIFO */
129*4882a593Smuzhiyun switch (params_channels(params)) {
130*4882a593Smuzhiyun case 1:
131*4882a593Smuzhiyun val = SPDIFOUT_CTRL0_MASK(0x1);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun case 2:
134*4882a593Smuzhiyun val = SPDIFOUT_CTRL0_MASK(0x3);
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun default:
137*4882a593Smuzhiyun dev_err(dai->dev, "too many channels for spdif dai: %u\n",
138*4882a593Smuzhiyun params_channels(params));
139*4882a593Smuzhiyun return -EINVAL;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
143*4882a593Smuzhiyun SPDIFOUT_CTRL0_MASK_MASK, val);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* FIFO data are arranged in chunks of 64bits */
146*4882a593Smuzhiyun switch (params_physical_width(params)) {
147*4882a593Smuzhiyun case 8:
148*4882a593Smuzhiyun /* 8 samples of 8 bits */
149*4882a593Smuzhiyun val = SPDIFOUT_CTRL1_TYPE(0);
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun case 16:
152*4882a593Smuzhiyun /* 4 samples of 16 bits - right justified */
153*4882a593Smuzhiyun val = SPDIFOUT_CTRL1_TYPE(2);
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case 32:
156*4882a593Smuzhiyun /* 2 samples of 32 bits - right justified */
157*4882a593Smuzhiyun val = SPDIFOUT_CTRL1_TYPE(4);
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun default:
160*4882a593Smuzhiyun dev_err(dai->dev, "Unsupported physical width: %u\n",
161*4882a593Smuzhiyun params_physical_width(params));
162*4882a593Smuzhiyun return -EINVAL;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Position of the MSB in FIFO samples */
166*4882a593Smuzhiyun val |= SPDIFOUT_CTRL1_MSB_POS(params_width(params) - 1);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun regmap_update_bits(priv->map, SPDIFOUT_CTRL1,
169*4882a593Smuzhiyun SPDIFOUT_CTRL1_MSB_POS_MASK |
170*4882a593Smuzhiyun SPDIFOUT_CTRL1_TYPE_MASK, val);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
173*4882a593Smuzhiyun SPDIFOUT_CTRL0_MSB_FIRST | SPDIFOUT_CTRL0_DATA_SEL,
174*4882a593Smuzhiyun 0);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
axg_spdifout_set_chsts(struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)179*4882a593Smuzhiyun static int axg_spdifout_set_chsts(struct snd_pcm_hw_params *params,
180*4882a593Smuzhiyun struct snd_soc_dai *dai)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
183*4882a593Smuzhiyun unsigned int offset;
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun u8 cs[4];
186*4882a593Smuzhiyun u32 val;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ret = snd_pcm_create_iec958_consumer_hw_params(params, cs, 4);
189*4882a593Smuzhiyun if (ret < 0) {
190*4882a593Smuzhiyun dev_err(dai->dev, "Creating IEC958 channel status failed %d\n",
191*4882a593Smuzhiyun ret);
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun val = cs[0] | cs[1] << 8 | cs[2] << 16 | cs[3] << 24;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun /* Setup channel status A bits [31 - 0]*/
197*4882a593Smuzhiyun regmap_write(priv->map, SPDIFOUT_CHSTS0, val);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Clear channel status A bits [191 - 32] */
200*4882a593Smuzhiyun for (offset = SPDIFOUT_CHSTS1; offset <= SPDIFOUT_CHSTS5;
201*4882a593Smuzhiyun offset += regmap_get_reg_stride(priv->map))
202*4882a593Smuzhiyun regmap_write(priv->map, offset, 0);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Setup channel status B bits [31 - 0]*/
205*4882a593Smuzhiyun regmap_write(priv->map, SPDIFOUT_CHSTS6, val);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* Clear channel status B bits [191 - 32] */
208*4882a593Smuzhiyun for (offset = SPDIFOUT_CHSTS7; offset <= SPDIFOUT_CHSTSB;
209*4882a593Smuzhiyun offset += regmap_get_reg_stride(priv->map))
210*4882a593Smuzhiyun regmap_write(priv->map, offset, 0);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
axg_spdifout_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)215*4882a593Smuzhiyun static int axg_spdifout_hw_params(struct snd_pcm_substream *substream,
216*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
217*4882a593Smuzhiyun struct snd_soc_dai *dai)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
220*4882a593Smuzhiyun unsigned int rate = params_rate(params);
221*4882a593Smuzhiyun int ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* 2 * 32bits per subframe * 2 channels = 128 */
224*4882a593Smuzhiyun ret = clk_set_rate(priv->mclk, rate * 128);
225*4882a593Smuzhiyun if (ret) {
226*4882a593Smuzhiyun dev_err(dai->dev, "failed to set spdif clock\n");
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun ret = axg_spdifout_sample_fmt(params, dai);
231*4882a593Smuzhiyun if (ret) {
232*4882a593Smuzhiyun dev_err(dai->dev, "failed to setup sample format\n");
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = axg_spdifout_set_chsts(params, dai);
237*4882a593Smuzhiyun if (ret) {
238*4882a593Smuzhiyun dev_err(dai->dev, "failed to setup channel status words\n");
239*4882a593Smuzhiyun return ret;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
axg_spdifout_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)245*4882a593Smuzhiyun static int axg_spdifout_startup(struct snd_pcm_substream *substream,
246*4882a593Smuzhiyun struct snd_soc_dai *dai)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
249*4882a593Smuzhiyun int ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Clock the spdif output block */
252*4882a593Smuzhiyun ret = clk_prepare_enable(priv->pclk);
253*4882a593Smuzhiyun if (ret) {
254*4882a593Smuzhiyun dev_err(dai->dev, "failed to enable pclk\n");
255*4882a593Smuzhiyun return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Make sure the block is initially stopped */
259*4882a593Smuzhiyun axg_spdifout_disable(priv->map);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Insert data from bit 27 lsb first */
262*4882a593Smuzhiyun regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
263*4882a593Smuzhiyun SPDIFOUT_CTRL0_MSB_FIRST | SPDIFOUT_CTRL0_DATA_SEL,
264*4882a593Smuzhiyun 0);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Manual control of V, C and U, U = 0 */
267*4882a593Smuzhiyun regmap_update_bits(priv->map, SPDIFOUT_CTRL0,
268*4882a593Smuzhiyun SPDIFOUT_CTRL0_CHSTS_SEL | SPDIFOUT_CTRL0_VSEL |
269*4882a593Smuzhiyun SPDIFOUT_CTRL0_USEL | SPDIFOUT_CTRL0_USET,
270*4882a593Smuzhiyun 0);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /* Static SWAP configuration ATM */
273*4882a593Smuzhiyun regmap_write(priv->map, SPDIFOUT_SWAP, 0x10);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
axg_spdifout_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)278*4882a593Smuzhiyun static void axg_spdifout_shutdown(struct snd_pcm_substream *substream,
279*4882a593Smuzhiyun struct snd_soc_dai *dai)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_dai_get_drvdata(dai);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun clk_disable_unprepare(priv->pclk);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun static const struct snd_soc_dai_ops axg_spdifout_ops = {
287*4882a593Smuzhiyun .trigger = axg_spdifout_trigger,
288*4882a593Smuzhiyun .mute_stream = axg_spdifout_mute,
289*4882a593Smuzhiyun .hw_params = axg_spdifout_hw_params,
290*4882a593Smuzhiyun .startup = axg_spdifout_startup,
291*4882a593Smuzhiyun .shutdown = axg_spdifout_shutdown,
292*4882a593Smuzhiyun .no_capture_mute = 1,
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun static struct snd_soc_dai_driver axg_spdifout_dai_drv[] = {
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun .name = "SPDIF Output",
298*4882a593Smuzhiyun .playback = {
299*4882a593Smuzhiyun .stream_name = "Playback",
300*4882a593Smuzhiyun .channels_min = 1,
301*4882a593Smuzhiyun .channels_max = 2,
302*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_32000 |
303*4882a593Smuzhiyun SNDRV_PCM_RATE_44100 |
304*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 |
305*4882a593Smuzhiyun SNDRV_PCM_RATE_88200 |
306*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 |
307*4882a593Smuzhiyun SNDRV_PCM_RATE_176400 |
308*4882a593Smuzhiyun SNDRV_PCM_RATE_192000),
309*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S8 |
310*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE |
311*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_LE |
312*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE),
313*4882a593Smuzhiyun },
314*4882a593Smuzhiyun .ops = &axg_spdifout_ops,
315*4882a593Smuzhiyun },
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun static const char * const spdifout_sel_texts[] = {
319*4882a593Smuzhiyun "IN 0", "IN 1", "IN 2",
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(axg_spdifout_sel_enum, SPDIFOUT_CTRL1, 24,
323*4882a593Smuzhiyun spdifout_sel_texts);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const struct snd_kcontrol_new axg_spdifout_in_mux =
326*4882a593Smuzhiyun SOC_DAPM_ENUM("Input Source", axg_spdifout_sel_enum);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static const struct snd_soc_dapm_widget axg_spdifout_dapm_widgets[] = {
329*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 0", NULL, 0, SND_SOC_NOPM, 0, 0),
330*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 1", NULL, 0, SND_SOC_NOPM, 0, 0),
331*4882a593Smuzhiyun SND_SOC_DAPM_AIF_IN("IN 2", NULL, 0, SND_SOC_NOPM, 0, 0),
332*4882a593Smuzhiyun SND_SOC_DAPM_MUX("SRC SEL", SND_SOC_NOPM, 0, 0, &axg_spdifout_in_mux),
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct snd_soc_dapm_route axg_spdifout_dapm_routes[] = {
336*4882a593Smuzhiyun { "SRC SEL", "IN 0", "IN 0" },
337*4882a593Smuzhiyun { "SRC SEL", "IN 1", "IN 1" },
338*4882a593Smuzhiyun { "SRC SEL", "IN 2", "IN 2" },
339*4882a593Smuzhiyun { "Playback", NULL, "SRC SEL" },
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const struct snd_kcontrol_new axg_spdifout_controls[] = {
343*4882a593Smuzhiyun SOC_DOUBLE("Playback Volume", SPDIFOUT_GAIN0, 0, 8, 255, 0),
344*4882a593Smuzhiyun SOC_DOUBLE("Playback Switch", SPDIFOUT_CTRL0, 22, 21, 1, 1),
345*4882a593Smuzhiyun SOC_SINGLE("Playback Gain Enable Switch",
346*4882a593Smuzhiyun SPDIFOUT_CTRL1, 26, 1, 0),
347*4882a593Smuzhiyun SOC_SINGLE("Playback Channels Mix Switch",
348*4882a593Smuzhiyun SPDIFOUT_CTRL0, 23, 1, 0),
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun
axg_spdifout_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)351*4882a593Smuzhiyun static int axg_spdifout_set_bias_level(struct snd_soc_component *component,
352*4882a593Smuzhiyun enum snd_soc_bias_level level)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct axg_spdifout *priv = snd_soc_component_get_drvdata(component);
355*4882a593Smuzhiyun enum snd_soc_bias_level now =
356*4882a593Smuzhiyun snd_soc_component_get_bias_level(component);
357*4882a593Smuzhiyun int ret = 0;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun switch (level) {
360*4882a593Smuzhiyun case SND_SOC_BIAS_PREPARE:
361*4882a593Smuzhiyun if (now == SND_SOC_BIAS_STANDBY)
362*4882a593Smuzhiyun ret = clk_prepare_enable(priv->mclk);
363*4882a593Smuzhiyun break;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun case SND_SOC_BIAS_STANDBY:
366*4882a593Smuzhiyun if (now == SND_SOC_BIAS_PREPARE)
367*4882a593Smuzhiyun clk_disable_unprepare(priv->mclk);
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun case SND_SOC_BIAS_OFF:
371*4882a593Smuzhiyun case SND_SOC_BIAS_ON:
372*4882a593Smuzhiyun break;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun static const struct snd_soc_component_driver axg_spdifout_component_drv = {
379*4882a593Smuzhiyun .controls = axg_spdifout_controls,
380*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(axg_spdifout_controls),
381*4882a593Smuzhiyun .dapm_widgets = axg_spdifout_dapm_widgets,
382*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(axg_spdifout_dapm_widgets),
383*4882a593Smuzhiyun .dapm_routes = axg_spdifout_dapm_routes,
384*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(axg_spdifout_dapm_routes),
385*4882a593Smuzhiyun .set_bias_level = axg_spdifout_set_bias_level,
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun static const struct regmap_config axg_spdifout_regmap_cfg = {
389*4882a593Smuzhiyun .reg_bits = 32,
390*4882a593Smuzhiyun .val_bits = 32,
391*4882a593Smuzhiyun .reg_stride = 4,
392*4882a593Smuzhiyun .max_register = SPDIFOUT_MUTE_VAL,
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun static const struct of_device_id axg_spdifout_of_match[] = {
396*4882a593Smuzhiyun { .compatible = "amlogic,axg-spdifout", },
397*4882a593Smuzhiyun {}
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axg_spdifout_of_match);
400*4882a593Smuzhiyun
axg_spdifout_probe(struct platform_device * pdev)401*4882a593Smuzhiyun static int axg_spdifout_probe(struct platform_device *pdev)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct device *dev = &pdev->dev;
404*4882a593Smuzhiyun struct axg_spdifout *priv;
405*4882a593Smuzhiyun void __iomem *regs;
406*4882a593Smuzhiyun int ret;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
409*4882a593Smuzhiyun if (!priv)
410*4882a593Smuzhiyun return -ENOMEM;
411*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun regs = devm_platform_ioremap_resource(pdev, 0);
414*4882a593Smuzhiyun if (IS_ERR(regs))
415*4882a593Smuzhiyun return PTR_ERR(regs);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun priv->map = devm_regmap_init_mmio(dev, regs, &axg_spdifout_regmap_cfg);
418*4882a593Smuzhiyun if (IS_ERR(priv->map)) {
419*4882a593Smuzhiyun dev_err(dev, "failed to init regmap: %ld\n",
420*4882a593Smuzhiyun PTR_ERR(priv->map));
421*4882a593Smuzhiyun return PTR_ERR(priv->map);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun priv->pclk = devm_clk_get(dev, "pclk");
425*4882a593Smuzhiyun if (IS_ERR(priv->pclk)) {
426*4882a593Smuzhiyun ret = PTR_ERR(priv->pclk);
427*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
428*4882a593Smuzhiyun dev_err(dev, "failed to get pclk: %d\n", ret);
429*4882a593Smuzhiyun return ret;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun priv->mclk = devm_clk_get(dev, "mclk");
433*4882a593Smuzhiyun if (IS_ERR(priv->mclk)) {
434*4882a593Smuzhiyun ret = PTR_ERR(priv->mclk);
435*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
436*4882a593Smuzhiyun dev_err(dev, "failed to get mclk: %d\n", ret);
437*4882a593Smuzhiyun return ret;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return devm_snd_soc_register_component(dev, &axg_spdifout_component_drv,
441*4882a593Smuzhiyun axg_spdifout_dai_drv, ARRAY_SIZE(axg_spdifout_dai_drv));
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static struct platform_driver axg_spdifout_pdrv = {
445*4882a593Smuzhiyun .probe = axg_spdifout_probe,
446*4882a593Smuzhiyun .driver = {
447*4882a593Smuzhiyun .name = "axg-spdifout",
448*4882a593Smuzhiyun .of_match_table = axg_spdifout_of_match,
449*4882a593Smuzhiyun },
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun module_platform_driver(axg_spdifout_pdrv);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG SPDIF Output driver");
454*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
455*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
456