xref: /OK3568_Linux_fs/kernel/sound/soc/meson/axg-spdifin.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_platform.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <sound/soc.h>
12*4882a593Smuzhiyun #include <sound/soc-dai.h>
13*4882a593Smuzhiyun #include <sound/pcm_params.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define SPDIFIN_CTRL0			0x00
16*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_EN		BIT(31)
17*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_RST_OUT		BIT(29)
18*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_RST_IN		BIT(28)
19*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_WIDTH_SEL	BIT(24)
20*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_STATUS_CH_SHIFT	11
21*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_STATUS_SEL	GENMASK(10, 8)
22*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_SRC_SEL		GENMASK(5, 4)
23*4882a593Smuzhiyun #define  SPDIFIN_CTRL0_CHK_VALID	BIT(3)
24*4882a593Smuzhiyun #define SPDIFIN_CTRL1			0x04
25*4882a593Smuzhiyun #define  SPDIFIN_CTRL1_BASE_TIMER	GENMASK(19, 0)
26*4882a593Smuzhiyun #define  SPDIFIN_CTRL1_IRQ_MASK		GENMASK(27, 20)
27*4882a593Smuzhiyun #define SPDIFIN_CTRL2			0x08
28*4882a593Smuzhiyun #define  SPDIFIN_THRES_PER_REG		3
29*4882a593Smuzhiyun #define  SPDIFIN_THRES_WIDTH		10
30*4882a593Smuzhiyun #define SPDIFIN_CTRL3			0x0c
31*4882a593Smuzhiyun #define SPDIFIN_CTRL4			0x10
32*4882a593Smuzhiyun #define  SPDIFIN_TIMER_PER_REG		4
33*4882a593Smuzhiyun #define  SPDIFIN_TIMER_WIDTH		8
34*4882a593Smuzhiyun #define SPDIFIN_CTRL5			0x14
35*4882a593Smuzhiyun #define SPDIFIN_CTRL6			0x18
36*4882a593Smuzhiyun #define SPDIFIN_STAT0			0x1c
37*4882a593Smuzhiyun #define  SPDIFIN_STAT0_MODE		GENMASK(30, 28)
38*4882a593Smuzhiyun #define  SPDIFIN_STAT0_MAXW		GENMASK(17, 8)
39*4882a593Smuzhiyun #define  SPDIFIN_STAT0_IRQ		GENMASK(7, 0)
40*4882a593Smuzhiyun #define  SPDIFIN_IRQ_MODE_CHANGED	BIT(2)
41*4882a593Smuzhiyun #define SPDIFIN_STAT1			0x20
42*4882a593Smuzhiyun #define SPDIFIN_STAT2			0x24
43*4882a593Smuzhiyun #define SPDIFIN_MUTE_VAL		0x28
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SPDIFIN_MODE_NUM		7
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun struct axg_spdifin_cfg {
48*4882a593Smuzhiyun 	const unsigned int *mode_rates;
49*4882a593Smuzhiyun 	unsigned int ref_rate;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun struct axg_spdifin {
53*4882a593Smuzhiyun 	const struct axg_spdifin_cfg *conf;
54*4882a593Smuzhiyun 	struct regmap *map;
55*4882a593Smuzhiyun 	struct clk *refclk;
56*4882a593Smuzhiyun 	struct clk *pclk;
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  * TODO:
61*4882a593Smuzhiyun  * It would have been nice to check the actual rate against the sample rate
62*4882a593Smuzhiyun  * requested in hw_params(). Unfortunately, I was not able to make the mode
63*4882a593Smuzhiyun  * detection and IRQ work reliably:
64*4882a593Smuzhiyun  *
65*4882a593Smuzhiyun  * 1. IRQs are generated on mode change only, so there is no notification
66*4882a593Smuzhiyun  *    on transition between no signal and mode 0 (32kHz).
67*4882a593Smuzhiyun  * 2. Mode detection very often has glitches, and may detects the
68*4882a593Smuzhiyun  *    lowest or the highest mode before zeroing in on the actual mode.
69*4882a593Smuzhiyun  *
70*4882a593Smuzhiyun  * This makes calling snd_pcm_stop() difficult to get right. Even notifying
71*4882a593Smuzhiyun  * the kcontrol would be very unreliable at this point.
72*4882a593Smuzhiyun  * Let's keep things simple until the magic spell that makes this work is
73*4882a593Smuzhiyun  * found.
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun 
axg_spdifin_get_rate(struct axg_spdifin * priv)76*4882a593Smuzhiyun static unsigned int axg_spdifin_get_rate(struct axg_spdifin *priv)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	unsigned int stat, mode, rate = 0;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	regmap_read(priv->map, SPDIFIN_STAT0, &stat);
81*4882a593Smuzhiyun 	mode = FIELD_GET(SPDIFIN_STAT0_MODE, stat);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/*
84*4882a593Smuzhiyun 	 * If max width is zero, we are not capturing anything.
85*4882a593Smuzhiyun 	 * Also Sometimes, when the capture is on but there is no data,
86*4882a593Smuzhiyun 	 * mode is SPDIFIN_MODE_NUM, but not always ...
87*4882a593Smuzhiyun 	 */
88*4882a593Smuzhiyun 	if (FIELD_GET(SPDIFIN_STAT0_MAXW, stat) &&
89*4882a593Smuzhiyun 	    mode < SPDIFIN_MODE_NUM)
90*4882a593Smuzhiyun 		rate = priv->conf->mode_rates[mode];
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return rate;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
axg_spdifin_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)95*4882a593Smuzhiyun static int axg_spdifin_prepare(struct snd_pcm_substream *substream,
96*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_dai_get_drvdata(dai);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Apply both reset */
101*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL0,
102*4882a593Smuzhiyun 			   SPDIFIN_CTRL0_RST_OUT |
103*4882a593Smuzhiyun 			   SPDIFIN_CTRL0_RST_IN,
104*4882a593Smuzhiyun 			   0);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Clear out reset before in reset */
107*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL0,
108*4882a593Smuzhiyun 			   SPDIFIN_CTRL0_RST_OUT, SPDIFIN_CTRL0_RST_OUT);
109*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL0,
110*4882a593Smuzhiyun 			   SPDIFIN_CTRL0_RST_IN,  SPDIFIN_CTRL0_RST_IN);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
axg_spdifin_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)115*4882a593Smuzhiyun static int axg_spdifin_startup(struct snd_pcm_substream *substream,
116*4882a593Smuzhiyun 			       struct snd_soc_dai *dai)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_dai_get_drvdata(dai);
119*4882a593Smuzhiyun 	int ret;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->refclk);
122*4882a593Smuzhiyun 	if (ret) {
123*4882a593Smuzhiyun 		dev_err(dai->dev,
124*4882a593Smuzhiyun 			"failed to enable spdifin reference clock\n");
125*4882a593Smuzhiyun 		return ret;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL0, SPDIFIN_CTRL0_EN,
129*4882a593Smuzhiyun 			   SPDIFIN_CTRL0_EN);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
axg_spdifin_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)134*4882a593Smuzhiyun static void axg_spdifin_shutdown(struct snd_pcm_substream *substream,
135*4882a593Smuzhiyun 				 struct snd_soc_dai *dai)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_dai_get_drvdata(dai);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL0, SPDIFIN_CTRL0_EN, 0);
140*4882a593Smuzhiyun 	clk_disable_unprepare(priv->refclk);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
axg_spdifin_write_mode_param(struct regmap * map,int mode,unsigned int val,unsigned int num_per_reg,unsigned int base_reg,unsigned int width)143*4882a593Smuzhiyun static void axg_spdifin_write_mode_param(struct regmap *map, int mode,
144*4882a593Smuzhiyun 					 unsigned int val,
145*4882a593Smuzhiyun 					 unsigned int num_per_reg,
146*4882a593Smuzhiyun 					 unsigned int base_reg,
147*4882a593Smuzhiyun 					 unsigned int width)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	uint64_t offset = mode;
150*4882a593Smuzhiyun 	unsigned int reg, shift, rem;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	rem = do_div(offset, num_per_reg);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	reg = offset * regmap_get_reg_stride(map) + base_reg;
155*4882a593Smuzhiyun 	shift = width * (num_per_reg - 1 - rem);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	regmap_update_bits(map, reg, GENMASK(width - 1, 0) << shift,
158*4882a593Smuzhiyun 			   val << shift);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
axg_spdifin_write_timer(struct regmap * map,int mode,unsigned int val)161*4882a593Smuzhiyun static void axg_spdifin_write_timer(struct regmap *map, int mode,
162*4882a593Smuzhiyun 				    unsigned int val)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	axg_spdifin_write_mode_param(map, mode, val, SPDIFIN_TIMER_PER_REG,
165*4882a593Smuzhiyun 				     SPDIFIN_CTRL4, SPDIFIN_TIMER_WIDTH);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
axg_spdifin_write_threshold(struct regmap * map,int mode,unsigned int val)168*4882a593Smuzhiyun static void axg_spdifin_write_threshold(struct regmap *map, int mode,
169*4882a593Smuzhiyun 					unsigned int val)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	axg_spdifin_write_mode_param(map, mode, val, SPDIFIN_THRES_PER_REG,
172*4882a593Smuzhiyun 				     SPDIFIN_CTRL2, SPDIFIN_THRES_WIDTH);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
axg_spdifin_mode_timer(struct axg_spdifin * priv,int mode,unsigned int rate)175*4882a593Smuzhiyun static unsigned int axg_spdifin_mode_timer(struct axg_spdifin *priv,
176*4882a593Smuzhiyun 					   int mode,
177*4882a593Smuzhiyun 					   unsigned int rate)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * Number of period of the reference clock during a period of the
181*4882a593Smuzhiyun 	 * input signal reference clock
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	return rate / (128 * priv->conf->mode_rates[mode]);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
axg_spdifin_sample_mode_config(struct snd_soc_dai * dai,struct axg_spdifin * priv)186*4882a593Smuzhiyun static int axg_spdifin_sample_mode_config(struct snd_soc_dai *dai,
187*4882a593Smuzhiyun 					  struct axg_spdifin *priv)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	unsigned int rate, t_next;
190*4882a593Smuzhiyun 	int ret, i = SPDIFIN_MODE_NUM - 1;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Set spdif input reference clock */
193*4882a593Smuzhiyun 	ret = clk_set_rate(priv->refclk, priv->conf->ref_rate);
194*4882a593Smuzhiyun 	if (ret) {
195*4882a593Smuzhiyun 		dev_err(dai->dev, "reference clock rate set failed\n");
196*4882a593Smuzhiyun 		return ret;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/*
200*4882a593Smuzhiyun 	 * The rate actually set might be slightly different, get
201*4882a593Smuzhiyun 	 * the actual rate for the following mode calculation
202*4882a593Smuzhiyun 	 */
203*4882a593Smuzhiyun 	rate = clk_get_rate(priv->refclk);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* HW will update mode every 1ms */
206*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL1,
207*4882a593Smuzhiyun 			   SPDIFIN_CTRL1_BASE_TIMER,
208*4882a593Smuzhiyun 			   FIELD_PREP(SPDIFIN_CTRL1_BASE_TIMER, rate / 1000));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Threshold based on the minimum width between two edges */
211*4882a593Smuzhiyun 	regmap_update_bits(priv->map, SPDIFIN_CTRL0,
212*4882a593Smuzhiyun 			   SPDIFIN_CTRL0_WIDTH_SEL, SPDIFIN_CTRL0_WIDTH_SEL);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Calculate the last timer which has no threshold */
215*4882a593Smuzhiyun 	t_next = axg_spdifin_mode_timer(priv, i, rate);
216*4882a593Smuzhiyun 	axg_spdifin_write_timer(priv->map, i, t_next);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	do {
219*4882a593Smuzhiyun 		unsigned int t;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		i -= 1;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		/* Calculate the timer */
224*4882a593Smuzhiyun 		t = axg_spdifin_mode_timer(priv, i, rate);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		/* Set the timer value */
227*4882a593Smuzhiyun 		axg_spdifin_write_timer(priv->map, i, t);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		/* Set the threshold value */
230*4882a593Smuzhiyun 		axg_spdifin_write_threshold(priv->map, i, t + t_next);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		/* Save the current timer for the next threshold calculation */
233*4882a593Smuzhiyun 		t_next = t;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	} while (i > 0);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
axg_spdifin_dai_probe(struct snd_soc_dai * dai)240*4882a593Smuzhiyun static int axg_spdifin_dai_probe(struct snd_soc_dai *dai)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_dai_get_drvdata(dai);
243*4882a593Smuzhiyun 	int ret;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->pclk);
246*4882a593Smuzhiyun 	if (ret) {
247*4882a593Smuzhiyun 		dev_err(dai->dev, "failed to enable pclk\n");
248*4882a593Smuzhiyun 		return ret;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	ret = axg_spdifin_sample_mode_config(dai, priv);
252*4882a593Smuzhiyun 	if (ret) {
253*4882a593Smuzhiyun 		dev_err(dai->dev, "mode configuration failed\n");
254*4882a593Smuzhiyun 		clk_disable_unprepare(priv->pclk);
255*4882a593Smuzhiyun 		return ret;
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
axg_spdifin_dai_remove(struct snd_soc_dai * dai)261*4882a593Smuzhiyun static int axg_spdifin_dai_remove(struct snd_soc_dai *dai)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_dai_get_drvdata(dai);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	clk_disable_unprepare(priv->pclk);
266*4882a593Smuzhiyun 	return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static const struct snd_soc_dai_ops axg_spdifin_ops = {
270*4882a593Smuzhiyun 	.prepare	= axg_spdifin_prepare,
271*4882a593Smuzhiyun 	.startup	= axg_spdifin_startup,
272*4882a593Smuzhiyun 	.shutdown	= axg_spdifin_shutdown,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
axg_spdifin_iec958_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)275*4882a593Smuzhiyun static int axg_spdifin_iec958_info(struct snd_kcontrol *kcontrol,
276*4882a593Smuzhiyun 				   struct snd_ctl_elem_info *uinfo)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
279*4882a593Smuzhiyun 	uinfo->count = 1;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
axg_spdifin_get_status_mask(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)284*4882a593Smuzhiyun static int axg_spdifin_get_status_mask(struct snd_kcontrol *kcontrol,
285*4882a593Smuzhiyun 				       struct snd_ctl_elem_value *ucontrol)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	int i;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	for (i = 0; i < 24; i++)
290*4882a593Smuzhiyun 		ucontrol->value.iec958.status[i] = 0xff;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
axg_spdifin_get_status(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)295*4882a593Smuzhiyun static int axg_spdifin_get_status(struct snd_kcontrol *kcontrol,
296*4882a593Smuzhiyun 				  struct snd_ctl_elem_value *ucontrol)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct snd_soc_component *c = snd_kcontrol_chip(kcontrol);
299*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_component_get_drvdata(c);
300*4882a593Smuzhiyun 	int i, j;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	for (i = 0; i < 6; i++) {
303*4882a593Smuzhiyun 		unsigned int val;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		regmap_update_bits(priv->map, SPDIFIN_CTRL0,
306*4882a593Smuzhiyun 				   SPDIFIN_CTRL0_STATUS_SEL,
307*4882a593Smuzhiyun 				   FIELD_PREP(SPDIFIN_CTRL0_STATUS_SEL, i));
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 		regmap_read(priv->map, SPDIFIN_STAT1, &val);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		for (j = 0; j < 4; j++) {
312*4882a593Smuzhiyun 			unsigned int offset = i * 4 + j;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 			ucontrol->value.iec958.status[offset] =
315*4882a593Smuzhiyun 				(val >> (j * 8)) & 0xff;
316*4882a593Smuzhiyun 		}
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #define AXG_SPDIFIN_IEC958_MASK						\
323*4882a593Smuzhiyun 	{								\
324*4882a593Smuzhiyun 		.access = SNDRV_CTL_ELEM_ACCESS_READ,			\
325*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_PCM,			\
326*4882a593Smuzhiyun 		.name = SNDRV_CTL_NAME_IEC958("", CAPTURE, MASK),	\
327*4882a593Smuzhiyun 		.info = axg_spdifin_iec958_info,			\
328*4882a593Smuzhiyun 		.get = axg_spdifin_get_status_mask,			\
329*4882a593Smuzhiyun 	}
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define AXG_SPDIFIN_IEC958_STATUS					\
332*4882a593Smuzhiyun 	{								\
333*4882a593Smuzhiyun 		.access = (SNDRV_CTL_ELEM_ACCESS_READ |			\
334*4882a593Smuzhiyun 			   SNDRV_CTL_ELEM_ACCESS_VOLATILE),		\
335*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_PCM,			\
336*4882a593Smuzhiyun 		.name =	SNDRV_CTL_NAME_IEC958("", CAPTURE, NONE),	\
337*4882a593Smuzhiyun 		.info = axg_spdifin_iec958_info,			\
338*4882a593Smuzhiyun 		.get = axg_spdifin_get_status,				\
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun static const char * const spdifin_chsts_src_texts[] = {
342*4882a593Smuzhiyun 	"A", "B",
343*4882a593Smuzhiyun };
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun static SOC_ENUM_SINGLE_DECL(axg_spdifin_chsts_src_enum, SPDIFIN_CTRL0,
346*4882a593Smuzhiyun 			    SPDIFIN_CTRL0_STATUS_CH_SHIFT,
347*4882a593Smuzhiyun 			    spdifin_chsts_src_texts);
348*4882a593Smuzhiyun 
axg_spdifin_rate_lock_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)349*4882a593Smuzhiyun static int axg_spdifin_rate_lock_info(struct snd_kcontrol *kcontrol,
350*4882a593Smuzhiyun 				      struct snd_ctl_elem_info *uinfo)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
353*4882a593Smuzhiyun 	uinfo->count = 1;
354*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
355*4882a593Smuzhiyun 	uinfo->value.integer.max = 192000;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return 0;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
axg_spdifin_rate_lock_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)360*4882a593Smuzhiyun static int axg_spdifin_rate_lock_get(struct snd_kcontrol *kcontrol,
361*4882a593Smuzhiyun 				     struct snd_ctl_elem_value *ucontrol)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct snd_soc_component *c = snd_kcontrol_chip(kcontrol);
364*4882a593Smuzhiyun 	struct axg_spdifin *priv = snd_soc_component_get_drvdata(c);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = axg_spdifin_get_rate(priv);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	return 0;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define AXG_SPDIFIN_LOCK_RATE(xname)				\
372*4882a593Smuzhiyun 	{							\
373*4882a593Smuzhiyun 		.iface = SNDRV_CTL_ELEM_IFACE_PCM,		\
374*4882a593Smuzhiyun 		.access = (SNDRV_CTL_ELEM_ACCESS_READ |		\
375*4882a593Smuzhiyun 			   SNDRV_CTL_ELEM_ACCESS_VOLATILE),	\
376*4882a593Smuzhiyun 		.get = axg_spdifin_rate_lock_get,		\
377*4882a593Smuzhiyun 		.info = axg_spdifin_rate_lock_info,		\
378*4882a593Smuzhiyun 		.name = xname,					\
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static const struct snd_kcontrol_new axg_spdifin_controls[] = {
382*4882a593Smuzhiyun 	AXG_SPDIFIN_LOCK_RATE("Capture Rate Lock"),
383*4882a593Smuzhiyun 	SOC_DOUBLE("Capture Switch", SPDIFIN_CTRL0, 7, 6, 1, 1),
384*4882a593Smuzhiyun 	SOC_ENUM(SNDRV_CTL_NAME_IEC958("", CAPTURE, NONE) "Src",
385*4882a593Smuzhiyun 		 axg_spdifin_chsts_src_enum),
386*4882a593Smuzhiyun 	AXG_SPDIFIN_IEC958_MASK,
387*4882a593Smuzhiyun 	AXG_SPDIFIN_IEC958_STATUS,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const struct snd_soc_component_driver axg_spdifin_component_drv = {
391*4882a593Smuzhiyun 	.controls		= axg_spdifin_controls,
392*4882a593Smuzhiyun 	.num_controls		= ARRAY_SIZE(axg_spdifin_controls),
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun static const struct regmap_config axg_spdifin_regmap_cfg = {
396*4882a593Smuzhiyun 	.reg_bits	= 32,
397*4882a593Smuzhiyun 	.val_bits	= 32,
398*4882a593Smuzhiyun 	.reg_stride	= 4,
399*4882a593Smuzhiyun 	.max_register	= SPDIFIN_MUTE_VAL,
400*4882a593Smuzhiyun };
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun static const unsigned int axg_spdifin_mode_rates[SPDIFIN_MODE_NUM] = {
403*4882a593Smuzhiyun 	32000, 44100, 48000, 88200, 96000, 176400, 192000,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun static const struct axg_spdifin_cfg axg_cfg = {
407*4882a593Smuzhiyun 	.mode_rates = axg_spdifin_mode_rates,
408*4882a593Smuzhiyun 	.ref_rate = 333333333,
409*4882a593Smuzhiyun };
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct of_device_id axg_spdifin_of_match[] = {
412*4882a593Smuzhiyun 	{
413*4882a593Smuzhiyun 		.compatible = "amlogic,axg-spdifin",
414*4882a593Smuzhiyun 		.data = &axg_cfg,
415*4882a593Smuzhiyun 	}, {}
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axg_spdifin_of_match);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static struct snd_soc_dai_driver *
axg_spdifin_get_dai_drv(struct device * dev,struct axg_spdifin * priv)420*4882a593Smuzhiyun axg_spdifin_get_dai_drv(struct device *dev, struct axg_spdifin *priv)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	struct snd_soc_dai_driver *drv;
423*4882a593Smuzhiyun 	int i;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	drv = devm_kzalloc(dev, sizeof(*drv), GFP_KERNEL);
426*4882a593Smuzhiyun 	if (!drv)
427*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	drv->name = "SPDIF Input";
430*4882a593Smuzhiyun 	drv->ops = &axg_spdifin_ops;
431*4882a593Smuzhiyun 	drv->probe = axg_spdifin_dai_probe;
432*4882a593Smuzhiyun 	drv->remove = axg_spdifin_dai_remove;
433*4882a593Smuzhiyun 	drv->capture.stream_name = "Capture";
434*4882a593Smuzhiyun 	drv->capture.channels_min = 1;
435*4882a593Smuzhiyun 	drv->capture.channels_max = 2;
436*4882a593Smuzhiyun 	drv->capture.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	for (i = 0; i < SPDIFIN_MODE_NUM; i++) {
439*4882a593Smuzhiyun 		unsigned int rb =
440*4882a593Smuzhiyun 			snd_pcm_rate_to_rate_bit(priv->conf->mode_rates[i]);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 		if (rb == SNDRV_PCM_RATE_KNOT)
443*4882a593Smuzhiyun 			return ERR_PTR(-EINVAL);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		drv->capture.rates |= rb;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	return drv;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
axg_spdifin_probe(struct platform_device * pdev)451*4882a593Smuzhiyun static int axg_spdifin_probe(struct platform_device *pdev)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
454*4882a593Smuzhiyun 	struct axg_spdifin *priv;
455*4882a593Smuzhiyun 	struct snd_soc_dai_driver *dai_drv;
456*4882a593Smuzhiyun 	void __iomem *regs;
457*4882a593Smuzhiyun 	int ret;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
460*4882a593Smuzhiyun 	if (!priv)
461*4882a593Smuzhiyun 		return -ENOMEM;
462*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	priv->conf = of_device_get_match_data(dev);
465*4882a593Smuzhiyun 	if (!priv->conf) {
466*4882a593Smuzhiyun 		dev_err(dev, "failed to match device\n");
467*4882a593Smuzhiyun 		return -ENODEV;
468*4882a593Smuzhiyun 	}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
471*4882a593Smuzhiyun 	if (IS_ERR(regs))
472*4882a593Smuzhiyun 		return PTR_ERR(regs);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	priv->map = devm_regmap_init_mmio(dev, regs, &axg_spdifin_regmap_cfg);
475*4882a593Smuzhiyun 	if (IS_ERR(priv->map)) {
476*4882a593Smuzhiyun 		dev_err(dev, "failed to init regmap: %ld\n",
477*4882a593Smuzhiyun 			PTR_ERR(priv->map));
478*4882a593Smuzhiyun 		return PTR_ERR(priv->map);
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	priv->pclk = devm_clk_get(dev, "pclk");
482*4882a593Smuzhiyun 	if (IS_ERR(priv->pclk)) {
483*4882a593Smuzhiyun 		ret = PTR_ERR(priv->pclk);
484*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
485*4882a593Smuzhiyun 			dev_err(dev, "failed to get pclk: %d\n", ret);
486*4882a593Smuzhiyun 		return ret;
487*4882a593Smuzhiyun 	}
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	priv->refclk = devm_clk_get(dev, "refclk");
490*4882a593Smuzhiyun 	if (IS_ERR(priv->refclk)) {
491*4882a593Smuzhiyun 		ret = PTR_ERR(priv->refclk);
492*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
493*4882a593Smuzhiyun 			dev_err(dev, "failed to get mclk: %d\n", ret);
494*4882a593Smuzhiyun 		return ret;
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	dai_drv = axg_spdifin_get_dai_drv(dev, priv);
498*4882a593Smuzhiyun 	if (IS_ERR(dai_drv)) {
499*4882a593Smuzhiyun 		dev_err(dev, "failed to get dai driver: %ld\n",
500*4882a593Smuzhiyun 			PTR_ERR(dai_drv));
501*4882a593Smuzhiyun 		return PTR_ERR(dai_drv);
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return devm_snd_soc_register_component(dev, &axg_spdifin_component_drv,
505*4882a593Smuzhiyun 					       dai_drv, 1);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static struct platform_driver axg_spdifin_pdrv = {
509*4882a593Smuzhiyun 	.probe = axg_spdifin_probe,
510*4882a593Smuzhiyun 	.driver = {
511*4882a593Smuzhiyun 		.name = "axg-spdifin",
512*4882a593Smuzhiyun 		.of_match_table = axg_spdifin_of_match,
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun module_platform_driver(axg_spdifin_pdrv);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG SPDIF Input driver");
518*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
519*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
520