xref: /OK3568_Linux_fs/kernel/sound/soc/meson/axg-pdm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of_irq.h>
9*4882a593Smuzhiyun #include <linux/of_platform.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <sound/soc.h>
12*4882a593Smuzhiyun #include <sound/soc-dai.h>
13*4882a593Smuzhiyun #include <sound/pcm_params.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define PDM_CTRL			0x00
16*4882a593Smuzhiyun #define  PDM_CTRL_EN			BIT(31)
17*4882a593Smuzhiyun #define  PDM_CTRL_OUT_MODE		BIT(29)
18*4882a593Smuzhiyun #define  PDM_CTRL_BYPASS_MODE		BIT(28)
19*4882a593Smuzhiyun #define  PDM_CTRL_RST_FIFO		BIT(16)
20*4882a593Smuzhiyun #define  PDM_CTRL_CHAN_RSTN_MASK	GENMASK(15, 8)
21*4882a593Smuzhiyun #define  PDM_CTRL_CHAN_RSTN(x)		((x) << 8)
22*4882a593Smuzhiyun #define  PDM_CTRL_CHAN_EN_MASK		GENMASK(7, 0)
23*4882a593Smuzhiyun #define  PDM_CTRL_CHAN_EN(x)		((x) << 0)
24*4882a593Smuzhiyun #define PDM_HCIC_CTRL1			0x04
25*4882a593Smuzhiyun #define  PDM_FILTER_EN			BIT(31)
26*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_GAIN_SFT_MASK	GENMASK(29, 24)
27*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_GAIN_SFT(x)	((x) << 24)
28*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_GAIN_MULT_MASK	GENMASK(23, 16)
29*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_GAIN_MULT(x)	((x) << 16)
30*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_DSR_MASK	GENMASK(8, 4)
31*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_DSR(x)		((x) << 4)
32*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_STAGE_NUM_MASK	GENMASK(3, 0)
33*4882a593Smuzhiyun #define  PDM_HCIC_CTRL1_STAGE_NUM(x)	((x) << 0)
34*4882a593Smuzhiyun #define PDM_HCIC_CTRL2			0x08
35*4882a593Smuzhiyun #define PDM_F1_CTRL			0x0c
36*4882a593Smuzhiyun #define  PDM_LPF_ROUND_MODE_MASK	GENMASK(17, 16)
37*4882a593Smuzhiyun #define  PDM_LPF_ROUND_MODE(x)		((x) << 16)
38*4882a593Smuzhiyun #define  PDM_LPF_DSR_MASK		GENMASK(15, 12)
39*4882a593Smuzhiyun #define  PDM_LPF_DSR(x)			((x) << 12)
40*4882a593Smuzhiyun #define  PDM_LPF_STAGE_NUM_MASK		GENMASK(8, 0)
41*4882a593Smuzhiyun #define  PDM_LPF_STAGE_NUM(x)		((x) << 0)
42*4882a593Smuzhiyun #define  PDM_LPF_MAX_STAGE		336
43*4882a593Smuzhiyun #define  PDM_LPF_NUM			3
44*4882a593Smuzhiyun #define PDM_F2_CTRL			0x10
45*4882a593Smuzhiyun #define PDM_F3_CTRL			0x14
46*4882a593Smuzhiyun #define PDM_HPF_CTRL			0x18
47*4882a593Smuzhiyun #define  PDM_HPF_SFT_STEPS_MASK		GENMASK(20, 16)
48*4882a593Smuzhiyun #define  PDM_HPF_SFT_STEPS(x)		((x) << 16)
49*4882a593Smuzhiyun #define  PDM_HPF_OUT_FACTOR_MASK	GENMASK(15, 0)
50*4882a593Smuzhiyun #define  PDM_HPF_OUT_FACTOR(x)		((x) << 0)
51*4882a593Smuzhiyun #define PDM_CHAN_CTRL			0x1c
52*4882a593Smuzhiyun #define  PDM_CHAN_CTRL_POINTER_WIDTH	8
53*4882a593Smuzhiyun #define  PDM_CHAN_CTRL_POINTER_MAX	((1 << PDM_CHAN_CTRL_POINTER_WIDTH) - 1)
54*4882a593Smuzhiyun #define  PDM_CHAN_CTRL_NUM		4
55*4882a593Smuzhiyun #define PDM_CHAN_CTRL1			0x20
56*4882a593Smuzhiyun #define PDM_COEFF_ADDR			0x24
57*4882a593Smuzhiyun #define PDM_COEFF_DATA			0x28
58*4882a593Smuzhiyun #define PDM_CLKG_CTRL			0x2c
59*4882a593Smuzhiyun #define PDM_STS				0x30
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun struct axg_pdm_lpf {
62*4882a593Smuzhiyun 	unsigned int ds;
63*4882a593Smuzhiyun 	unsigned int round_mode;
64*4882a593Smuzhiyun 	const unsigned int *tap;
65*4882a593Smuzhiyun 	unsigned int tap_num;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun struct axg_pdm_hcic {
69*4882a593Smuzhiyun 	unsigned int shift;
70*4882a593Smuzhiyun 	unsigned int mult;
71*4882a593Smuzhiyun 	unsigned int steps;
72*4882a593Smuzhiyun 	unsigned int ds;
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun struct axg_pdm_hpf {
76*4882a593Smuzhiyun 	unsigned int out_factor;
77*4882a593Smuzhiyun 	unsigned int steps;
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct axg_pdm_filters {
81*4882a593Smuzhiyun 	struct axg_pdm_hcic hcic;
82*4882a593Smuzhiyun 	struct axg_pdm_hpf hpf;
83*4882a593Smuzhiyun 	struct axg_pdm_lpf lpf[PDM_LPF_NUM];
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun struct axg_pdm_cfg {
87*4882a593Smuzhiyun 	const struct axg_pdm_filters *filters;
88*4882a593Smuzhiyun 	unsigned int sys_rate;
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun struct axg_pdm {
92*4882a593Smuzhiyun 	const struct axg_pdm_cfg *cfg;
93*4882a593Smuzhiyun 	struct regmap *map;
94*4882a593Smuzhiyun 	struct clk *dclk;
95*4882a593Smuzhiyun 	struct clk *sysclk;
96*4882a593Smuzhiyun 	struct clk *pclk;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
axg_pdm_enable(struct regmap * map)99*4882a593Smuzhiyun static void axg_pdm_enable(struct regmap *map)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	/* Reset AFIFO */
102*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_CTRL, PDM_CTRL_RST_FIFO, PDM_CTRL_RST_FIFO);
103*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_CTRL, PDM_CTRL_RST_FIFO, 0);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Enable PDM */
106*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_CTRL, PDM_CTRL_EN, PDM_CTRL_EN);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
axg_pdm_disable(struct regmap * map)109*4882a593Smuzhiyun static void axg_pdm_disable(struct regmap *map)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_CTRL, PDM_CTRL_EN, 0);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
axg_pdm_filters_enable(struct regmap * map,bool enable)114*4882a593Smuzhiyun static void axg_pdm_filters_enable(struct regmap *map, bool enable)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	unsigned int val = enable ? PDM_FILTER_EN : 0;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_HCIC_CTRL1, PDM_FILTER_EN, val);
119*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_F1_CTRL, PDM_FILTER_EN, val);
120*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_F2_CTRL, PDM_FILTER_EN, val);
121*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_F3_CTRL, PDM_FILTER_EN, val);
122*4882a593Smuzhiyun 	regmap_update_bits(map, PDM_HPF_CTRL, PDM_FILTER_EN, val);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
axg_pdm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)125*4882a593Smuzhiyun static int axg_pdm_trigger(struct snd_pcm_substream *substream, int cmd,
126*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct axg_pdm *priv = snd_soc_dai_get_drvdata(dai);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	switch (cmd) {
131*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
132*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
133*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
134*4882a593Smuzhiyun 		axg_pdm_enable(priv->map);
135*4882a593Smuzhiyun 		return 0;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
138*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
139*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
140*4882a593Smuzhiyun 		axg_pdm_disable(priv->map);
141*4882a593Smuzhiyun 		return 0;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	default:
144*4882a593Smuzhiyun 		return -EINVAL;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
axg_pdm_get_os(struct axg_pdm * priv)148*4882a593Smuzhiyun static unsigned int axg_pdm_get_os(struct axg_pdm *priv)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	const struct axg_pdm_filters *filters = priv->cfg->filters;
151*4882a593Smuzhiyun 	unsigned int os = filters->hcic.ds;
152*4882a593Smuzhiyun 	int i;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * The global oversampling factor is defined by the down sampling
156*4882a593Smuzhiyun 	 * factor applied by each filter (HCIC and LPFs)
157*4882a593Smuzhiyun 	 */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	for (i = 0; i < PDM_LPF_NUM; i++)
160*4882a593Smuzhiyun 		os *= filters->lpf[i].ds;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return os;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
axg_pdm_set_sysclk(struct axg_pdm * priv,unsigned int os,unsigned int rate)165*4882a593Smuzhiyun static int axg_pdm_set_sysclk(struct axg_pdm *priv, unsigned int os,
166*4882a593Smuzhiyun 			      unsigned int rate)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	unsigned int sys_rate = os * 2 * rate * PDM_CHAN_CTRL_POINTER_MAX;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/*
171*4882a593Smuzhiyun 	 * Set the default system clock rate unless it is too fast for
172*4882a593Smuzhiyun 	 * for the requested sample rate. In this case, the sample pointer
173*4882a593Smuzhiyun 	 * counter could overflow so set a lower system clock rate
174*4882a593Smuzhiyun 	 */
175*4882a593Smuzhiyun 	if (sys_rate < priv->cfg->sys_rate)
176*4882a593Smuzhiyun 		return clk_set_rate(priv->sysclk, sys_rate);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return clk_set_rate(priv->sysclk, priv->cfg->sys_rate);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
axg_pdm_set_sample_pointer(struct axg_pdm * priv)181*4882a593Smuzhiyun static int axg_pdm_set_sample_pointer(struct axg_pdm *priv)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	unsigned int spmax, sp, val;
184*4882a593Smuzhiyun 	int i;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Max sample counter value per half period of dclk */
187*4882a593Smuzhiyun 	spmax = DIV_ROUND_UP_ULL((u64)clk_get_rate(priv->sysclk),
188*4882a593Smuzhiyun 				 clk_get_rate(priv->dclk) * 2);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Check if sysclk is not too fast - should not happen */
191*4882a593Smuzhiyun 	if (WARN_ON(spmax > PDM_CHAN_CTRL_POINTER_MAX))
192*4882a593Smuzhiyun 		return -EINVAL;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Capture the data when we are at 75% of the half period */
195*4882a593Smuzhiyun 	sp = spmax * 3 / 4;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	for (i = 0, val = 0; i < PDM_CHAN_CTRL_NUM; i++)
198*4882a593Smuzhiyun 		val |= sp << (PDM_CHAN_CTRL_POINTER_WIDTH * i);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	regmap_write(priv->map, PDM_CHAN_CTRL, val);
201*4882a593Smuzhiyun 	regmap_write(priv->map, PDM_CHAN_CTRL1, val);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
axg_pdm_set_channel_mask(struct axg_pdm * priv,unsigned int channels)206*4882a593Smuzhiyun static void axg_pdm_set_channel_mask(struct axg_pdm *priv,
207*4882a593Smuzhiyun 				     unsigned int channels)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	unsigned int mask = GENMASK(channels - 1, 0);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* Put all channel in reset */
212*4882a593Smuzhiyun 	regmap_update_bits(priv->map, PDM_CTRL,
213*4882a593Smuzhiyun 			   PDM_CTRL_CHAN_RSTN_MASK, 0);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* Take the necessary channels out of reset and enable them */
216*4882a593Smuzhiyun 	regmap_update_bits(priv->map, PDM_CTRL,
217*4882a593Smuzhiyun 			   PDM_CTRL_CHAN_RSTN_MASK |
218*4882a593Smuzhiyun 			   PDM_CTRL_CHAN_EN_MASK,
219*4882a593Smuzhiyun 			   PDM_CTRL_CHAN_RSTN(mask) |
220*4882a593Smuzhiyun 			   PDM_CTRL_CHAN_EN(mask));
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
axg_pdm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)223*4882a593Smuzhiyun static int axg_pdm_hw_params(struct snd_pcm_substream *substream,
224*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
225*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct axg_pdm *priv = snd_soc_dai_get_drvdata(dai);
228*4882a593Smuzhiyun 	unsigned int os = axg_pdm_get_os(priv);
229*4882a593Smuzhiyun 	unsigned int rate = params_rate(params);
230*4882a593Smuzhiyun 	unsigned int val;
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	switch (params_width(params)) {
234*4882a593Smuzhiyun 	case 24:
235*4882a593Smuzhiyun 		val = PDM_CTRL_OUT_MODE;
236*4882a593Smuzhiyun 		break;
237*4882a593Smuzhiyun 	case 32:
238*4882a593Smuzhiyun 		val = 0;
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 	default:
241*4882a593Smuzhiyun 		dev_err(dai->dev, "unsupported sample width\n");
242*4882a593Smuzhiyun 		return -EINVAL;
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	regmap_update_bits(priv->map, PDM_CTRL, PDM_CTRL_OUT_MODE, val);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = axg_pdm_set_sysclk(priv, os, rate);
248*4882a593Smuzhiyun 	if (ret) {
249*4882a593Smuzhiyun 		dev_err(dai->dev, "failed to set system clock\n");
250*4882a593Smuzhiyun 		return ret;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	ret = clk_set_rate(priv->dclk, rate * os);
254*4882a593Smuzhiyun 	if (ret) {
255*4882a593Smuzhiyun 		dev_err(dai->dev, "failed to set dclk\n");
256*4882a593Smuzhiyun 		return ret;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	ret = axg_pdm_set_sample_pointer(priv);
260*4882a593Smuzhiyun 	if (ret) {
261*4882a593Smuzhiyun 		dev_err(dai->dev, "invalid clock setting\n");
262*4882a593Smuzhiyun 		return ret;
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	axg_pdm_set_channel_mask(priv, params_channels(params));
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
axg_pdm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)270*4882a593Smuzhiyun static int axg_pdm_startup(struct snd_pcm_substream *substream,
271*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct axg_pdm *priv = snd_soc_dai_get_drvdata(dai);
274*4882a593Smuzhiyun 	int ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->dclk);
277*4882a593Smuzhiyun 	if (ret) {
278*4882a593Smuzhiyun 		dev_err(dai->dev, "enabling dclk failed\n");
279*4882a593Smuzhiyun 		return ret;
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Enable the filters */
283*4882a593Smuzhiyun 	axg_pdm_filters_enable(priv->map, true);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
axg_pdm_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)288*4882a593Smuzhiyun static void axg_pdm_shutdown(struct snd_pcm_substream *substream,
289*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct axg_pdm *priv = snd_soc_dai_get_drvdata(dai);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	axg_pdm_filters_enable(priv->map, false);
294*4882a593Smuzhiyun 	clk_disable_unprepare(priv->dclk);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const struct snd_soc_dai_ops axg_pdm_dai_ops = {
298*4882a593Smuzhiyun 	.trigger	= axg_pdm_trigger,
299*4882a593Smuzhiyun 	.hw_params	= axg_pdm_hw_params,
300*4882a593Smuzhiyun 	.startup	= axg_pdm_startup,
301*4882a593Smuzhiyun 	.shutdown	= axg_pdm_shutdown,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
axg_pdm_set_hcic_ctrl(struct axg_pdm * priv)304*4882a593Smuzhiyun static void axg_pdm_set_hcic_ctrl(struct axg_pdm *priv)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	const struct axg_pdm_hcic *hcic = &priv->cfg->filters->hcic;
307*4882a593Smuzhiyun 	unsigned int val;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	val = PDM_HCIC_CTRL1_STAGE_NUM(hcic->steps);
310*4882a593Smuzhiyun 	val |= PDM_HCIC_CTRL1_DSR(hcic->ds);
311*4882a593Smuzhiyun 	val |= PDM_HCIC_CTRL1_GAIN_MULT(hcic->mult);
312*4882a593Smuzhiyun 	val |= PDM_HCIC_CTRL1_GAIN_SFT(hcic->shift);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	regmap_update_bits(priv->map, PDM_HCIC_CTRL1,
315*4882a593Smuzhiyun 			   PDM_HCIC_CTRL1_STAGE_NUM_MASK |
316*4882a593Smuzhiyun 			   PDM_HCIC_CTRL1_DSR_MASK |
317*4882a593Smuzhiyun 			   PDM_HCIC_CTRL1_GAIN_MULT_MASK |
318*4882a593Smuzhiyun 			   PDM_HCIC_CTRL1_GAIN_SFT_MASK,
319*4882a593Smuzhiyun 			   val);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
axg_pdm_set_lpf_ctrl(struct axg_pdm * priv,unsigned int index)322*4882a593Smuzhiyun static void axg_pdm_set_lpf_ctrl(struct axg_pdm *priv, unsigned int index)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	const struct axg_pdm_lpf *lpf = &priv->cfg->filters->lpf[index];
325*4882a593Smuzhiyun 	unsigned int offset = index * regmap_get_reg_stride(priv->map)
326*4882a593Smuzhiyun 		+ PDM_F1_CTRL;
327*4882a593Smuzhiyun 	unsigned int val;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	val = PDM_LPF_STAGE_NUM(lpf->tap_num);
330*4882a593Smuzhiyun 	val |= PDM_LPF_DSR(lpf->ds);
331*4882a593Smuzhiyun 	val |= PDM_LPF_ROUND_MODE(lpf->round_mode);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	regmap_update_bits(priv->map, offset,
334*4882a593Smuzhiyun 			   PDM_LPF_STAGE_NUM_MASK |
335*4882a593Smuzhiyun 			   PDM_LPF_DSR_MASK |
336*4882a593Smuzhiyun 			   PDM_LPF_ROUND_MODE_MASK,
337*4882a593Smuzhiyun 			   val);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
axg_pdm_set_hpf_ctrl(struct axg_pdm * priv)340*4882a593Smuzhiyun static void axg_pdm_set_hpf_ctrl(struct axg_pdm *priv)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	const struct axg_pdm_hpf *hpf = &priv->cfg->filters->hpf;
343*4882a593Smuzhiyun 	unsigned int val;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	val = PDM_HPF_OUT_FACTOR(hpf->out_factor);
346*4882a593Smuzhiyun 	val |= PDM_HPF_SFT_STEPS(hpf->steps);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	regmap_update_bits(priv->map, PDM_HPF_CTRL,
349*4882a593Smuzhiyun 			   PDM_HPF_OUT_FACTOR_MASK |
350*4882a593Smuzhiyun 			   PDM_HPF_SFT_STEPS_MASK,
351*4882a593Smuzhiyun 			   val);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
axg_pdm_set_lpf_filters(struct axg_pdm * priv)354*4882a593Smuzhiyun static int axg_pdm_set_lpf_filters(struct axg_pdm *priv)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	const struct axg_pdm_lpf *lpf = priv->cfg->filters->lpf;
357*4882a593Smuzhiyun 	unsigned int count = 0;
358*4882a593Smuzhiyun 	int i, j;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	for (i = 0; i < PDM_LPF_NUM; i++)
361*4882a593Smuzhiyun 		count += lpf[i].tap_num;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* Make sure the coeffs fit in the memory */
364*4882a593Smuzhiyun 	if (count >= PDM_LPF_MAX_STAGE)
365*4882a593Smuzhiyun 		return -EINVAL;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/* Set the initial APB bus register address */
368*4882a593Smuzhiyun 	regmap_write(priv->map, PDM_COEFF_ADDR, 0);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* Set the tap filter values of all 3 filters */
371*4882a593Smuzhiyun 	for (i = 0; i < PDM_LPF_NUM; i++) {
372*4882a593Smuzhiyun 		axg_pdm_set_lpf_ctrl(priv, i);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		for (j = 0; j < lpf[i].tap_num; j++)
375*4882a593Smuzhiyun 			regmap_write(priv->map, PDM_COEFF_DATA, lpf[i].tap[j]);
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
axg_pdm_dai_probe(struct snd_soc_dai * dai)381*4882a593Smuzhiyun static int axg_pdm_dai_probe(struct snd_soc_dai *dai)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	struct axg_pdm *priv = snd_soc_dai_get_drvdata(dai);
384*4882a593Smuzhiyun 	int ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->pclk);
387*4882a593Smuzhiyun 	if (ret) {
388*4882a593Smuzhiyun 		dev_err(dai->dev, "enabling pclk failed\n");
389*4882a593Smuzhiyun 		return ret;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/*
393*4882a593Smuzhiyun 	 * sysclk must be set and enabled as well to access the pdm registers
394*4882a593Smuzhiyun 	 * Accessing the register w/o it will give a bus error.
395*4882a593Smuzhiyun 	 */
396*4882a593Smuzhiyun 	ret = clk_set_rate(priv->sysclk, priv->cfg->sys_rate);
397*4882a593Smuzhiyun 	if (ret) {
398*4882a593Smuzhiyun 		dev_err(dai->dev, "setting sysclk failed\n");
399*4882a593Smuzhiyun 		goto err_pclk;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->sysclk);
403*4882a593Smuzhiyun 	if (ret) {
404*4882a593Smuzhiyun 		dev_err(dai->dev, "enabling sysclk failed\n");
405*4882a593Smuzhiyun 		goto err_pclk;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Make sure the device is initially disabled */
409*4882a593Smuzhiyun 	axg_pdm_disable(priv->map);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Make sure filter bypass is disabled */
412*4882a593Smuzhiyun 	regmap_update_bits(priv->map, PDM_CTRL, PDM_CTRL_BYPASS_MODE, 0);
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	/* Load filter settings */
415*4882a593Smuzhiyun 	axg_pdm_set_hcic_ctrl(priv);
416*4882a593Smuzhiyun 	axg_pdm_set_hpf_ctrl(priv);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	ret = axg_pdm_set_lpf_filters(priv);
419*4882a593Smuzhiyun 	if (ret) {
420*4882a593Smuzhiyun 		dev_err(dai->dev, "invalid filter configuration\n");
421*4882a593Smuzhiyun 		goto err_sysclk;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun err_sysclk:
427*4882a593Smuzhiyun 	clk_disable_unprepare(priv->sysclk);
428*4882a593Smuzhiyun err_pclk:
429*4882a593Smuzhiyun 	clk_disable_unprepare(priv->pclk);
430*4882a593Smuzhiyun 	return ret;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
axg_pdm_dai_remove(struct snd_soc_dai * dai)433*4882a593Smuzhiyun static int axg_pdm_dai_remove(struct snd_soc_dai *dai)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	struct axg_pdm *priv = snd_soc_dai_get_drvdata(dai);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	clk_disable_unprepare(priv->sysclk);
438*4882a593Smuzhiyun 	clk_disable_unprepare(priv->pclk);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static struct snd_soc_dai_driver axg_pdm_dai_drv = {
444*4882a593Smuzhiyun 	.name = "PDM",
445*4882a593Smuzhiyun 	.capture = {
446*4882a593Smuzhiyun 		.stream_name	= "Capture",
447*4882a593Smuzhiyun 		.channels_min	= 1,
448*4882a593Smuzhiyun 		.channels_max	= 8,
449*4882a593Smuzhiyun 		.rates		= SNDRV_PCM_RATE_CONTINUOUS,
450*4882a593Smuzhiyun 		.rate_min	= 5512,
451*4882a593Smuzhiyun 		.rate_max	= 48000,
452*4882a593Smuzhiyun 		.formats	= (SNDRV_PCM_FMTBIT_S24_LE |
453*4882a593Smuzhiyun 				   SNDRV_PCM_FMTBIT_S32_LE),
454*4882a593Smuzhiyun 	},
455*4882a593Smuzhiyun 	.ops		= &axg_pdm_dai_ops,
456*4882a593Smuzhiyun 	.probe		= axg_pdm_dai_probe,
457*4882a593Smuzhiyun 	.remove		= axg_pdm_dai_remove,
458*4882a593Smuzhiyun };
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun static const struct snd_soc_component_driver axg_pdm_component_drv = {};
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun static const struct regmap_config axg_pdm_regmap_cfg = {
463*4882a593Smuzhiyun 	.reg_bits	= 32,
464*4882a593Smuzhiyun 	.val_bits	= 32,
465*4882a593Smuzhiyun 	.reg_stride	= 4,
466*4882a593Smuzhiyun 	.max_register	= PDM_STS,
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun static const unsigned int lpf1_default_tap[] = {
470*4882a593Smuzhiyun 	0x000014, 0xffffb2, 0xfffed9, 0xfffdce, 0xfffd45,
471*4882a593Smuzhiyun 	0xfffe32, 0x000147, 0x000645, 0x000b86, 0x000e21,
472*4882a593Smuzhiyun 	0x000ae3, 0x000000, 0xffeece, 0xffdca8, 0xffd212,
473*4882a593Smuzhiyun 	0xffd7d1, 0xfff2a7, 0x001f4c, 0x0050c2, 0x0072aa,
474*4882a593Smuzhiyun 	0x006ff1, 0x003c32, 0xffdc4e, 0xff6a18, 0xff0fef,
475*4882a593Smuzhiyun 	0xfefbaf, 0xff4c40, 0x000000, 0x00ebc8, 0x01c077,
476*4882a593Smuzhiyun 	0x02209e, 0x01c1a4, 0x008e60, 0xfebe52, 0xfcd690,
477*4882a593Smuzhiyun 	0xfb8fa5, 0xfba498, 0xfd9812, 0x0181ce, 0x06f5f3,
478*4882a593Smuzhiyun 	0x0d112f, 0x12a958, 0x169686, 0x18000e, 0x169686,
479*4882a593Smuzhiyun 	0x12a958, 0x0d112f, 0x06f5f3, 0x0181ce, 0xfd9812,
480*4882a593Smuzhiyun 	0xfba498, 0xfb8fa5, 0xfcd690, 0xfebe52, 0x008e60,
481*4882a593Smuzhiyun 	0x01c1a4, 0x02209e, 0x01c077, 0x00ebc8, 0x000000,
482*4882a593Smuzhiyun 	0xff4c40, 0xfefbaf, 0xff0fef, 0xff6a18, 0xffdc4e,
483*4882a593Smuzhiyun 	0x003c32, 0x006ff1, 0x0072aa, 0x0050c2, 0x001f4c,
484*4882a593Smuzhiyun 	0xfff2a7, 0xffd7d1, 0xffd212, 0xffdca8, 0xffeece,
485*4882a593Smuzhiyun 	0x000000, 0x000ae3, 0x000e21, 0x000b86, 0x000645,
486*4882a593Smuzhiyun 	0x000147, 0xfffe32, 0xfffd45, 0xfffdce, 0xfffed9,
487*4882a593Smuzhiyun 	0xffffb2, 0x000014,
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun static const unsigned int lpf2_default_tap[] = {
491*4882a593Smuzhiyun 	0x00050a, 0xfff004, 0x0002c1, 0x003c12, 0xffa818,
492*4882a593Smuzhiyun 	0xffc87d, 0x010aef, 0xff5223, 0xfebd93, 0x028f41,
493*4882a593Smuzhiyun 	0xff5c0e, 0xfc63f8, 0x055f81, 0x000000, 0xf478a0,
494*4882a593Smuzhiyun 	0x11c5e3, 0x2ea74d, 0x11c5e3, 0xf478a0, 0x000000,
495*4882a593Smuzhiyun 	0x055f81, 0xfc63f8, 0xff5c0e, 0x028f41, 0xfebd93,
496*4882a593Smuzhiyun 	0xff5223, 0x010aef, 0xffc87d, 0xffa818, 0x003c12,
497*4882a593Smuzhiyun 	0x0002c1, 0xfff004, 0x00050a,
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static const unsigned int lpf3_default_tap[] = {
501*4882a593Smuzhiyun 	0x000000, 0x000081, 0x000000, 0xfffedb, 0x000000,
502*4882a593Smuzhiyun 	0x00022d, 0x000000, 0xfffc46, 0x000000, 0x0005f7,
503*4882a593Smuzhiyun 	0x000000, 0xfff6eb, 0x000000, 0x000d4e, 0x000000,
504*4882a593Smuzhiyun 	0xffed1e, 0x000000, 0x001a1c, 0x000000, 0xffdcb0,
505*4882a593Smuzhiyun 	0x000000, 0x002ede, 0x000000, 0xffc2d1, 0x000000,
506*4882a593Smuzhiyun 	0x004ebe, 0x000000, 0xff9beb, 0x000000, 0x007dd7,
507*4882a593Smuzhiyun 	0x000000, 0xff633a, 0x000000, 0x00c1d2, 0x000000,
508*4882a593Smuzhiyun 	0xff11d5, 0x000000, 0x012368, 0x000000, 0xfe9c45,
509*4882a593Smuzhiyun 	0x000000, 0x01b252, 0x000000, 0xfdebf6, 0x000000,
510*4882a593Smuzhiyun 	0x0290b8, 0x000000, 0xfcca0d, 0x000000, 0x041d7c,
511*4882a593Smuzhiyun 	0x000000, 0xfa8152, 0x000000, 0x07e9c6, 0x000000,
512*4882a593Smuzhiyun 	0xf28fb5, 0x000000, 0x28b216, 0x3fffde, 0x28b216,
513*4882a593Smuzhiyun 	0x000000, 0xf28fb5, 0x000000, 0x07e9c6, 0x000000,
514*4882a593Smuzhiyun 	0xfa8152, 0x000000, 0x041d7c, 0x000000, 0xfcca0d,
515*4882a593Smuzhiyun 	0x000000, 0x0290b8, 0x000000, 0xfdebf6, 0x000000,
516*4882a593Smuzhiyun 	0x01b252, 0x000000, 0xfe9c45, 0x000000, 0x012368,
517*4882a593Smuzhiyun 	0x000000, 0xff11d5, 0x000000, 0x00c1d2, 0x000000,
518*4882a593Smuzhiyun 	0xff633a, 0x000000, 0x007dd7, 0x000000, 0xff9beb,
519*4882a593Smuzhiyun 	0x000000, 0x004ebe, 0x000000, 0xffc2d1, 0x000000,
520*4882a593Smuzhiyun 	0x002ede, 0x000000, 0xffdcb0, 0x000000, 0x001a1c,
521*4882a593Smuzhiyun 	0x000000, 0xffed1e, 0x000000, 0x000d4e, 0x000000,
522*4882a593Smuzhiyun 	0xfff6eb, 0x000000, 0x0005f7, 0x000000, 0xfffc46,
523*4882a593Smuzhiyun 	0x000000, 0x00022d, 0x000000, 0xfffedb, 0x000000,
524*4882a593Smuzhiyun 	0x000081, 0x000000,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun  * These values are sane defaults for the axg platform:
529*4882a593Smuzhiyun  * - OS = 64
530*4882a593Smuzhiyun  * - Latency = 38700 (?)
531*4882a593Smuzhiyun  *
532*4882a593Smuzhiyun  * TODO: There is a lot of different HCIC, LPFs and HPF configurations possible.
533*4882a593Smuzhiyun  *       the configuration may depend on the dmic used by the platform, the
534*4882a593Smuzhiyun  *       expected tradeoff between latency and quality, etc ... If/When other
535*4882a593Smuzhiyun  *       settings are required, we should add a fw interface to this driver to
536*4882a593Smuzhiyun  *       load new filter settings.
537*4882a593Smuzhiyun  */
538*4882a593Smuzhiyun static const struct axg_pdm_filters axg_default_filters = {
539*4882a593Smuzhiyun 	.hcic = {
540*4882a593Smuzhiyun 		.shift = 0x15,
541*4882a593Smuzhiyun 		.mult = 0x80,
542*4882a593Smuzhiyun 		.steps = 7,
543*4882a593Smuzhiyun 		.ds = 8,
544*4882a593Smuzhiyun 	},
545*4882a593Smuzhiyun 	.hpf = {
546*4882a593Smuzhiyun 		.out_factor = 0x8000,
547*4882a593Smuzhiyun 		.steps = 13,
548*4882a593Smuzhiyun 	},
549*4882a593Smuzhiyun 	.lpf = {
550*4882a593Smuzhiyun 		[0] = {
551*4882a593Smuzhiyun 			.ds = 2,
552*4882a593Smuzhiyun 			.round_mode = 1,
553*4882a593Smuzhiyun 			.tap = lpf1_default_tap,
554*4882a593Smuzhiyun 			.tap_num = ARRAY_SIZE(lpf1_default_tap),
555*4882a593Smuzhiyun 		},
556*4882a593Smuzhiyun 		[1] = {
557*4882a593Smuzhiyun 			.ds = 2,
558*4882a593Smuzhiyun 			.round_mode = 0,
559*4882a593Smuzhiyun 			.tap = lpf2_default_tap,
560*4882a593Smuzhiyun 			.tap_num = ARRAY_SIZE(lpf2_default_tap),
561*4882a593Smuzhiyun 		},
562*4882a593Smuzhiyun 		[2] = {
563*4882a593Smuzhiyun 			.ds = 2,
564*4882a593Smuzhiyun 			.round_mode = 1,
565*4882a593Smuzhiyun 			.tap = lpf3_default_tap,
566*4882a593Smuzhiyun 			.tap_num = ARRAY_SIZE(lpf3_default_tap)
567*4882a593Smuzhiyun 		},
568*4882a593Smuzhiyun 	},
569*4882a593Smuzhiyun };
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun static const struct axg_pdm_cfg axg_pdm_config = {
572*4882a593Smuzhiyun 	.filters = &axg_default_filters,
573*4882a593Smuzhiyun 	.sys_rate = 250000000,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun static const struct of_device_id axg_pdm_of_match[] = {
577*4882a593Smuzhiyun 	{
578*4882a593Smuzhiyun 		.compatible = "amlogic,axg-pdm",
579*4882a593Smuzhiyun 		.data = &axg_pdm_config,
580*4882a593Smuzhiyun 	}, {}
581*4882a593Smuzhiyun };
582*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, axg_pdm_of_match);
583*4882a593Smuzhiyun 
axg_pdm_probe(struct platform_device * pdev)584*4882a593Smuzhiyun static int axg_pdm_probe(struct platform_device *pdev)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
587*4882a593Smuzhiyun 	struct axg_pdm *priv;
588*4882a593Smuzhiyun 	void __iomem *regs;
589*4882a593Smuzhiyun 	int ret;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
592*4882a593Smuzhiyun 	if (!priv)
593*4882a593Smuzhiyun 		return -ENOMEM;
594*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	priv->cfg = of_device_get_match_data(dev);
597*4882a593Smuzhiyun 	if (!priv->cfg) {
598*4882a593Smuzhiyun 		dev_err(dev, "failed to match device\n");
599*4882a593Smuzhiyun 		return -ENODEV;
600*4882a593Smuzhiyun 	}
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	regs = devm_platform_ioremap_resource(pdev, 0);
603*4882a593Smuzhiyun 	if (IS_ERR(regs))
604*4882a593Smuzhiyun 		return PTR_ERR(regs);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	priv->map = devm_regmap_init_mmio(dev, regs, &axg_pdm_regmap_cfg);
607*4882a593Smuzhiyun 	if (IS_ERR(priv->map)) {
608*4882a593Smuzhiyun 		dev_err(dev, "failed to init regmap: %ld\n",
609*4882a593Smuzhiyun 			PTR_ERR(priv->map));
610*4882a593Smuzhiyun 		return PTR_ERR(priv->map);
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	priv->pclk = devm_clk_get(dev, "pclk");
614*4882a593Smuzhiyun 	if (IS_ERR(priv->pclk)) {
615*4882a593Smuzhiyun 		ret = PTR_ERR(priv->pclk);
616*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
617*4882a593Smuzhiyun 			dev_err(dev, "failed to get pclk: %d\n", ret);
618*4882a593Smuzhiyun 		return ret;
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	priv->dclk = devm_clk_get(dev, "dclk");
622*4882a593Smuzhiyun 	if (IS_ERR(priv->dclk)) {
623*4882a593Smuzhiyun 		ret = PTR_ERR(priv->dclk);
624*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
625*4882a593Smuzhiyun 			dev_err(dev, "failed to get dclk: %d\n", ret);
626*4882a593Smuzhiyun 		return ret;
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	priv->sysclk = devm_clk_get(dev, "sysclk");
630*4882a593Smuzhiyun 	if (IS_ERR(priv->sysclk)) {
631*4882a593Smuzhiyun 		ret = PTR_ERR(priv->sysclk);
632*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
633*4882a593Smuzhiyun 			dev_err(dev, "failed to get dclk: %d\n", ret);
634*4882a593Smuzhiyun 		return ret;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return devm_snd_soc_register_component(dev, &axg_pdm_component_drv,
638*4882a593Smuzhiyun 					       &axg_pdm_dai_drv, 1);
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun static struct platform_driver axg_pdm_pdrv = {
642*4882a593Smuzhiyun 	.probe = axg_pdm_probe,
643*4882a593Smuzhiyun 	.driver = {
644*4882a593Smuzhiyun 		.name = "axg-pdm",
645*4882a593Smuzhiyun 		.of_match_table = axg_pdm_of_match,
646*4882a593Smuzhiyun 	},
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun module_platform_driver(axg_pdm_pdrv);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG PDM Input driver");
651*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
652*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
653