1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2018 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/of_irq.h>
8*4882a593Smuzhiyun #include <linux/of_platform.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <linux/reset.h>
12*4882a593Smuzhiyun #include <sound/pcm_params.h>
13*4882a593Smuzhiyun #include <sound/soc.h>
14*4882a593Smuzhiyun #include <sound/soc-dai.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "axg-fifo.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun * This file implements the platform operations common to the playback and
20*4882a593Smuzhiyun * capture frontend DAI. The logic behind this two types of fifo is very
21*4882a593Smuzhiyun * similar but some difference exist.
22*4882a593Smuzhiyun * These differences are handled in the respective DAI drivers
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static struct snd_pcm_hardware axg_fifo_hw = {
26*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_INTERLEAVED |
27*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP |
28*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
29*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
30*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE),
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun .formats = AXG_FIFO_FORMATS,
33*4882a593Smuzhiyun .rate_min = 5512,
34*4882a593Smuzhiyun .rate_max = 192000,
35*4882a593Smuzhiyun .channels_min = 1,
36*4882a593Smuzhiyun .channels_max = AXG_FIFO_CH_MAX,
37*4882a593Smuzhiyun .period_bytes_min = AXG_FIFO_BURST,
38*4882a593Smuzhiyun .period_bytes_max = UINT_MAX,
39*4882a593Smuzhiyun .periods_min = 2,
40*4882a593Smuzhiyun .periods_max = UINT_MAX,
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* No real justification for this */
43*4882a593Smuzhiyun .buffer_bytes_max = 1 * 1024 * 1024,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
axg_fifo_dai(struct snd_pcm_substream * ss)46*4882a593Smuzhiyun static struct snd_soc_dai *axg_fifo_dai(struct snd_pcm_substream *ss)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = ss->private_data;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return asoc_rtd_to_cpu(rtd, 0);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
axg_fifo_data(struct snd_pcm_substream * ss)53*4882a593Smuzhiyun static struct axg_fifo *axg_fifo_data(struct snd_pcm_substream *ss)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct snd_soc_dai *dai = axg_fifo_dai(ss);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun return snd_soc_dai_get_drvdata(dai);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
axg_fifo_dev(struct snd_pcm_substream * ss)60*4882a593Smuzhiyun static struct device *axg_fifo_dev(struct snd_pcm_substream *ss)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun struct snd_soc_dai *dai = axg_fifo_dai(ss);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun return dai->dev;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
__dma_enable(struct axg_fifo * fifo,bool enable)67*4882a593Smuzhiyun static void __dma_enable(struct axg_fifo *fifo, bool enable)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL0, CTRL0_DMA_EN,
70*4882a593Smuzhiyun enable ? CTRL0_DMA_EN : 0);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
axg_fifo_pcm_trigger(struct snd_soc_component * component,struct snd_pcm_substream * ss,int cmd)73*4882a593Smuzhiyun int axg_fifo_pcm_trigger(struct snd_soc_component *component,
74*4882a593Smuzhiyun struct snd_pcm_substream *ss, int cmd)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun switch (cmd) {
79*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
80*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
81*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
82*4882a593Smuzhiyun __dma_enable(fifo, true);
83*4882a593Smuzhiyun break;
84*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
85*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
86*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
87*4882a593Smuzhiyun __dma_enable(fifo, false);
88*4882a593Smuzhiyun break;
89*4882a593Smuzhiyun default:
90*4882a593Smuzhiyun return -EINVAL;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_trigger);
96*4882a593Smuzhiyun
axg_fifo_pcm_pointer(struct snd_soc_component * component,struct snd_pcm_substream * ss)97*4882a593Smuzhiyun snd_pcm_uframes_t axg_fifo_pcm_pointer(struct snd_soc_component *component,
98*4882a593Smuzhiyun struct snd_pcm_substream *ss)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
101*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = ss->runtime;
102*4882a593Smuzhiyun unsigned int addr;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun regmap_read(fifo->map, FIFO_STATUS2, &addr);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return bytes_to_frames(runtime, addr - (unsigned int)runtime->dma_addr);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_pointer);
109*4882a593Smuzhiyun
axg_fifo_pcm_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * ss,struct snd_pcm_hw_params * params)110*4882a593Smuzhiyun int axg_fifo_pcm_hw_params(struct snd_soc_component *component,
111*4882a593Smuzhiyun struct snd_pcm_substream *ss,
112*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = ss->runtime;
115*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
116*4882a593Smuzhiyun unsigned int burst_num, period, threshold;
117*4882a593Smuzhiyun dma_addr_t end_ptr;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun period = params_period_bytes(params);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* Setup dma memory pointers */
122*4882a593Smuzhiyun end_ptr = runtime->dma_addr + runtime->dma_bytes - AXG_FIFO_BURST;
123*4882a593Smuzhiyun regmap_write(fifo->map, FIFO_START_ADDR, runtime->dma_addr);
124*4882a593Smuzhiyun regmap_write(fifo->map, FIFO_FINISH_ADDR, end_ptr);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Setup interrupt periodicity */
127*4882a593Smuzhiyun burst_num = period / AXG_FIFO_BURST;
128*4882a593Smuzhiyun regmap_write(fifo->map, FIFO_INT_ADDR, burst_num);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /*
131*4882a593Smuzhiyun * Start the fifo request on the smallest of the following:
132*4882a593Smuzhiyun * - Half the fifo size
133*4882a593Smuzhiyun * - Half the period size
134*4882a593Smuzhiyun */
135*4882a593Smuzhiyun threshold = min(period / 2, fifo->depth / 2);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * With the threshold in bytes, register value is:
139*4882a593Smuzhiyun * V = (threshold / burst) - 1
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun threshold /= AXG_FIFO_BURST;
142*4882a593Smuzhiyun regmap_field_write(fifo->field_threshold,
143*4882a593Smuzhiyun threshold ? threshold - 1 : 0);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* Enable block count irq */
146*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL0,
147*4882a593Smuzhiyun CTRL0_INT_EN(FIFO_INT_COUNT_REPEAT),
148*4882a593Smuzhiyun CTRL0_INT_EN(FIFO_INT_COUNT_REPEAT));
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_hw_params);
153*4882a593Smuzhiyun
g12a_fifo_pcm_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * ss,struct snd_pcm_hw_params * params)154*4882a593Smuzhiyun int g12a_fifo_pcm_hw_params(struct snd_soc_component *component,
155*4882a593Smuzhiyun struct snd_pcm_substream *ss,
156*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
159*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = ss->runtime;
160*4882a593Smuzhiyun int ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun ret = axg_fifo_pcm_hw_params(component, ss, params);
163*4882a593Smuzhiyun if (ret)
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Set the initial memory address of the DMA */
167*4882a593Smuzhiyun regmap_write(fifo->map, FIFO_INIT_ADDR, runtime->dma_addr);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(g12a_fifo_pcm_hw_params);
172*4882a593Smuzhiyun
axg_fifo_pcm_hw_free(struct snd_soc_component * component,struct snd_pcm_substream * ss)173*4882a593Smuzhiyun int axg_fifo_pcm_hw_free(struct snd_soc_component *component,
174*4882a593Smuzhiyun struct snd_pcm_substream *ss)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* Disable the block count irq */
179*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL0,
180*4882a593Smuzhiyun CTRL0_INT_EN(FIFO_INT_COUNT_REPEAT), 0);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_hw_free);
185*4882a593Smuzhiyun
axg_fifo_ack_irq(struct axg_fifo * fifo,u8 mask)186*4882a593Smuzhiyun static void axg_fifo_ack_irq(struct axg_fifo *fifo, u8 mask)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL1,
189*4882a593Smuzhiyun CTRL1_INT_CLR(FIFO_INT_MASK),
190*4882a593Smuzhiyun CTRL1_INT_CLR(mask));
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Clear must also be cleared */
193*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL1,
194*4882a593Smuzhiyun CTRL1_INT_CLR(FIFO_INT_MASK),
195*4882a593Smuzhiyun 0);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
axg_fifo_pcm_irq_block(int irq,void * dev_id)198*4882a593Smuzhiyun static irqreturn_t axg_fifo_pcm_irq_block(int irq, void *dev_id)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct snd_pcm_substream *ss = dev_id;
201*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
202*4882a593Smuzhiyun unsigned int status;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun regmap_read(fifo->map, FIFO_STATUS1, &status);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun status = STATUS1_INT_STS(status) & FIFO_INT_MASK;
207*4882a593Smuzhiyun if (status & FIFO_INT_COUNT_REPEAT)
208*4882a593Smuzhiyun snd_pcm_period_elapsed(ss);
209*4882a593Smuzhiyun else
210*4882a593Smuzhiyun dev_dbg(axg_fifo_dev(ss), "unexpected irq - STS 0x%02x\n",
211*4882a593Smuzhiyun status);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /* Ack irqs */
214*4882a593Smuzhiyun axg_fifo_ack_irq(fifo, status);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return IRQ_RETVAL(status);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
axg_fifo_pcm_open(struct snd_soc_component * component,struct snd_pcm_substream * ss)219*4882a593Smuzhiyun int axg_fifo_pcm_open(struct snd_soc_component *component,
220*4882a593Smuzhiyun struct snd_pcm_substream *ss)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
223*4882a593Smuzhiyun struct device *dev = axg_fifo_dev(ss);
224*4882a593Smuzhiyun int ret;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun snd_soc_set_runtime_hwparams(ss, &axg_fifo_hw);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * Make sure the buffer and period size are multiple of the FIFO
230*4882a593Smuzhiyun * burst
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun ret = snd_pcm_hw_constraint_step(ss->runtime, 0,
233*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
234*4882a593Smuzhiyun AXG_FIFO_BURST);
235*4882a593Smuzhiyun if (ret)
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = snd_pcm_hw_constraint_step(ss->runtime, 0,
239*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
240*4882a593Smuzhiyun AXG_FIFO_BURST);
241*4882a593Smuzhiyun if (ret)
242*4882a593Smuzhiyun return ret;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun ret = request_irq(fifo->irq, axg_fifo_pcm_irq_block, 0,
245*4882a593Smuzhiyun dev_name(dev), ss);
246*4882a593Smuzhiyun if (ret)
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun /* Enable pclk to access registers and clock the fifo ip */
250*4882a593Smuzhiyun ret = clk_prepare_enable(fifo->pclk);
251*4882a593Smuzhiyun if (ret)
252*4882a593Smuzhiyun goto free_irq;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Setup status2 so it reports the memory pointer */
255*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL1,
256*4882a593Smuzhiyun CTRL1_STATUS2_SEL_MASK,
257*4882a593Smuzhiyun CTRL1_STATUS2_SEL(STATUS2_SEL_DDR_READ));
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Make sure the dma is initially disabled */
260*4882a593Smuzhiyun __dma_enable(fifo, false);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Disable irqs until params are ready */
263*4882a593Smuzhiyun regmap_update_bits(fifo->map, FIFO_CTRL0,
264*4882a593Smuzhiyun CTRL0_INT_EN(FIFO_INT_MASK), 0);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Clear any pending interrupt */
267*4882a593Smuzhiyun axg_fifo_ack_irq(fifo, FIFO_INT_MASK);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun /* Take memory arbitror out of reset */
270*4882a593Smuzhiyun ret = reset_control_deassert(fifo->arb);
271*4882a593Smuzhiyun if (ret)
272*4882a593Smuzhiyun goto free_clk;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return 0;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun free_clk:
277*4882a593Smuzhiyun clk_disable_unprepare(fifo->pclk);
278*4882a593Smuzhiyun free_irq:
279*4882a593Smuzhiyun free_irq(fifo->irq, ss);
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_open);
283*4882a593Smuzhiyun
axg_fifo_pcm_close(struct snd_soc_component * component,struct snd_pcm_substream * ss)284*4882a593Smuzhiyun int axg_fifo_pcm_close(struct snd_soc_component *component,
285*4882a593Smuzhiyun struct snd_pcm_substream *ss)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun struct axg_fifo *fifo = axg_fifo_data(ss);
288*4882a593Smuzhiyun int ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Put the memory arbitror back in reset */
291*4882a593Smuzhiyun ret = reset_control_assert(fifo->arb);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Disable fifo ip and register access */
294*4882a593Smuzhiyun clk_disable_unprepare(fifo->pclk);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* remove IRQ */
297*4882a593Smuzhiyun free_irq(fifo->irq, ss);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_close);
302*4882a593Smuzhiyun
axg_fifo_pcm_new(struct snd_soc_pcm_runtime * rtd,unsigned int type)303*4882a593Smuzhiyun int axg_fifo_pcm_new(struct snd_soc_pcm_runtime *rtd, unsigned int type)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun struct snd_card *card = rtd->card->snd_card;
306*4882a593Smuzhiyun size_t size = axg_fifo_hw.buffer_bytes_max;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun snd_pcm_set_managed_buffer(rtd->pcm->streams[type].substream,
309*4882a593Smuzhiyun SNDRV_DMA_TYPE_DEV, card->dev,
310*4882a593Smuzhiyun size, size);
311*4882a593Smuzhiyun return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_pcm_new);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct regmap_config axg_fifo_regmap_cfg = {
316*4882a593Smuzhiyun .reg_bits = 32,
317*4882a593Smuzhiyun .val_bits = 32,
318*4882a593Smuzhiyun .reg_stride = 4,
319*4882a593Smuzhiyun .max_register = FIFO_CTRL2,
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
axg_fifo_probe(struct platform_device * pdev)322*4882a593Smuzhiyun int axg_fifo_probe(struct platform_device *pdev)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct device *dev = &pdev->dev;
325*4882a593Smuzhiyun const struct axg_fifo_match_data *data;
326*4882a593Smuzhiyun struct axg_fifo *fifo;
327*4882a593Smuzhiyun void __iomem *regs;
328*4882a593Smuzhiyun int ret;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun data = of_device_get_match_data(dev);
331*4882a593Smuzhiyun if (!data) {
332*4882a593Smuzhiyun dev_err(dev, "failed to match device\n");
333*4882a593Smuzhiyun return -ENODEV;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun fifo = devm_kzalloc(dev, sizeof(*fifo), GFP_KERNEL);
337*4882a593Smuzhiyun if (!fifo)
338*4882a593Smuzhiyun return -ENOMEM;
339*4882a593Smuzhiyun platform_set_drvdata(pdev, fifo);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun regs = devm_platform_ioremap_resource(pdev, 0);
342*4882a593Smuzhiyun if (IS_ERR(regs))
343*4882a593Smuzhiyun return PTR_ERR(regs);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun fifo->map = devm_regmap_init_mmio(dev, regs, &axg_fifo_regmap_cfg);
346*4882a593Smuzhiyun if (IS_ERR(fifo->map)) {
347*4882a593Smuzhiyun dev_err(dev, "failed to init regmap: %ld\n",
348*4882a593Smuzhiyun PTR_ERR(fifo->map));
349*4882a593Smuzhiyun return PTR_ERR(fifo->map);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun fifo->pclk = devm_clk_get(dev, NULL);
353*4882a593Smuzhiyun if (IS_ERR(fifo->pclk)) {
354*4882a593Smuzhiyun if (PTR_ERR(fifo->pclk) != -EPROBE_DEFER)
355*4882a593Smuzhiyun dev_err(dev, "failed to get pclk: %ld\n",
356*4882a593Smuzhiyun PTR_ERR(fifo->pclk));
357*4882a593Smuzhiyun return PTR_ERR(fifo->pclk);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun fifo->arb = devm_reset_control_get_exclusive(dev, NULL);
361*4882a593Smuzhiyun if (IS_ERR(fifo->arb)) {
362*4882a593Smuzhiyun if (PTR_ERR(fifo->arb) != -EPROBE_DEFER)
363*4882a593Smuzhiyun dev_err(dev, "failed to get arb reset: %ld\n",
364*4882a593Smuzhiyun PTR_ERR(fifo->arb));
365*4882a593Smuzhiyun return PTR_ERR(fifo->arb);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun fifo->irq = of_irq_get(dev->of_node, 0);
369*4882a593Smuzhiyun if (fifo->irq <= 0) {
370*4882a593Smuzhiyun dev_err(dev, "failed to get irq: %d\n", fifo->irq);
371*4882a593Smuzhiyun return fifo->irq;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun fifo->field_threshold =
375*4882a593Smuzhiyun devm_regmap_field_alloc(dev, fifo->map, data->field_threshold);
376*4882a593Smuzhiyun if (IS_ERR(fifo->field_threshold))
377*4882a593Smuzhiyun return PTR_ERR(fifo->field_threshold);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun ret = of_property_read_u32(dev->of_node, "amlogic,fifo-depth",
380*4882a593Smuzhiyun &fifo->depth);
381*4882a593Smuzhiyun if (ret) {
382*4882a593Smuzhiyun /* Error out for anything but a missing property */
383*4882a593Smuzhiyun if (ret != -EINVAL)
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * If the property is missing, it might be because of an old
387*4882a593Smuzhiyun * DT. In such case, assume the smallest known fifo depth
388*4882a593Smuzhiyun */
389*4882a593Smuzhiyun fifo->depth = 256;
390*4882a593Smuzhiyun dev_warn(dev, "fifo depth not found, assume %u bytes\n",
391*4882a593Smuzhiyun fifo->depth);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun return devm_snd_soc_register_component(dev, data->component_drv,
395*4882a593Smuzhiyun data->dai_drv, 1);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(axg_fifo_probe);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic AXG/G12A fifo driver");
400*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
401*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
402