xref: /OK3568_Linux_fs/kernel/sound/soc/meson/aiu-fifo-spdif.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2020 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <sound/pcm_params.h>
8*4882a593Smuzhiyun #include <sound/soc.h>
9*4882a593Smuzhiyun #include <sound/soc-dai.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "aiu.h"
12*4882a593Smuzhiyun #include "aiu-fifo.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_EN		BIT(0)
15*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_AUTO_DISABLE	BIT(1)
16*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_IRQ_MODE		GENMASK(3, 2)
17*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_IRQ_OUT_THD	BIT(2)
18*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_IRQ_FRAME_READ	BIT(3)
19*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_SYNC_HEAD_EN	BIT(4)
20*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_BYTE_SEEK	BIT(5)
21*4882a593Smuzhiyun #define AIU_IEC958_DCU_FF_CTRL_CONTINUE		BIT(6)
22*4882a593Smuzhiyun #define AIU_MEM_IEC958_CONTROL_ENDIAN		GENMASK(5, 3)
23*4882a593Smuzhiyun #define AIU_MEM_IEC958_CONTROL_RD_DDR		BIT(6)
24*4882a593Smuzhiyun #define AIU_MEM_IEC958_CONTROL_MODE_16BIT	BIT(7)
25*4882a593Smuzhiyun #define AIU_MEM_IEC958_CONTROL_MODE_LINEAR	BIT(8)
26*4882a593Smuzhiyun #define AIU_MEM_IEC958_BUF_CNTL_INIT		BIT(0)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define AIU_FIFO_SPDIF_BLOCK			8
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static struct snd_pcm_hardware fifo_spdif_pcm = {
31*4882a593Smuzhiyun 	.info = (SNDRV_PCM_INFO_INTERLEAVED |
32*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_MMAP |
33*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_MMAP_VALID |
34*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_PAUSE),
35*4882a593Smuzhiyun 	.formats = AIU_FORMATS,
36*4882a593Smuzhiyun 	.rate_min = 5512,
37*4882a593Smuzhiyun 	.rate_max = 192000,
38*4882a593Smuzhiyun 	.channels_min = 2,
39*4882a593Smuzhiyun 	.channels_max = 2,
40*4882a593Smuzhiyun 	.period_bytes_min = AIU_FIFO_SPDIF_BLOCK,
41*4882a593Smuzhiyun 	.period_bytes_max = AIU_FIFO_SPDIF_BLOCK * USHRT_MAX,
42*4882a593Smuzhiyun 	.periods_min = 2,
43*4882a593Smuzhiyun 	.periods_max = UINT_MAX,
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* No real justification for this */
46*4882a593Smuzhiyun 	.buffer_bytes_max = 1 * 1024 * 1024,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
fifo_spdif_dcu_enable(struct snd_soc_component * component,bool enable)49*4882a593Smuzhiyun static void fifo_spdif_dcu_enable(struct snd_soc_component *component,
50*4882a593Smuzhiyun 				  bool enable)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_IEC958_DCU_FF_CTRL,
53*4882a593Smuzhiyun 				      AIU_IEC958_DCU_FF_CTRL_EN,
54*4882a593Smuzhiyun 				      enable ? AIU_IEC958_DCU_FF_CTRL_EN : 0);
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
fifo_spdif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)57*4882a593Smuzhiyun static int fifo_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
58*4882a593Smuzhiyun 			      struct snd_soc_dai *dai)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
61*4882a593Smuzhiyun 	int ret;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	ret = aiu_fifo_trigger(substream, cmd, dai);
64*4882a593Smuzhiyun 	if (ret)
65*4882a593Smuzhiyun 		return ret;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	switch (cmd) {
68*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
69*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
70*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
71*4882a593Smuzhiyun 		fifo_spdif_dcu_enable(component, true);
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
74*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
75*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
76*4882a593Smuzhiyun 		fifo_spdif_dcu_enable(component, false);
77*4882a593Smuzhiyun 		break;
78*4882a593Smuzhiyun 	default:
79*4882a593Smuzhiyun 		return -EINVAL;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
fifo_spdif_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)85*4882a593Smuzhiyun static int fifo_spdif_prepare(struct snd_pcm_substream *substream,
86*4882a593Smuzhiyun 			      struct snd_soc_dai *dai)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
89*4882a593Smuzhiyun 	int ret;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	ret = aiu_fifo_prepare(substream, dai);
92*4882a593Smuzhiyun 	if (ret)
93*4882a593Smuzhiyun 		return ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	snd_soc_component_update_bits(component,
96*4882a593Smuzhiyun 				      AIU_MEM_IEC958_BUF_CNTL,
97*4882a593Smuzhiyun 				      AIU_MEM_IEC958_BUF_CNTL_INIT,
98*4882a593Smuzhiyun 				      AIU_MEM_IEC958_BUF_CNTL_INIT);
99*4882a593Smuzhiyun 	snd_soc_component_update_bits(component,
100*4882a593Smuzhiyun 				      AIU_MEM_IEC958_BUF_CNTL,
101*4882a593Smuzhiyun 				      AIU_MEM_IEC958_BUF_CNTL_INIT, 0);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
fifo_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)106*4882a593Smuzhiyun static int fifo_spdif_hw_params(struct snd_pcm_substream *substream,
107*4882a593Smuzhiyun 				struct snd_pcm_hw_params *params,
108*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
111*4882a593Smuzhiyun 	unsigned int val;
112*4882a593Smuzhiyun 	int ret;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	ret = aiu_fifo_hw_params(substream, params, dai);
115*4882a593Smuzhiyun 	if (ret)
116*4882a593Smuzhiyun 		return ret;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	val = AIU_MEM_IEC958_CONTROL_RD_DDR |
119*4882a593Smuzhiyun 	      AIU_MEM_IEC958_CONTROL_MODE_LINEAR;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	switch (params_physical_width(params)) {
122*4882a593Smuzhiyun 	case 16:
123*4882a593Smuzhiyun 		val |= AIU_MEM_IEC958_CONTROL_MODE_16BIT;
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 	case 32:
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 	default:
128*4882a593Smuzhiyun 		dev_err(dai->dev, "Unsupported physical width %u\n",
129*4882a593Smuzhiyun 			params_physical_width(params));
130*4882a593Smuzhiyun 		return -EINVAL;
131*4882a593Smuzhiyun 	}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_MEM_IEC958_CONTROL,
134*4882a593Smuzhiyun 				      AIU_MEM_IEC958_CONTROL_ENDIAN |
135*4882a593Smuzhiyun 				      AIU_MEM_IEC958_CONTROL_RD_DDR |
136*4882a593Smuzhiyun 				      AIU_MEM_IEC958_CONTROL_MODE_LINEAR |
137*4882a593Smuzhiyun 				      AIU_MEM_IEC958_CONTROL_MODE_16BIT,
138*4882a593Smuzhiyun 				      val);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Number bytes read by the FIFO between each IRQ */
141*4882a593Smuzhiyun 	snd_soc_component_write(component, AIU_IEC958_BPF,
142*4882a593Smuzhiyun 				params_period_bytes(params));
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/*
145*4882a593Smuzhiyun 	 * AUTO_DISABLE and SYNC_HEAD are enabled by default but
146*4882a593Smuzhiyun 	 * this should be disabled in PCM (uncompressed) mode
147*4882a593Smuzhiyun 	 */
148*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_IEC958_DCU_FF_CTRL,
149*4882a593Smuzhiyun 				      AIU_IEC958_DCU_FF_CTRL_AUTO_DISABLE |
150*4882a593Smuzhiyun 				      AIU_IEC958_DCU_FF_CTRL_IRQ_MODE |
151*4882a593Smuzhiyun 				      AIU_IEC958_DCU_FF_CTRL_SYNC_HEAD_EN,
152*4882a593Smuzhiyun 				      AIU_IEC958_DCU_FF_CTRL_IRQ_FRAME_READ);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun const struct snd_soc_dai_ops aiu_fifo_spdif_dai_ops = {
158*4882a593Smuzhiyun 	.trigger	= fifo_spdif_trigger,
159*4882a593Smuzhiyun 	.prepare	= fifo_spdif_prepare,
160*4882a593Smuzhiyun 	.hw_params	= fifo_spdif_hw_params,
161*4882a593Smuzhiyun 	.hw_free	= aiu_fifo_hw_free,
162*4882a593Smuzhiyun 	.startup	= aiu_fifo_startup,
163*4882a593Smuzhiyun 	.shutdown	= aiu_fifo_shutdown,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
aiu_fifo_spdif_dai_probe(struct snd_soc_dai * dai)166*4882a593Smuzhiyun int aiu_fifo_spdif_dai_probe(struct snd_soc_dai *dai)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
169*4882a593Smuzhiyun 	struct aiu *aiu = snd_soc_component_get_drvdata(component);
170*4882a593Smuzhiyun 	struct aiu_fifo *fifo;
171*4882a593Smuzhiyun 	int ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	ret = aiu_fifo_dai_probe(dai);
174*4882a593Smuzhiyun 	if (ret)
175*4882a593Smuzhiyun 		return ret;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	fifo = dai->playback_dma_data;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	fifo->pcm = &fifo_spdif_pcm;
180*4882a593Smuzhiyun 	fifo->mem_offset = AIU_MEM_IEC958_START;
181*4882a593Smuzhiyun 	fifo->fifo_block = 1;
182*4882a593Smuzhiyun 	fifo->pclk = aiu->spdif.clks[PCLK].clk;
183*4882a593Smuzhiyun 	fifo->irq = aiu->spdif.irq;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187