xref: /OK3568_Linux_fs/kernel/sound/soc/meson/aiu-fifo-i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2020 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <sound/pcm_params.h>
9*4882a593Smuzhiyun #include <sound/soc.h>
10*4882a593Smuzhiyun #include <sound/soc-dai.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "aiu.h"
13*4882a593Smuzhiyun #include "aiu-fifo.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_8CH	BIT(0)
16*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_24BIT	BIT(5)
17*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_32BIT	BIT(9)
18*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_SPLIT	BIT(11)
19*4882a593Smuzhiyun #define AIU_MEM_I2S_MASKS_IRQ_BLOCK	GENMASK(31, 16)
20*4882a593Smuzhiyun #define AIU_MEM_I2S_CONTROL_MODE_16BIT	BIT(6)
21*4882a593Smuzhiyun #define AIU_MEM_I2S_BUF_CNTL_INIT	BIT(0)
22*4882a593Smuzhiyun #define AIU_RST_SOFT_I2S_FAST		BIT(0)
23*4882a593Smuzhiyun #define AIU_I2S_MISC_HOLD_EN		BIT(2)
24*4882a593Smuzhiyun #define AIU_I2S_MISC_FORCE_LEFT_RIGHT	BIT(4)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define AIU_FIFO_I2S_BLOCK		256
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static struct snd_pcm_hardware fifo_i2s_pcm = {
29*4882a593Smuzhiyun 	.info = (SNDRV_PCM_INFO_INTERLEAVED |
30*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_MMAP |
31*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_MMAP_VALID |
32*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_PAUSE),
33*4882a593Smuzhiyun 	.formats = AIU_FORMATS,
34*4882a593Smuzhiyun 	.rate_min = 5512,
35*4882a593Smuzhiyun 	.rate_max = 192000,
36*4882a593Smuzhiyun 	.channels_min = 2,
37*4882a593Smuzhiyun 	.channels_max = 8,
38*4882a593Smuzhiyun 	.period_bytes_min = AIU_FIFO_I2S_BLOCK,
39*4882a593Smuzhiyun 	.period_bytes_max = AIU_FIFO_I2S_BLOCK * USHRT_MAX,
40*4882a593Smuzhiyun 	.periods_min = 2,
41*4882a593Smuzhiyun 	.periods_max = UINT_MAX,
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* No real justification for this */
44*4882a593Smuzhiyun 	.buffer_bytes_max = 1 * 1024 * 1024,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
aiu_fifo_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)47*4882a593Smuzhiyun static int aiu_fifo_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
48*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	switch (cmd) {
53*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
54*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
55*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
56*4882a593Smuzhiyun 		snd_soc_component_write(component, AIU_RST_SOFT,
57*4882a593Smuzhiyun 					AIU_RST_SOFT_I2S_FAST);
58*4882a593Smuzhiyun 		snd_soc_component_read(component, AIU_I2S_SYNC);
59*4882a593Smuzhiyun 		break;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return aiu_fifo_trigger(substream, cmd, dai);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
aiu_fifo_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)65*4882a593Smuzhiyun static int aiu_fifo_i2s_prepare(struct snd_pcm_substream *substream,
66*4882a593Smuzhiyun 				struct snd_soc_dai *dai)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
69*4882a593Smuzhiyun 	int ret;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	ret = aiu_fifo_prepare(substream, dai);
72*4882a593Smuzhiyun 	if (ret)
73*4882a593Smuzhiyun 		return ret;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	snd_soc_component_update_bits(component,
76*4882a593Smuzhiyun 				      AIU_MEM_I2S_BUF_CNTL,
77*4882a593Smuzhiyun 				      AIU_MEM_I2S_BUF_CNTL_INIT,
78*4882a593Smuzhiyun 				      AIU_MEM_I2S_BUF_CNTL_INIT);
79*4882a593Smuzhiyun 	snd_soc_component_update_bits(component,
80*4882a593Smuzhiyun 				      AIU_MEM_I2S_BUF_CNTL,
81*4882a593Smuzhiyun 				      AIU_MEM_I2S_BUF_CNTL_INIT, 0);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
aiu_fifo_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)86*4882a593Smuzhiyun static int aiu_fifo_i2s_hw_params(struct snd_pcm_substream *substream,
87*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *params,
88*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
91*4882a593Smuzhiyun 	struct aiu_fifo *fifo = dai->playback_dma_data;
92*4882a593Smuzhiyun 	unsigned int val;
93*4882a593Smuzhiyun 	int ret;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_I2S_MISC,
96*4882a593Smuzhiyun 				      AIU_I2S_MISC_HOLD_EN,
97*4882a593Smuzhiyun 				      AIU_I2S_MISC_HOLD_EN);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	ret = aiu_fifo_hw_params(substream, params, dai);
100*4882a593Smuzhiyun 	if (ret)
101*4882a593Smuzhiyun 		return ret;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	switch (params_physical_width(params)) {
104*4882a593Smuzhiyun 	case 16:
105*4882a593Smuzhiyun 		val = AIU_MEM_I2S_CONTROL_MODE_16BIT;
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 	case 32:
108*4882a593Smuzhiyun 		val = 0;
109*4882a593Smuzhiyun 		break;
110*4882a593Smuzhiyun 	default:
111*4882a593Smuzhiyun 		dev_err(dai->dev, "Unsupported physical width %u\n",
112*4882a593Smuzhiyun 			params_physical_width(params));
113*4882a593Smuzhiyun 		return -EINVAL;
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_MEM_I2S_CONTROL,
117*4882a593Smuzhiyun 				      AIU_MEM_I2S_CONTROL_MODE_16BIT,
118*4882a593Smuzhiyun 				      val);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Setup the irq periodicity */
121*4882a593Smuzhiyun 	val = params_period_bytes(params) / fifo->fifo_block;
122*4882a593Smuzhiyun 	val = FIELD_PREP(AIU_MEM_I2S_MASKS_IRQ_BLOCK, val);
123*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_MEM_I2S_MASKS,
124*4882a593Smuzhiyun 				      AIU_MEM_I2S_MASKS_IRQ_BLOCK, val);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * Most (all?) supported SoCs have this bit set by default. The vendor
128*4882a593Smuzhiyun 	 * driver however sets it manually (depending on the version either
129*4882a593Smuzhiyun 	 * while un-setting AIU_I2S_MISC_HOLD_EN or right before that). Follow
130*4882a593Smuzhiyun 	 * the same approach for consistency with the vendor driver.
131*4882a593Smuzhiyun 	 */
132*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_I2S_MISC,
133*4882a593Smuzhiyun 				      AIU_I2S_MISC_FORCE_LEFT_RIGHT,
134*4882a593Smuzhiyun 				      AIU_I2S_MISC_FORCE_LEFT_RIGHT);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_I2S_MISC,
137*4882a593Smuzhiyun 				      AIU_I2S_MISC_HOLD_EN, 0);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun const struct snd_soc_dai_ops aiu_fifo_i2s_dai_ops = {
143*4882a593Smuzhiyun 	.trigger	= aiu_fifo_i2s_trigger,
144*4882a593Smuzhiyun 	.prepare	= aiu_fifo_i2s_prepare,
145*4882a593Smuzhiyun 	.hw_params	= aiu_fifo_i2s_hw_params,
146*4882a593Smuzhiyun 	.hw_free	= aiu_fifo_hw_free,
147*4882a593Smuzhiyun 	.startup	= aiu_fifo_startup,
148*4882a593Smuzhiyun 	.shutdown	= aiu_fifo_shutdown,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
aiu_fifo_i2s_dai_probe(struct snd_soc_dai * dai)151*4882a593Smuzhiyun int aiu_fifo_i2s_dai_probe(struct snd_soc_dai *dai)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
154*4882a593Smuzhiyun 	struct aiu *aiu = snd_soc_component_get_drvdata(component);
155*4882a593Smuzhiyun 	struct aiu_fifo *fifo;
156*4882a593Smuzhiyun 	int ret;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	ret = aiu_fifo_dai_probe(dai);
159*4882a593Smuzhiyun 	if (ret)
160*4882a593Smuzhiyun 		return ret;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	fifo = dai->playback_dma_data;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	fifo->pcm = &fifo_i2s_pcm;
165*4882a593Smuzhiyun 	fifo->mem_offset = AIU_MEM_I2S_START;
166*4882a593Smuzhiyun 	fifo->fifo_block = AIU_FIFO_I2S_BLOCK;
167*4882a593Smuzhiyun 	fifo->pclk = aiu->i2s.clks[PCLK].clk;
168*4882a593Smuzhiyun 	fifo->irq = aiu->i2s.irq;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172