xref: /OK3568_Linux_fs/kernel/sound/soc/meson/aiu-encoder-i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2020 BayLibre, SAS.
4*4882a593Smuzhiyun // Author: Jerome Brunet <jbrunet@baylibre.com>
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <sound/pcm_params.h>
9*4882a593Smuzhiyun #include <sound/soc.h>
10*4882a593Smuzhiyun #include <sound/soc-dai.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "aiu.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_8CH	BIT(0)
15*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_24BIT	BIT(5)
16*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_32BIT	BIT(9)
17*4882a593Smuzhiyun #define AIU_I2S_SOURCE_DESC_MODE_SPLIT	BIT(11)
18*4882a593Smuzhiyun #define AIU_RST_SOFT_I2S_FAST		BIT(0)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define AIU_I2S_DAC_CFG_MSB_FIRST	BIT(2)
21*4882a593Smuzhiyun #define AIU_CLK_CTRL_I2S_DIV_EN		BIT(0)
22*4882a593Smuzhiyun #define AIU_CLK_CTRL_I2S_DIV		GENMASK(3, 2)
23*4882a593Smuzhiyun #define AIU_CLK_CTRL_AOCLK_INVERT	BIT(6)
24*4882a593Smuzhiyun #define AIU_CLK_CTRL_LRCLK_INVERT	BIT(7)
25*4882a593Smuzhiyun #define AIU_CLK_CTRL_LRCLK_SKEW		GENMASK(9, 8)
26*4882a593Smuzhiyun #define AIU_CLK_CTRL_MORE_HDMI_AMCLK	BIT(6)
27*4882a593Smuzhiyun #define AIU_CLK_CTRL_MORE_I2S_DIV	GENMASK(5, 0)
28*4882a593Smuzhiyun #define AIU_CODEC_DAC_LRCLK_CTRL_DIV	GENMASK(11, 0)
29*4882a593Smuzhiyun 
aiu_encoder_i2s_divider_enable(struct snd_soc_component * component,bool enable)30*4882a593Smuzhiyun static void aiu_encoder_i2s_divider_enable(struct snd_soc_component *component,
31*4882a593Smuzhiyun 					   bool enable)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL,
34*4882a593Smuzhiyun 				      AIU_CLK_CTRL_I2S_DIV_EN,
35*4882a593Smuzhiyun 				      enable ? AIU_CLK_CTRL_I2S_DIV_EN : 0);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun 
aiu_encoder_i2s_setup_desc(struct snd_soc_component * component,struct snd_pcm_hw_params * params)38*4882a593Smuzhiyun static int aiu_encoder_i2s_setup_desc(struct snd_soc_component *component,
39*4882a593Smuzhiyun 				      struct snd_pcm_hw_params *params)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	/* Always operate in split (classic interleaved) mode */
42*4882a593Smuzhiyun 	unsigned int desc = AIU_I2S_SOURCE_DESC_MODE_SPLIT;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	/* Reset required to update the pipeline */
45*4882a593Smuzhiyun 	snd_soc_component_write(component, AIU_RST_SOFT, AIU_RST_SOFT_I2S_FAST);
46*4882a593Smuzhiyun 	snd_soc_component_read(component, AIU_I2S_SYNC);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	switch (params_physical_width(params)) {
49*4882a593Smuzhiyun 	case 16: /* Nothing to do */
50*4882a593Smuzhiyun 		break;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	case 32:
53*4882a593Smuzhiyun 		desc |= (AIU_I2S_SOURCE_DESC_MODE_24BIT |
54*4882a593Smuzhiyun 			 AIU_I2S_SOURCE_DESC_MODE_32BIT);
55*4882a593Smuzhiyun 		break;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	default:
58*4882a593Smuzhiyun 		return -EINVAL;
59*4882a593Smuzhiyun 	}
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	switch (params_channels(params)) {
62*4882a593Smuzhiyun 	case 2: /* Nothing to do */
63*4882a593Smuzhiyun 		break;
64*4882a593Smuzhiyun 	case 8:
65*4882a593Smuzhiyun 		desc |= AIU_I2S_SOURCE_DESC_MODE_8CH;
66*4882a593Smuzhiyun 		break;
67*4882a593Smuzhiyun 	default:
68*4882a593Smuzhiyun 		return -EINVAL;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_I2S_SOURCE_DESC,
72*4882a593Smuzhiyun 				      AIU_I2S_SOURCE_DESC_MODE_8CH |
73*4882a593Smuzhiyun 				      AIU_I2S_SOURCE_DESC_MODE_24BIT |
74*4882a593Smuzhiyun 				      AIU_I2S_SOURCE_DESC_MODE_32BIT |
75*4882a593Smuzhiyun 				      AIU_I2S_SOURCE_DESC_MODE_SPLIT,
76*4882a593Smuzhiyun 				      desc);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
aiu_encoder_i2s_set_legacy_div(struct snd_soc_component * component,struct snd_pcm_hw_params * params,unsigned int bs)81*4882a593Smuzhiyun static int aiu_encoder_i2s_set_legacy_div(struct snd_soc_component *component,
82*4882a593Smuzhiyun 					  struct snd_pcm_hw_params *params,
83*4882a593Smuzhiyun 					  unsigned int bs)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	switch (bs) {
86*4882a593Smuzhiyun 	case 1:
87*4882a593Smuzhiyun 	case 2:
88*4882a593Smuzhiyun 	case 4:
89*4882a593Smuzhiyun 	case 8:
90*4882a593Smuzhiyun 		/* These are the only valid legacy dividers */
91*4882a593Smuzhiyun 		break;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	default:
94*4882a593Smuzhiyun 		dev_err(component->dev, "Unsupported i2s divider: %u\n", bs);
95*4882a593Smuzhiyun 		return -EINVAL;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL,
99*4882a593Smuzhiyun 				      AIU_CLK_CTRL_I2S_DIV,
100*4882a593Smuzhiyun 				      FIELD_PREP(AIU_CLK_CTRL_I2S_DIV,
101*4882a593Smuzhiyun 						 __ffs(bs)));
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE,
104*4882a593Smuzhiyun 				      AIU_CLK_CTRL_MORE_I2S_DIV,
105*4882a593Smuzhiyun 				      FIELD_PREP(AIU_CLK_CTRL_MORE_I2S_DIV,
106*4882a593Smuzhiyun 						 0));
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
aiu_encoder_i2s_set_more_div(struct snd_soc_component * component,struct snd_pcm_hw_params * params,unsigned int bs)111*4882a593Smuzhiyun static int aiu_encoder_i2s_set_more_div(struct snd_soc_component *component,
112*4882a593Smuzhiyun 					struct snd_pcm_hw_params *params,
113*4882a593Smuzhiyun 					unsigned int bs)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	/*
116*4882a593Smuzhiyun 	 * NOTE: this HW is odd.
117*4882a593Smuzhiyun 	 * In most configuration, the i2s divider is 'mclk / blck'.
118*4882a593Smuzhiyun 	 * However, in 16 bits - 8ch mode, this factor needs to be
119*4882a593Smuzhiyun 	 * increased by 50% to get the correct output rate.
120*4882a593Smuzhiyun 	 * No idea why !
121*4882a593Smuzhiyun 	 */
122*4882a593Smuzhiyun 	if (params_width(params) == 16 && params_channels(params) == 8) {
123*4882a593Smuzhiyun 		if (bs % 2) {
124*4882a593Smuzhiyun 			dev_err(component->dev,
125*4882a593Smuzhiyun 				"Cannot increase i2s divider by 50%%\n");
126*4882a593Smuzhiyun 			return -EINVAL;
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 		bs += bs / 2;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Use CLK_MORE for mclk to bclk divider */
132*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL,
133*4882a593Smuzhiyun 				      AIU_CLK_CTRL_I2S_DIV,
134*4882a593Smuzhiyun 				      FIELD_PREP(AIU_CLK_CTRL_I2S_DIV, 0));
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE,
137*4882a593Smuzhiyun 				      AIU_CLK_CTRL_MORE_I2S_DIV,
138*4882a593Smuzhiyun 				      FIELD_PREP(AIU_CLK_CTRL_MORE_I2S_DIV,
139*4882a593Smuzhiyun 						 bs - 1));
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
aiu_encoder_i2s_set_clocks(struct snd_soc_component * component,struct snd_pcm_hw_params * params)144*4882a593Smuzhiyun static int aiu_encoder_i2s_set_clocks(struct snd_soc_component *component,
145*4882a593Smuzhiyun 				      struct snd_pcm_hw_params *params)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	struct aiu *aiu = snd_soc_component_get_drvdata(component);
148*4882a593Smuzhiyun 	unsigned int srate = params_rate(params);
149*4882a593Smuzhiyun 	unsigned int fs, bs;
150*4882a593Smuzhiyun 	int ret;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* Get the oversampling factor */
153*4882a593Smuzhiyun 	fs = DIV_ROUND_CLOSEST(clk_get_rate(aiu->i2s.clks[MCLK].clk), srate);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (fs % 64)
156*4882a593Smuzhiyun 		return -EINVAL;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Send data MSB first */
159*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_I2S_DAC_CFG,
160*4882a593Smuzhiyun 				      AIU_I2S_DAC_CFG_MSB_FIRST,
161*4882a593Smuzhiyun 				      AIU_I2S_DAC_CFG_MSB_FIRST);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Set bclk to lrlck ratio */
164*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CODEC_DAC_LRCLK_CTRL,
165*4882a593Smuzhiyun 				      AIU_CODEC_DAC_LRCLK_CTRL_DIV,
166*4882a593Smuzhiyun 				      FIELD_PREP(AIU_CODEC_DAC_LRCLK_CTRL_DIV,
167*4882a593Smuzhiyun 						 64 - 1));
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	bs = fs / 64;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	if (aiu->platform->has_clk_ctrl_more_i2s_div)
172*4882a593Smuzhiyun 		ret = aiu_encoder_i2s_set_more_div(component, params, bs);
173*4882a593Smuzhiyun 	else
174*4882a593Smuzhiyun 		ret = aiu_encoder_i2s_set_legacy_div(component, params, bs);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (ret)
177*4882a593Smuzhiyun 		return ret;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* Make sure amclk is used for HDMI i2s as well */
180*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL_MORE,
181*4882a593Smuzhiyun 				      AIU_CLK_CTRL_MORE_HDMI_AMCLK,
182*4882a593Smuzhiyun 				      AIU_CLK_CTRL_MORE_HDMI_AMCLK);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
aiu_encoder_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)187*4882a593Smuzhiyun static int aiu_encoder_i2s_hw_params(struct snd_pcm_substream *substream,
188*4882a593Smuzhiyun 				     struct snd_pcm_hw_params *params,
189*4882a593Smuzhiyun 				     struct snd_soc_dai *dai)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
192*4882a593Smuzhiyun 	int ret;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Disable the clock while changing the settings */
195*4882a593Smuzhiyun 	aiu_encoder_i2s_divider_enable(component, false);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	ret = aiu_encoder_i2s_setup_desc(component, params);
198*4882a593Smuzhiyun 	if (ret) {
199*4882a593Smuzhiyun 		dev_err(dai->dev, "setting i2s desc failed\n");
200*4882a593Smuzhiyun 		return ret;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	ret = aiu_encoder_i2s_set_clocks(component, params);
204*4882a593Smuzhiyun 	if (ret) {
205*4882a593Smuzhiyun 		dev_err(dai->dev, "setting i2s clocks failed\n");
206*4882a593Smuzhiyun 		return ret;
207*4882a593Smuzhiyun 	}
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	aiu_encoder_i2s_divider_enable(component, true);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
aiu_encoder_i2s_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)214*4882a593Smuzhiyun static int aiu_encoder_i2s_hw_free(struct snd_pcm_substream *substream,
215*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	aiu_encoder_i2s_divider_enable(component, false);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
aiu_encoder_i2s_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)224*4882a593Smuzhiyun static int aiu_encoder_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
227*4882a593Smuzhiyun 	unsigned int inv = fmt & SND_SOC_DAIFMT_INV_MASK;
228*4882a593Smuzhiyun 	unsigned int val = 0;
229*4882a593Smuzhiyun 	unsigned int skew;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	/* Only CPU Master / Codec Slave supported ATM */
232*4882a593Smuzhiyun 	if ((fmt & SND_SOC_DAIFMT_MASTER_MASK) != SND_SOC_DAIFMT_CBS_CFS)
233*4882a593Smuzhiyun 		return -EINVAL;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (inv == SND_SOC_DAIFMT_NB_IF ||
236*4882a593Smuzhiyun 	    inv == SND_SOC_DAIFMT_IB_IF)
237*4882a593Smuzhiyun 		val |= AIU_CLK_CTRL_LRCLK_INVERT;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (inv == SND_SOC_DAIFMT_IB_NF ||
240*4882a593Smuzhiyun 	    inv == SND_SOC_DAIFMT_IB_IF)
241*4882a593Smuzhiyun 		val |= AIU_CLK_CTRL_AOCLK_INVERT;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* Signal skew */
244*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
245*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
246*4882a593Smuzhiyun 		/* Invert sample clock for i2s */
247*4882a593Smuzhiyun 		val ^= AIU_CLK_CTRL_LRCLK_INVERT;
248*4882a593Smuzhiyun 		skew = 1;
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
251*4882a593Smuzhiyun 		skew = 0;
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	default:
254*4882a593Smuzhiyun 		return -EINVAL;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	val |= FIELD_PREP(AIU_CLK_CTRL_LRCLK_SKEW, skew);
258*4882a593Smuzhiyun 	snd_soc_component_update_bits(component, AIU_CLK_CTRL,
259*4882a593Smuzhiyun 				      AIU_CLK_CTRL_LRCLK_INVERT |
260*4882a593Smuzhiyun 				      AIU_CLK_CTRL_AOCLK_INVERT |
261*4882a593Smuzhiyun 				      AIU_CLK_CTRL_LRCLK_SKEW,
262*4882a593Smuzhiyun 				      val);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
aiu_encoder_i2s_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)267*4882a593Smuzhiyun static int aiu_encoder_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
268*4882a593Smuzhiyun 				      unsigned int freq, int dir)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct aiu *aiu = snd_soc_component_get_drvdata(dai->component);
271*4882a593Smuzhiyun 	int ret;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (WARN_ON(clk_id != 0))
274*4882a593Smuzhiyun 		return -EINVAL;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (dir == SND_SOC_CLOCK_IN)
277*4882a593Smuzhiyun 		return 0;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = clk_set_rate(aiu->i2s.clks[MCLK].clk, freq);
280*4882a593Smuzhiyun 	if (ret)
281*4882a593Smuzhiyun 		dev_err(dai->dev, "Failed to set sysclk to %uHz", freq);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const unsigned int hw_channels[] = {2, 8};
287*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list hw_channel_constraints = {
288*4882a593Smuzhiyun 	.list = hw_channels,
289*4882a593Smuzhiyun 	.count = ARRAY_SIZE(hw_channels),
290*4882a593Smuzhiyun 	.mask = 0,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
aiu_encoder_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)293*4882a593Smuzhiyun static int aiu_encoder_i2s_startup(struct snd_pcm_substream *substream,
294*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	struct aiu *aiu = snd_soc_component_get_drvdata(dai->component);
297*4882a593Smuzhiyun 	int ret;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Make sure the encoder gets either 2 or 8 channels */
300*4882a593Smuzhiyun 	ret = snd_pcm_hw_constraint_list(substream->runtime, 0,
301*4882a593Smuzhiyun 					 SNDRV_PCM_HW_PARAM_CHANNELS,
302*4882a593Smuzhiyun 					 &hw_channel_constraints);
303*4882a593Smuzhiyun 	if (ret) {
304*4882a593Smuzhiyun 		dev_err(dai->dev, "adding channels constraints failed\n");
305*4882a593Smuzhiyun 		return ret;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	ret = clk_bulk_prepare_enable(aiu->i2s.clk_num, aiu->i2s.clks);
309*4882a593Smuzhiyun 	if (ret)
310*4882a593Smuzhiyun 		dev_err(dai->dev, "failed to enable i2s clocks\n");
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return ret;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
aiu_encoder_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)315*4882a593Smuzhiyun static void aiu_encoder_i2s_shutdown(struct snd_pcm_substream *substream,
316*4882a593Smuzhiyun 				     struct snd_soc_dai *dai)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct aiu *aiu = snd_soc_component_get_drvdata(dai->component);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	clk_bulk_disable_unprepare(aiu->i2s.clk_num, aiu->i2s.clks);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun const struct snd_soc_dai_ops aiu_encoder_i2s_dai_ops = {
324*4882a593Smuzhiyun 	.hw_params	= aiu_encoder_i2s_hw_params,
325*4882a593Smuzhiyun 	.hw_free	= aiu_encoder_i2s_hw_free,
326*4882a593Smuzhiyun 	.set_fmt	= aiu_encoder_i2s_set_fmt,
327*4882a593Smuzhiyun 	.set_sysclk	= aiu_encoder_i2s_set_sysclk,
328*4882a593Smuzhiyun 	.startup	= aiu_encoder_i2s_startup,
329*4882a593Smuzhiyun 	.shutdown	= aiu_encoder_i2s_shutdown,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332