xref: /OK3568_Linux_fs/kernel/sound/soc/mediatek/mt8183/mt8183-dai-adda.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // MediaTek ALSA SoC Audio DAI ADDA Control
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
6*4882a593Smuzhiyun // Author: KaiChieh Chuang <kaichieh.chuang@mediatek.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/regmap.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include "mt8183-afe-common.h"
11*4882a593Smuzhiyun #include "mt8183-interconnection.h"
12*4882a593Smuzhiyun #include "mt8183-reg.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun enum {
15*4882a593Smuzhiyun 	AUDIO_SDM_LEVEL_MUTE = 0,
16*4882a593Smuzhiyun 	AUDIO_SDM_LEVEL_NORMAL = 0x1d,
17*4882a593Smuzhiyun 	/* if you change level normal */
18*4882a593Smuzhiyun 	/* you need to change formula of hp impedance and dc trim too */
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun 	DELAY_DATA_MISO1 = 0,
23*4882a593Smuzhiyun 	DELAY_DATA_MISO2,
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun enum {
27*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_8K = 0,
28*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_11K = 1,
29*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_12K = 2,
30*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_16K = 3,
31*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_22K = 4,
32*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_24K = 5,
33*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_32K = 6,
34*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_44K = 7,
35*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_48K = 8,
36*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_96K = 9,
37*4882a593Smuzhiyun 	MTK_AFE_ADDA_DL_RATE_192K = 10,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun enum {
41*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_8K = 0,
42*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_16K = 1,
43*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_32K = 2,
44*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_48K = 3,
45*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_96K = 4,
46*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_192K = 5,
47*4882a593Smuzhiyun 	MTK_AFE_ADDA_UL_RATE_48K_HD = 6,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
adda_dl_rate_transform(struct mtk_base_afe * afe,unsigned int rate)50*4882a593Smuzhiyun static unsigned int adda_dl_rate_transform(struct mtk_base_afe *afe,
51*4882a593Smuzhiyun 					   unsigned int rate)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	switch (rate) {
54*4882a593Smuzhiyun 	case 8000:
55*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_8K;
56*4882a593Smuzhiyun 	case 11025:
57*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_11K;
58*4882a593Smuzhiyun 	case 12000:
59*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_12K;
60*4882a593Smuzhiyun 	case 16000:
61*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_16K;
62*4882a593Smuzhiyun 	case 22050:
63*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_22K;
64*4882a593Smuzhiyun 	case 24000:
65*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_24K;
66*4882a593Smuzhiyun 	case 32000:
67*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_32K;
68*4882a593Smuzhiyun 	case 44100:
69*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_44K;
70*4882a593Smuzhiyun 	case 48000:
71*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_48K;
72*4882a593Smuzhiyun 	case 96000:
73*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_96K;
74*4882a593Smuzhiyun 	case 192000:
75*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_192K;
76*4882a593Smuzhiyun 	default:
77*4882a593Smuzhiyun 		dev_warn(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
78*4882a593Smuzhiyun 			 __func__, rate);
79*4882a593Smuzhiyun 		return MTK_AFE_ADDA_DL_RATE_48K;
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
adda_ul_rate_transform(struct mtk_base_afe * afe,unsigned int rate)83*4882a593Smuzhiyun static unsigned int adda_ul_rate_transform(struct mtk_base_afe *afe,
84*4882a593Smuzhiyun 					   unsigned int rate)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	switch (rate) {
87*4882a593Smuzhiyun 	case 8000:
88*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_8K;
89*4882a593Smuzhiyun 	case 16000:
90*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_16K;
91*4882a593Smuzhiyun 	case 32000:
92*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_32K;
93*4882a593Smuzhiyun 	case 48000:
94*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_48K;
95*4882a593Smuzhiyun 	case 96000:
96*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_96K;
97*4882a593Smuzhiyun 	case 192000:
98*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_192K;
99*4882a593Smuzhiyun 	default:
100*4882a593Smuzhiyun 		dev_warn(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
101*4882a593Smuzhiyun 			 __func__, rate);
102*4882a593Smuzhiyun 		return MTK_AFE_ADDA_UL_RATE_48K;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* dai component */
107*4882a593Smuzhiyun static const struct snd_kcontrol_new mtk_adda_dl_ch1_mix[] = {
108*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN3, I_DL1_CH1, 1, 0),
109*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN3, I_DL2_CH1, 1, 0),
110*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN3, I_DL3_CH1, 1, 0),
111*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN3,
112*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
113*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN3,
114*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
115*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN3,
116*4882a593Smuzhiyun 				    I_PCM_1_CAP_CH1, 1, 0),
117*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN3,
118*4882a593Smuzhiyun 				    I_PCM_2_CAP_CH1, 1, 0),
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static const struct snd_kcontrol_new mtk_adda_dl_ch2_mix[] = {
122*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN4, I_DL1_CH1, 1, 0),
123*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN4, I_DL1_CH2, 1, 0),
124*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN4, I_DL2_CH1, 1, 0),
125*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN4, I_DL2_CH2, 1, 0),
126*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN4, I_DL3_CH1, 1, 0),
127*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN4, I_DL3_CH2, 1, 0),
128*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN4,
129*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
130*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN4,
131*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
132*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1", AFE_CONN4,
133*4882a593Smuzhiyun 				    I_PCM_1_CAP_CH1, 1, 0),
134*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1", AFE_CONN4,
135*4882a593Smuzhiyun 				    I_PCM_2_CAP_CH1, 1, 0),
136*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2", AFE_CONN4,
137*4882a593Smuzhiyun 				    I_PCM_1_CAP_CH2, 1, 0),
138*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2", AFE_CONN4,
139*4882a593Smuzhiyun 				    I_PCM_2_CAP_CH2, 1, 0),
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
mtk_adda_ul_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)142*4882a593Smuzhiyun static int mtk_adda_ul_event(struct snd_soc_dapm_widget *w,
143*4882a593Smuzhiyun 			     struct snd_kcontrol *kcontrol,
144*4882a593Smuzhiyun 			     int event)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
147*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
148*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv = afe->platform_priv;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	dev_dbg(afe->dev, "%s(), name %s, event 0x%x\n",
151*4882a593Smuzhiyun 		__func__, w->name, event);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	switch (event) {
154*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
155*4882a593Smuzhiyun 		/* update setting to dmic */
156*4882a593Smuzhiyun 		if (afe_priv->mtkaif_dmic) {
157*4882a593Smuzhiyun 			/* mtkaif_rxif_data_mode = 1, dmic */
158*4882a593Smuzhiyun 			regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
159*4882a593Smuzhiyun 					   0x1, 0x1);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 			/* dmic mode, 3.25M*/
162*4882a593Smuzhiyun 			regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
163*4882a593Smuzhiyun 					   0x0, 0xf << 20);
164*4882a593Smuzhiyun 			regmap_update_bits(afe->regmap, AFE_ADDA_UL_SRC_CON0,
165*4882a593Smuzhiyun 					   0x0, 0x1 << 5);
166*4882a593Smuzhiyun 			regmap_update_bits(afe->regmap, AFE_ADDA_UL_SRC_CON0,
167*4882a593Smuzhiyun 					   0x0, 0x3 << 14);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 			/* turn on dmic, ch1, ch2 */
170*4882a593Smuzhiyun 			regmap_update_bits(afe->regmap, AFE_ADDA_UL_SRC_CON0,
171*4882a593Smuzhiyun 					   0x1 << 1, 0x1 << 1);
172*4882a593Smuzhiyun 			regmap_update_bits(afe->regmap, AFE_ADDA_UL_SRC_CON0,
173*4882a593Smuzhiyun 					   0x3 << 21, 0x3 << 21);
174*4882a593Smuzhiyun 		}
175*4882a593Smuzhiyun 		break;
176*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMD:
177*4882a593Smuzhiyun 		/* should delayed 1/fs(smallest is 8k) = 125us before afe off */
178*4882a593Smuzhiyun 		usleep_range(125, 135);
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	default:
181*4882a593Smuzhiyun 		break;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun /* mtkaif dmic */
188*4882a593Smuzhiyun static const char * const mt8183_adda_off_on_str[] = {
189*4882a593Smuzhiyun 	"Off", "On"
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static const struct soc_enum mt8183_adda_enum[] = {
193*4882a593Smuzhiyun 	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(mt8183_adda_off_on_str),
194*4882a593Smuzhiyun 			    mt8183_adda_off_on_str),
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
mt8183_adda_dmic_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)197*4882a593Smuzhiyun static int mt8183_adda_dmic_get(struct snd_kcontrol *kcontrol,
198*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
201*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
202*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv = afe->platform_priv;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = afe_priv->mtkaif_dmic;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
mt8183_adda_dmic_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)209*4882a593Smuzhiyun static int mt8183_adda_dmic_set(struct snd_kcontrol *kcontrol,
210*4882a593Smuzhiyun 				struct snd_ctl_elem_value *ucontrol)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
213*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
214*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv = afe->platform_priv;
215*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] >= e->items)
218*4882a593Smuzhiyun 		return -EINVAL;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	afe_priv->mtkaif_dmic = ucontrol->value.integer.value[0];
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	dev_info(afe->dev, "%s(), kcontrol name %s, mtkaif_dmic %d\n",
223*4882a593Smuzhiyun 		 __func__, kcontrol->id.name, afe_priv->mtkaif_dmic);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static const struct snd_kcontrol_new mtk_adda_controls[] = {
229*4882a593Smuzhiyun 	SOC_ENUM_EXT("MTKAIF_DMIC", mt8183_adda_enum[0],
230*4882a593Smuzhiyun 		     mt8183_adda_dmic_get, mt8183_adda_dmic_set),
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun enum {
234*4882a593Smuzhiyun 	SUPPLY_SEQ_ADDA_AFE_ON,
235*4882a593Smuzhiyun 	SUPPLY_SEQ_ADDA_DL_ON,
236*4882a593Smuzhiyun 	SUPPLY_SEQ_ADDA_UL_ON,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const struct snd_soc_dapm_widget mtk_dai_adda_widgets[] = {
240*4882a593Smuzhiyun 	/* adda */
241*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("ADDA_DL_CH1", SND_SOC_NOPM, 0, 0,
242*4882a593Smuzhiyun 			   mtk_adda_dl_ch1_mix,
243*4882a593Smuzhiyun 			   ARRAY_SIZE(mtk_adda_dl_ch1_mix)),
244*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("ADDA_DL_CH2", SND_SOC_NOPM, 0, 0,
245*4882a593Smuzhiyun 			   mtk_adda_dl_ch2_mix,
246*4882a593Smuzhiyun 			   ARRAY_SIZE(mtk_adda_dl_ch2_mix)),
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY_S("ADDA Enable", SUPPLY_SEQ_ADDA_AFE_ON,
249*4882a593Smuzhiyun 			      AFE_ADDA_UL_DL_CON0, ADDA_AFE_ON_SFT, 0,
250*4882a593Smuzhiyun 			      NULL, 0),
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY_S("ADDA Playback Enable", SUPPLY_SEQ_ADDA_DL_ON,
253*4882a593Smuzhiyun 			      AFE_ADDA_DL_SRC2_CON0,
254*4882a593Smuzhiyun 			      DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0,
255*4882a593Smuzhiyun 			      NULL, 0),
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	SND_SOC_DAPM_SUPPLY_S("ADDA Capture Enable", SUPPLY_SEQ_ADDA_UL_ON,
258*4882a593Smuzhiyun 			      AFE_ADDA_UL_SRC_CON0,
259*4882a593Smuzhiyun 			      UL_SRC_ON_TMP_CTL_SFT, 0,
260*4882a593Smuzhiyun 			      mtk_adda_ul_event,
261*4882a593Smuzhiyun 			      SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_clk"),
264*4882a593Smuzhiyun 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_predis_clk"),
265*4882a593Smuzhiyun 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_adc_clk"),
266*4882a593Smuzhiyun 	SND_SOC_DAPM_CLOCK_SUPPLY("mtkaif_26m_clk"),
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static const struct snd_soc_dapm_route mtk_dai_adda_routes[] = {
270*4882a593Smuzhiyun 	/* playback */
271*4882a593Smuzhiyun 	{"ADDA_DL_CH1", "DL1_CH1", "DL1"},
272*4882a593Smuzhiyun 	{"ADDA_DL_CH2", "DL1_CH1", "DL1"},
273*4882a593Smuzhiyun 	{"ADDA_DL_CH2", "DL1_CH2", "DL1"},
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	{"ADDA_DL_CH1", "DL2_CH1", "DL2"},
276*4882a593Smuzhiyun 	{"ADDA_DL_CH2", "DL2_CH1", "DL2"},
277*4882a593Smuzhiyun 	{"ADDA_DL_CH2", "DL2_CH2", "DL2"},
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	{"ADDA_DL_CH1", "DL3_CH1", "DL3"},
280*4882a593Smuzhiyun 	{"ADDA_DL_CH2", "DL3_CH1", "DL3"},
281*4882a593Smuzhiyun 	{"ADDA_DL_CH2", "DL3_CH2", "DL3"},
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "ADDA_DL_CH1"},
284*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "ADDA_DL_CH2"},
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	/* adda enable */
287*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "ADDA Enable"},
288*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "ADDA Playback Enable"},
289*4882a593Smuzhiyun 	{"ADDA Capture", NULL, "ADDA Enable"},
290*4882a593Smuzhiyun 	{"ADDA Capture", NULL, "ADDA Capture Enable"},
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* clk */
293*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "mtkaif_26m_clk"},
294*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "aud_dac_clk"},
295*4882a593Smuzhiyun 	{"ADDA Playback", NULL, "aud_dac_predis_clk"},
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	{"ADDA Capture", NULL, "mtkaif_26m_clk"},
298*4882a593Smuzhiyun 	{"ADDA Capture", NULL, "aud_adc_clk"},
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
set_mtkaif_rx(struct mtk_base_afe * afe)301*4882a593Smuzhiyun static int set_mtkaif_rx(struct mtk_base_afe *afe)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv = afe->platform_priv;
304*4882a593Smuzhiyun 	int delay_data;
305*4882a593Smuzhiyun 	int delay_cycle;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	switch (afe_priv->mtkaif_protocol) {
308*4882a593Smuzhiyun 	case MT8183_MTKAIF_PROTOCOL_2_CLK_P2:
309*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x38);
310*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x39);
311*4882a593Smuzhiyun 		/* mtkaif_rxif_clkinv_adc inverse for calibration */
312*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
313*4882a593Smuzhiyun 			     0x80010000);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 		if (afe_priv->mtkaif_phase_cycle[0] >=
316*4882a593Smuzhiyun 		    afe_priv->mtkaif_phase_cycle[1]) {
317*4882a593Smuzhiyun 			delay_data = DELAY_DATA_MISO1;
318*4882a593Smuzhiyun 			delay_cycle = afe_priv->mtkaif_phase_cycle[0] -
319*4882a593Smuzhiyun 				      afe_priv->mtkaif_phase_cycle[1];
320*4882a593Smuzhiyun 		} else {
321*4882a593Smuzhiyun 			delay_data = DELAY_DATA_MISO2;
322*4882a593Smuzhiyun 			delay_cycle = afe_priv->mtkaif_phase_cycle[1] -
323*4882a593Smuzhiyun 				      afe_priv->mtkaif_phase_cycle[0];
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap,
327*4882a593Smuzhiyun 				   AFE_ADDA_MTKAIF_RX_CFG2,
328*4882a593Smuzhiyun 				   MTKAIF_RXIF_DELAY_DATA_MASK_SFT,
329*4882a593Smuzhiyun 				   delay_data << MTKAIF_RXIF_DELAY_DATA_SFT);
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap,
332*4882a593Smuzhiyun 				   AFE_ADDA_MTKAIF_RX_CFG2,
333*4882a593Smuzhiyun 				   MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT,
334*4882a593Smuzhiyun 				   delay_cycle << MTKAIF_RXIF_DELAY_CYCLE_SFT);
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 	case MT8183_MTKAIF_PROTOCOL_2:
337*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x31);
338*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
339*4882a593Smuzhiyun 			     0x00010000);
340*4882a593Smuzhiyun 		break;
341*4882a593Smuzhiyun 	case MT8183_MTKAIF_PROTOCOL_1:
342*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x31);
343*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0x0);
344*4882a593Smuzhiyun 	default:
345*4882a593Smuzhiyun 		break;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	return 0;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* dai ops */
mtk_dai_adda_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)352*4882a593Smuzhiyun static int mtk_dai_adda_hw_params(struct snd_pcm_substream *substream,
353*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *params,
354*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
357*4882a593Smuzhiyun 	unsigned int rate = params_rate(params);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	dev_dbg(afe->dev, "%s(), id %d, stream %d, rate %d\n",
360*4882a593Smuzhiyun 		__func__, dai->id, substream->stream, rate);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
363*4882a593Smuzhiyun 		unsigned int dl_src2_con0 = 0;
364*4882a593Smuzhiyun 		unsigned int dl_src2_con1 = 0;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 		/* clean predistortion */
367*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON0, 0);
368*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON1, 0);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 		/* set sampling rate */
371*4882a593Smuzhiyun 		dl_src2_con0 = adda_dl_rate_transform(afe, rate) << 28;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		/* set output mode */
374*4882a593Smuzhiyun 		switch (rate) {
375*4882a593Smuzhiyun 		case 192000:
376*4882a593Smuzhiyun 			dl_src2_con0 |= (0x1 << 24); /* UP_SAMPLING_RATE_X2 */
377*4882a593Smuzhiyun 			dl_src2_con0 |= 1 << 14;
378*4882a593Smuzhiyun 			break;
379*4882a593Smuzhiyun 		case 96000:
380*4882a593Smuzhiyun 			dl_src2_con0 |= (0x2 << 24); /* UP_SAMPLING_RATE_X4 */
381*4882a593Smuzhiyun 			dl_src2_con0 |= 1 << 14;
382*4882a593Smuzhiyun 			break;
383*4882a593Smuzhiyun 		default:
384*4882a593Smuzhiyun 			dl_src2_con0 |= (0x3 << 24); /* UP_SAMPLING_RATE_X8 */
385*4882a593Smuzhiyun 			break;
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 		/* turn off mute function */
389*4882a593Smuzhiyun 		dl_src2_con0 |= (0x03 << 11);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		/* set voice input data if input sample rate is 8k or 16k */
392*4882a593Smuzhiyun 		if (rate == 8000 || rate == 16000)
393*4882a593Smuzhiyun 			dl_src2_con0 |= 0x01 << 5;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		/* SA suggest apply -0.3db to audio/speech path */
396*4882a593Smuzhiyun 		dl_src2_con1 = 0xf74f0000;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		/* turn on down-link gain */
399*4882a593Smuzhiyun 		dl_src2_con0 = dl_src2_con0 | (0x01 << 1);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_DL_SRC2_CON0, dl_src2_con0);
402*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_DL_SRC2_CON1, dl_src2_con1);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		/* set sdm gain */
405*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap,
406*4882a593Smuzhiyun 				   AFE_ADDA_DL_SDM_DCCOMP_CON,
407*4882a593Smuzhiyun 				   ATTGAIN_CTL_MASK_SFT,
408*4882a593Smuzhiyun 				   AUDIO_SDM_LEVEL_NORMAL << ATTGAIN_CTL_SFT);
409*4882a593Smuzhiyun 	} else {
410*4882a593Smuzhiyun 		unsigned int voice_mode = 0;
411*4882a593Smuzhiyun 		unsigned int ul_src_con0 = 0;	/* default value */
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 		/* set mtkaif protocol */
414*4882a593Smuzhiyun 		set_mtkaif_rx(afe);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		/* Using Internal ADC */
417*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap,
418*4882a593Smuzhiyun 				   AFE_ADDA_TOP_CON0,
419*4882a593Smuzhiyun 				   0x1 << 0,
420*4882a593Smuzhiyun 				   0x0 << 0);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		voice_mode = adda_ul_rate_transform(afe, rate);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		ul_src_con0 |= (voice_mode << 17) & (0x7 << 17);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		/* enable iir */
427*4882a593Smuzhiyun 		ul_src_con0 |= (1 << UL_IIR_ON_TMP_CTL_SFT) &
428*4882a593Smuzhiyun 			       UL_IIR_ON_TMP_CTL_MASK_SFT;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		/* 35Hz @ 48k */
431*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_IIR_COEF_02_01, 0x00000000);
432*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_IIR_COEF_04_03, 0x00003FB8);
433*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_IIR_COEF_06_05, 0x3FB80000);
434*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_IIR_COEF_08_07, 0x3FB80000);
435*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_IIR_COEF_10_09, 0x0000C048);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_ADDA_UL_SRC_CON0, ul_src_con0);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 		/* mtkaif_rxif_data_mode = 0, amic */
440*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap,
441*4882a593Smuzhiyun 				   AFE_ADDA_MTKAIF_RX_CFG0,
442*4882a593Smuzhiyun 				   0x1 << 0,
443*4882a593Smuzhiyun 				   0x0 << 0);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	return 0;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun static const struct snd_soc_dai_ops mtk_dai_adda_ops = {
450*4882a593Smuzhiyun 	.hw_params = mtk_dai_adda_hw_params,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun /* dai driver */
454*4882a593Smuzhiyun #define MTK_ADDA_PLAYBACK_RATES (SNDRV_PCM_RATE_8000_48000 |\
455*4882a593Smuzhiyun 				 SNDRV_PCM_RATE_96000 |\
456*4882a593Smuzhiyun 				 SNDRV_PCM_RATE_192000)
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun #define MTK_ADDA_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
459*4882a593Smuzhiyun 				SNDRV_PCM_RATE_16000 |\
460*4882a593Smuzhiyun 				SNDRV_PCM_RATE_32000 |\
461*4882a593Smuzhiyun 				SNDRV_PCM_RATE_48000)
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define MTK_ADDA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
464*4882a593Smuzhiyun 			  SNDRV_PCM_FMTBIT_S24_LE |\
465*4882a593Smuzhiyun 			  SNDRV_PCM_FMTBIT_S32_LE)
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun static struct snd_soc_dai_driver mtk_dai_adda_driver[] = {
468*4882a593Smuzhiyun 	{
469*4882a593Smuzhiyun 		.name = "ADDA",
470*4882a593Smuzhiyun 		.id = MT8183_DAI_ADDA,
471*4882a593Smuzhiyun 		.playback = {
472*4882a593Smuzhiyun 			.stream_name = "ADDA Playback",
473*4882a593Smuzhiyun 			.channels_min = 1,
474*4882a593Smuzhiyun 			.channels_max = 2,
475*4882a593Smuzhiyun 			.rates = MTK_ADDA_PLAYBACK_RATES,
476*4882a593Smuzhiyun 			.formats = MTK_ADDA_FORMATS,
477*4882a593Smuzhiyun 		},
478*4882a593Smuzhiyun 		.capture = {
479*4882a593Smuzhiyun 			.stream_name = "ADDA Capture",
480*4882a593Smuzhiyun 			.channels_min = 1,
481*4882a593Smuzhiyun 			.channels_max = 2,
482*4882a593Smuzhiyun 			.rates = MTK_ADDA_CAPTURE_RATES,
483*4882a593Smuzhiyun 			.formats = MTK_ADDA_FORMATS,
484*4882a593Smuzhiyun 		},
485*4882a593Smuzhiyun 		.ops = &mtk_dai_adda_ops,
486*4882a593Smuzhiyun 	},
487*4882a593Smuzhiyun };
488*4882a593Smuzhiyun 
mt8183_dai_adda_register(struct mtk_base_afe * afe)489*4882a593Smuzhiyun int mt8183_dai_adda_register(struct mtk_base_afe *afe)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun 	struct mtk_base_afe_dai *dai;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
494*4882a593Smuzhiyun 	if (!dai)
495*4882a593Smuzhiyun 		return -ENOMEM;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	list_add(&dai->list, &afe->sub_dais);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	dai->dai_drivers = mtk_dai_adda_driver;
500*4882a593Smuzhiyun 	dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_adda_driver);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	dai->controls = mtk_adda_controls;
503*4882a593Smuzhiyun 	dai->num_controls = ARRAY_SIZE(mtk_adda_controls);
504*4882a593Smuzhiyun 	dai->dapm_widgets = mtk_dai_adda_widgets;
505*4882a593Smuzhiyun 	dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_adda_widgets);
506*4882a593Smuzhiyun 	dai->dapm_routes = mtk_dai_adda_routes;
507*4882a593Smuzhiyun 	dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_adda_routes);
508*4882a593Smuzhiyun 	return 0;
509*4882a593Smuzhiyun }
510