xref: /OK3568_Linux_fs/kernel/sound/soc/mediatek/mt8183/mt8183-afe-pcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Mediatek ALSA SoC AFE platform driver for 8183
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
6*4882a593Smuzhiyun // Author: KaiChieh Chuang <kaichieh.chuang@mediatek.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "mt8183-afe-common.h"
17*4882a593Smuzhiyun #include "mt8183-afe-clk.h"
18*4882a593Smuzhiyun #include "mt8183-interconnection.h"
19*4882a593Smuzhiyun #include "mt8183-reg.h"
20*4882a593Smuzhiyun #include "../common/mtk-afe-platform-driver.h"
21*4882a593Smuzhiyun #include "../common/mtk-afe-fe-dai.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun enum {
24*4882a593Smuzhiyun 	MTK_AFE_RATE_8K = 0,
25*4882a593Smuzhiyun 	MTK_AFE_RATE_11K = 1,
26*4882a593Smuzhiyun 	MTK_AFE_RATE_12K = 2,
27*4882a593Smuzhiyun 	MTK_AFE_RATE_384K = 3,
28*4882a593Smuzhiyun 	MTK_AFE_RATE_16K = 4,
29*4882a593Smuzhiyun 	MTK_AFE_RATE_22K = 5,
30*4882a593Smuzhiyun 	MTK_AFE_RATE_24K = 6,
31*4882a593Smuzhiyun 	MTK_AFE_RATE_130K = 7,
32*4882a593Smuzhiyun 	MTK_AFE_RATE_32K = 8,
33*4882a593Smuzhiyun 	MTK_AFE_RATE_44K = 9,
34*4882a593Smuzhiyun 	MTK_AFE_RATE_48K = 10,
35*4882a593Smuzhiyun 	MTK_AFE_RATE_88K = 11,
36*4882a593Smuzhiyun 	MTK_AFE_RATE_96K = 12,
37*4882a593Smuzhiyun 	MTK_AFE_RATE_176K = 13,
38*4882a593Smuzhiyun 	MTK_AFE_RATE_192K = 14,
39*4882a593Smuzhiyun 	MTK_AFE_RATE_260K = 15,
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun enum {
43*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_8K = 0,
44*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_16K = 1,
45*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_32K = 2,
46*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_48K = 3,
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun enum {
50*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_8K = 0,
51*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_16K = 1,
52*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_32K = 2,
53*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_48K = 3,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
mt8183_general_rate_transform(struct device * dev,unsigned int rate)56*4882a593Smuzhiyun unsigned int mt8183_general_rate_transform(struct device *dev,
57*4882a593Smuzhiyun 					   unsigned int rate)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	switch (rate) {
60*4882a593Smuzhiyun 	case 8000:
61*4882a593Smuzhiyun 		return MTK_AFE_RATE_8K;
62*4882a593Smuzhiyun 	case 11025:
63*4882a593Smuzhiyun 		return MTK_AFE_RATE_11K;
64*4882a593Smuzhiyun 	case 12000:
65*4882a593Smuzhiyun 		return MTK_AFE_RATE_12K;
66*4882a593Smuzhiyun 	case 16000:
67*4882a593Smuzhiyun 		return MTK_AFE_RATE_16K;
68*4882a593Smuzhiyun 	case 22050:
69*4882a593Smuzhiyun 		return MTK_AFE_RATE_22K;
70*4882a593Smuzhiyun 	case 24000:
71*4882a593Smuzhiyun 		return MTK_AFE_RATE_24K;
72*4882a593Smuzhiyun 	case 32000:
73*4882a593Smuzhiyun 		return MTK_AFE_RATE_32K;
74*4882a593Smuzhiyun 	case 44100:
75*4882a593Smuzhiyun 		return MTK_AFE_RATE_44K;
76*4882a593Smuzhiyun 	case 48000:
77*4882a593Smuzhiyun 		return MTK_AFE_RATE_48K;
78*4882a593Smuzhiyun 	case 88200:
79*4882a593Smuzhiyun 		return MTK_AFE_RATE_88K;
80*4882a593Smuzhiyun 	case 96000:
81*4882a593Smuzhiyun 		return MTK_AFE_RATE_96K;
82*4882a593Smuzhiyun 	case 130000:
83*4882a593Smuzhiyun 		return MTK_AFE_RATE_130K;
84*4882a593Smuzhiyun 	case 176400:
85*4882a593Smuzhiyun 		return MTK_AFE_RATE_176K;
86*4882a593Smuzhiyun 	case 192000:
87*4882a593Smuzhiyun 		return MTK_AFE_RATE_192K;
88*4882a593Smuzhiyun 	case 260000:
89*4882a593Smuzhiyun 		return MTK_AFE_RATE_260K;
90*4882a593Smuzhiyun 	default:
91*4882a593Smuzhiyun 		dev_warn(dev, "%s(), rate %u invalid, use %d!!!\n",
92*4882a593Smuzhiyun 			 __func__, rate, MTK_AFE_RATE_48K);
93*4882a593Smuzhiyun 		return MTK_AFE_RATE_48K;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
dai_memif_rate_transform(struct device * dev,unsigned int rate)97*4882a593Smuzhiyun static unsigned int dai_memif_rate_transform(struct device *dev,
98*4882a593Smuzhiyun 					     unsigned int rate)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	switch (rate) {
101*4882a593Smuzhiyun 	case 8000:
102*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_8K;
103*4882a593Smuzhiyun 	case 16000:
104*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_16K;
105*4882a593Smuzhiyun 	case 32000:
106*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_32K;
107*4882a593Smuzhiyun 	case 48000:
108*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_48K;
109*4882a593Smuzhiyun 	default:
110*4882a593Smuzhiyun 		dev_warn(dev, "%s(), rate %u invalid, use %d!!!\n",
111*4882a593Smuzhiyun 			 __func__, rate, MTK_AFE_DAI_MEMIF_RATE_16K);
112*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_16K;
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
mt8183_rate_transform(struct device * dev,unsigned int rate,int aud_blk)116*4882a593Smuzhiyun unsigned int mt8183_rate_transform(struct device *dev,
117*4882a593Smuzhiyun 				   unsigned int rate, int aud_blk)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	switch (aud_blk) {
120*4882a593Smuzhiyun 	case MT8183_MEMIF_MOD_DAI:
121*4882a593Smuzhiyun 		return dai_memif_rate_transform(dev, rate);
122*4882a593Smuzhiyun 	default:
123*4882a593Smuzhiyun 		return mt8183_general_rate_transform(dev, rate);
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct snd_pcm_hardware mt8183_afe_hardware = {
128*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP |
129*4882a593Smuzhiyun 		SNDRV_PCM_INFO_INTERLEAVED |
130*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID,
131*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE |
132*4882a593Smuzhiyun 		   SNDRV_PCM_FMTBIT_S24_LE |
133*4882a593Smuzhiyun 		   SNDRV_PCM_FMTBIT_S32_LE,
134*4882a593Smuzhiyun 	.period_bytes_min = 256,
135*4882a593Smuzhiyun 	.period_bytes_max = 4 * 48 * 1024,
136*4882a593Smuzhiyun 	.periods_min = 2,
137*4882a593Smuzhiyun 	.periods_max = 256,
138*4882a593Smuzhiyun 	.buffer_bytes_max = 8 * 48 * 1024,
139*4882a593Smuzhiyun 	.fifo_size = 0,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
mt8183_memif_fs(struct snd_pcm_substream * substream,unsigned int rate)142*4882a593Smuzhiyun static int mt8183_memif_fs(struct snd_pcm_substream *substream,
143*4882a593Smuzhiyun 			   unsigned int rate)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
146*4882a593Smuzhiyun 	struct snd_soc_component *component =
147*4882a593Smuzhiyun 		snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
148*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
149*4882a593Smuzhiyun 	int id = asoc_rtd_to_cpu(rtd, 0)->id;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return mt8183_rate_transform(afe->dev, rate, id);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
mt8183_irq_fs(struct snd_pcm_substream * substream,unsigned int rate)154*4882a593Smuzhiyun static int mt8183_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
157*4882a593Smuzhiyun 	struct snd_soc_component *component =
158*4882a593Smuzhiyun 		snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
159*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	return mt8183_general_rate_transform(afe->dev, rate);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define MTK_PCM_RATES (SNDRV_PCM_RATE_8000_48000 |\
165*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_88200 |\
166*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_96000 |\
167*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_176400 |\
168*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_192000)
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define MTK_PCM_DAI_RATES (SNDRV_PCM_RATE_8000 |\
171*4882a593Smuzhiyun 			   SNDRV_PCM_RATE_16000 |\
172*4882a593Smuzhiyun 			   SNDRV_PCM_RATE_32000 |\
173*4882a593Smuzhiyun 			   SNDRV_PCM_RATE_48000)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define MTK_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
176*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S24_LE |\
177*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S32_LE)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun static struct snd_soc_dai_driver mt8183_memif_dai_driver[] = {
180*4882a593Smuzhiyun 	/* FE DAIs: memory intefaces to CPU */
181*4882a593Smuzhiyun 	{
182*4882a593Smuzhiyun 		.name = "DL1",
183*4882a593Smuzhiyun 		.id = MT8183_MEMIF_DL1,
184*4882a593Smuzhiyun 		.playback = {
185*4882a593Smuzhiyun 			.stream_name = "DL1",
186*4882a593Smuzhiyun 			.channels_min = 1,
187*4882a593Smuzhiyun 			.channels_max = 2,
188*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
189*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
190*4882a593Smuzhiyun 		},
191*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
192*4882a593Smuzhiyun 	},
193*4882a593Smuzhiyun 	{
194*4882a593Smuzhiyun 		.name = "DL2",
195*4882a593Smuzhiyun 		.id = MT8183_MEMIF_DL2,
196*4882a593Smuzhiyun 		.playback = {
197*4882a593Smuzhiyun 			.stream_name = "DL2",
198*4882a593Smuzhiyun 			.channels_min = 1,
199*4882a593Smuzhiyun 			.channels_max = 2,
200*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
201*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
202*4882a593Smuzhiyun 		},
203*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
204*4882a593Smuzhiyun 	},
205*4882a593Smuzhiyun 	{
206*4882a593Smuzhiyun 		.name = "DL3",
207*4882a593Smuzhiyun 		.id = MT8183_MEMIF_DL3,
208*4882a593Smuzhiyun 		.playback = {
209*4882a593Smuzhiyun 			.stream_name = "DL3",
210*4882a593Smuzhiyun 			.channels_min = 1,
211*4882a593Smuzhiyun 			.channels_max = 2,
212*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
213*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
214*4882a593Smuzhiyun 		},
215*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun 	{
218*4882a593Smuzhiyun 		.name = "UL1",
219*4882a593Smuzhiyun 		.id = MT8183_MEMIF_VUL12,
220*4882a593Smuzhiyun 		.capture = {
221*4882a593Smuzhiyun 			.stream_name = "UL1",
222*4882a593Smuzhiyun 			.channels_min = 1,
223*4882a593Smuzhiyun 			.channels_max = 2,
224*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
225*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
226*4882a593Smuzhiyun 		},
227*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
228*4882a593Smuzhiyun 	},
229*4882a593Smuzhiyun 	{
230*4882a593Smuzhiyun 		.name = "UL2",
231*4882a593Smuzhiyun 		.id = MT8183_MEMIF_AWB,
232*4882a593Smuzhiyun 		.capture = {
233*4882a593Smuzhiyun 			.stream_name = "UL2",
234*4882a593Smuzhiyun 			.channels_min = 1,
235*4882a593Smuzhiyun 			.channels_max = 2,
236*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
237*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
238*4882a593Smuzhiyun 		},
239*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
240*4882a593Smuzhiyun 	},
241*4882a593Smuzhiyun 	{
242*4882a593Smuzhiyun 		.name = "UL3",
243*4882a593Smuzhiyun 		.id = MT8183_MEMIF_VUL2,
244*4882a593Smuzhiyun 		.capture = {
245*4882a593Smuzhiyun 			.stream_name = "UL3",
246*4882a593Smuzhiyun 			.channels_min = 1,
247*4882a593Smuzhiyun 			.channels_max = 2,
248*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
249*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
250*4882a593Smuzhiyun 		},
251*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun 	{
254*4882a593Smuzhiyun 		.name = "UL4",
255*4882a593Smuzhiyun 		.id = MT8183_MEMIF_AWB2,
256*4882a593Smuzhiyun 		.capture = {
257*4882a593Smuzhiyun 			.stream_name = "UL4",
258*4882a593Smuzhiyun 			.channels_min = 1,
259*4882a593Smuzhiyun 			.channels_max = 2,
260*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
261*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
262*4882a593Smuzhiyun 		},
263*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
264*4882a593Smuzhiyun 	},
265*4882a593Smuzhiyun 	{
266*4882a593Smuzhiyun 		.name = "UL_MONO_1",
267*4882a593Smuzhiyun 		.id = MT8183_MEMIF_MOD_DAI,
268*4882a593Smuzhiyun 		.capture = {
269*4882a593Smuzhiyun 			.stream_name = "UL_MONO_1",
270*4882a593Smuzhiyun 			.channels_min = 1,
271*4882a593Smuzhiyun 			.channels_max = 1,
272*4882a593Smuzhiyun 			.rates = MTK_PCM_DAI_RATES,
273*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
274*4882a593Smuzhiyun 		},
275*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
276*4882a593Smuzhiyun 	},
277*4882a593Smuzhiyun 	{
278*4882a593Smuzhiyun 		.name = "HDMI",
279*4882a593Smuzhiyun 		.id = MT8183_MEMIF_HDMI,
280*4882a593Smuzhiyun 		.playback = {
281*4882a593Smuzhiyun 			.stream_name = "HDMI",
282*4882a593Smuzhiyun 			.channels_min = 2,
283*4882a593Smuzhiyun 			.channels_max = 8,
284*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
285*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
286*4882a593Smuzhiyun 		},
287*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
288*4882a593Smuzhiyun 	},
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* dma widget & routes*/
292*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul1_ch1_mix[] = {
293*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN21,
294*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
295*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH1", AFE_CONN21,
296*4882a593Smuzhiyun 				    I_I2S0_CH1, 1, 0),
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul1_ch2_mix[] = {
300*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN22,
301*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
302*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I2S0_CH2", AFE_CONN21,
303*4882a593Smuzhiyun 				    I_I2S0_CH2, 1, 0),
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul2_ch1_mix[] = {
307*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN5,
308*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
309*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN5,
310*4882a593Smuzhiyun 				    I_DL1_CH1, 1, 0),
311*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN5,
312*4882a593Smuzhiyun 				    I_DL2_CH1, 1, 0),
313*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN5,
314*4882a593Smuzhiyun 				    I_DL3_CH1, 1, 0),
315*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH1", AFE_CONN5,
316*4882a593Smuzhiyun 				    I_I2S2_CH1, 1, 0),
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul2_ch2_mix[] = {
320*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN6,
321*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
322*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN6,
323*4882a593Smuzhiyun 				    I_DL1_CH2, 1, 0),
324*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN6,
325*4882a593Smuzhiyun 				    I_DL2_CH2, 1, 0),
326*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN6,
327*4882a593Smuzhiyun 				    I_DL3_CH2, 1, 0),
328*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH2", AFE_CONN6,
329*4882a593Smuzhiyun 				    I_I2S2_CH2, 1, 0),
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul3_ch1_mix[] = {
333*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN32,
334*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
335*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH1", AFE_CONN32,
336*4882a593Smuzhiyun 				    I_I2S2_CH1, 1, 0),
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul3_ch2_mix[] = {
340*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN33,
341*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
342*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I2S2_CH2", AFE_CONN33,
343*4882a593Smuzhiyun 				    I_I2S2_CH2, 1, 0),
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul4_ch1_mix[] = {
347*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN38,
348*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul4_ch2_mix[] = {
352*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN39,
353*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul_mono_1_mix[] = {
357*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN12,
358*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
359*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN12,
360*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun static const struct snd_soc_dapm_widget mt8183_memif_widgets[] = {
364*4882a593Smuzhiyun 	/* memif */
365*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL1_CH1", SND_SOC_NOPM, 0, 0,
366*4882a593Smuzhiyun 			   memif_ul1_ch1_mix, ARRAY_SIZE(memif_ul1_ch1_mix)),
367*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL1_CH2", SND_SOC_NOPM, 0, 0,
368*4882a593Smuzhiyun 			   memif_ul1_ch2_mix, ARRAY_SIZE(memif_ul1_ch2_mix)),
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL2_CH1", SND_SOC_NOPM, 0, 0,
371*4882a593Smuzhiyun 			   memif_ul2_ch1_mix, ARRAY_SIZE(memif_ul2_ch1_mix)),
372*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL2_CH2", SND_SOC_NOPM, 0, 0,
373*4882a593Smuzhiyun 			   memif_ul2_ch2_mix, ARRAY_SIZE(memif_ul2_ch2_mix)),
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL3_CH1", SND_SOC_NOPM, 0, 0,
376*4882a593Smuzhiyun 			   memif_ul3_ch1_mix, ARRAY_SIZE(memif_ul3_ch1_mix)),
377*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL3_CH2", SND_SOC_NOPM, 0, 0,
378*4882a593Smuzhiyun 			   memif_ul3_ch2_mix, ARRAY_SIZE(memif_ul3_ch2_mix)),
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL4_CH1", SND_SOC_NOPM, 0, 0,
381*4882a593Smuzhiyun 			   memif_ul4_ch1_mix, ARRAY_SIZE(memif_ul4_ch1_mix)),
382*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL4_CH2", SND_SOC_NOPM, 0, 0,
383*4882a593Smuzhiyun 			   memif_ul4_ch2_mix, ARRAY_SIZE(memif_ul4_ch2_mix)),
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL_MONO_1_CH1", SND_SOC_NOPM, 0, 0,
386*4882a593Smuzhiyun 			   memif_ul_mono_1_mix,
387*4882a593Smuzhiyun 			   ARRAY_SIZE(memif_ul_mono_1_mix)),
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun static const struct snd_soc_dapm_route mt8183_memif_routes[] = {
391*4882a593Smuzhiyun 	/* capture */
392*4882a593Smuzhiyun 	{"UL1", NULL, "UL1_CH1"},
393*4882a593Smuzhiyun 	{"UL1", NULL, "UL1_CH2"},
394*4882a593Smuzhiyun 	{"UL1_CH1", "ADDA_UL_CH1", "ADDA Capture"},
395*4882a593Smuzhiyun 	{"UL1_CH2", "ADDA_UL_CH2", "ADDA Capture"},
396*4882a593Smuzhiyun 	{"UL1_CH1", "I2S0_CH1", "I2S0"},
397*4882a593Smuzhiyun 	{"UL1_CH2", "I2S0_CH2", "I2S0"},
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	{"UL2", NULL, "UL2_CH1"},
400*4882a593Smuzhiyun 	{"UL2", NULL, "UL2_CH2"},
401*4882a593Smuzhiyun 	{"UL2_CH1", "ADDA_UL_CH1", "ADDA Capture"},
402*4882a593Smuzhiyun 	{"UL2_CH2", "ADDA_UL_CH2", "ADDA Capture"},
403*4882a593Smuzhiyun 	{"UL2_CH1", "I2S2_CH1", "I2S2"},
404*4882a593Smuzhiyun 	{"UL2_CH2", "I2S2_CH2", "I2S2"},
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	{"UL3", NULL, "UL3_CH1"},
407*4882a593Smuzhiyun 	{"UL3", NULL, "UL3_CH2"},
408*4882a593Smuzhiyun 	{"UL3_CH1", "ADDA_UL_CH1", "ADDA Capture"},
409*4882a593Smuzhiyun 	{"UL3_CH2", "ADDA_UL_CH2", "ADDA Capture"},
410*4882a593Smuzhiyun 	{"UL3_CH1", "I2S2_CH1", "I2S2"},
411*4882a593Smuzhiyun 	{"UL3_CH2", "I2S2_CH2", "I2S2"},
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	{"UL4", NULL, "UL4_CH1"},
414*4882a593Smuzhiyun 	{"UL4", NULL, "UL4_CH2"},
415*4882a593Smuzhiyun 	{"UL4_CH1", "ADDA_UL_CH1", "ADDA Capture"},
416*4882a593Smuzhiyun 	{"UL4_CH2", "ADDA_UL_CH2", "ADDA Capture"},
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	{"UL_MONO_1", NULL, "UL_MONO_1_CH1"},
419*4882a593Smuzhiyun 	{"UL_MONO_1_CH1", "ADDA_UL_CH1", "ADDA Capture"},
420*4882a593Smuzhiyun 	{"UL_MONO_1_CH1", "ADDA_UL_CH2", "ADDA Capture"},
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun static const struct snd_soc_component_driver mt8183_afe_pcm_dai_component = {
424*4882a593Smuzhiyun 	.name = "mt8183-afe-pcm-dai",
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const struct mtk_base_memif_data memif_data[MT8183_MEMIF_NUM] = {
428*4882a593Smuzhiyun 	[MT8183_MEMIF_DL1] = {
429*4882a593Smuzhiyun 		.name = "DL1",
430*4882a593Smuzhiyun 		.id = MT8183_MEMIF_DL1,
431*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL1_BASE,
432*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL1_CUR,
433*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
434*4882a593Smuzhiyun 		.fs_shift = DL1_MODE_SFT,
435*4882a593Smuzhiyun 		.fs_maskbit = DL1_MODE_MASK,
436*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
437*4882a593Smuzhiyun 		.mono_shift = DL1_DATA_SFT,
438*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
439*4882a593Smuzhiyun 		.enable_shift = DL1_ON_SFT,
440*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
441*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
442*4882a593Smuzhiyun 		.hd_shift = DL1_HD_SFT,
443*4882a593Smuzhiyun 		.hd_align_mshift = DL1_HD_ALIGN_SFT,
444*4882a593Smuzhiyun 		.agent_disable_reg = -1,
445*4882a593Smuzhiyun 		.agent_disable_shift = -1,
446*4882a593Smuzhiyun 		.msb_reg = -1,
447*4882a593Smuzhiyun 		.msb_shift = -1,
448*4882a593Smuzhiyun 	},
449*4882a593Smuzhiyun 	[MT8183_MEMIF_DL2] = {
450*4882a593Smuzhiyun 		.name = "DL2",
451*4882a593Smuzhiyun 		.id = MT8183_MEMIF_DL2,
452*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL2_BASE,
453*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL2_CUR,
454*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
455*4882a593Smuzhiyun 		.fs_shift = DL2_MODE_SFT,
456*4882a593Smuzhiyun 		.fs_maskbit = DL2_MODE_MASK,
457*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
458*4882a593Smuzhiyun 		.mono_shift = DL2_DATA_SFT,
459*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
460*4882a593Smuzhiyun 		.enable_shift = DL2_ON_SFT,
461*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
462*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
463*4882a593Smuzhiyun 		.hd_shift = DL2_HD_SFT,
464*4882a593Smuzhiyun 		.hd_align_mshift = DL2_HD_ALIGN_SFT,
465*4882a593Smuzhiyun 		.agent_disable_reg = -1,
466*4882a593Smuzhiyun 		.agent_disable_shift = -1,
467*4882a593Smuzhiyun 		.msb_reg = -1,
468*4882a593Smuzhiyun 		.msb_shift = -1,
469*4882a593Smuzhiyun 	},
470*4882a593Smuzhiyun 	[MT8183_MEMIF_DL3] = {
471*4882a593Smuzhiyun 		.name = "DL3",
472*4882a593Smuzhiyun 		.id = MT8183_MEMIF_DL3,
473*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL3_BASE,
474*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL3_CUR,
475*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON2,
476*4882a593Smuzhiyun 		.fs_shift = DL3_MODE_SFT,
477*4882a593Smuzhiyun 		.fs_maskbit = DL3_MODE_MASK,
478*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
479*4882a593Smuzhiyun 		.mono_shift = DL3_DATA_SFT,
480*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
481*4882a593Smuzhiyun 		.enable_shift = DL3_ON_SFT,
482*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
483*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
484*4882a593Smuzhiyun 		.hd_shift = DL3_HD_SFT,
485*4882a593Smuzhiyun 		.hd_align_mshift = DL3_HD_ALIGN_SFT,
486*4882a593Smuzhiyun 		.agent_disable_reg = -1,
487*4882a593Smuzhiyun 		.agent_disable_shift = -1,
488*4882a593Smuzhiyun 		.msb_reg = -1,
489*4882a593Smuzhiyun 		.msb_shift = -1,
490*4882a593Smuzhiyun 	},
491*4882a593Smuzhiyun 	[MT8183_MEMIF_VUL2] = {
492*4882a593Smuzhiyun 		.name = "VUL2",
493*4882a593Smuzhiyun 		.id = MT8183_MEMIF_VUL2,
494*4882a593Smuzhiyun 		.reg_ofs_base = AFE_VUL2_BASE,
495*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_VUL2_CUR,
496*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON2,
497*4882a593Smuzhiyun 		.fs_shift = VUL2_MODE_SFT,
498*4882a593Smuzhiyun 		.fs_maskbit = VUL2_MODE_MASK,
499*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON2,
500*4882a593Smuzhiyun 		.mono_shift = VUL2_DATA_SFT,
501*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
502*4882a593Smuzhiyun 		.enable_shift = VUL2_ON_SFT,
503*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
504*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
505*4882a593Smuzhiyun 		.hd_shift = VUL2_HD_SFT,
506*4882a593Smuzhiyun 		.hd_align_mshift = VUL2_HD_ALIGN_SFT,
507*4882a593Smuzhiyun 		.agent_disable_reg = -1,
508*4882a593Smuzhiyun 		.agent_disable_shift = -1,
509*4882a593Smuzhiyun 		.msb_reg = -1,
510*4882a593Smuzhiyun 		.msb_shift = -1,
511*4882a593Smuzhiyun 	},
512*4882a593Smuzhiyun 	[MT8183_MEMIF_AWB] = {
513*4882a593Smuzhiyun 		.name = "AWB",
514*4882a593Smuzhiyun 		.id = MT8183_MEMIF_AWB,
515*4882a593Smuzhiyun 		.reg_ofs_base = AFE_AWB_BASE,
516*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_AWB_CUR,
517*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
518*4882a593Smuzhiyun 		.fs_shift = AWB_MODE_SFT,
519*4882a593Smuzhiyun 		.fs_maskbit = AWB_MODE_MASK,
520*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
521*4882a593Smuzhiyun 		.mono_shift = AWB_DATA_SFT,
522*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
523*4882a593Smuzhiyun 		.enable_shift = AWB_ON_SFT,
524*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
525*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
526*4882a593Smuzhiyun 		.hd_shift = AWB_HD_SFT,
527*4882a593Smuzhiyun 		.hd_align_mshift = AWB_HD_ALIGN_SFT,
528*4882a593Smuzhiyun 		.agent_disable_reg = -1,
529*4882a593Smuzhiyun 		.agent_disable_shift = -1,
530*4882a593Smuzhiyun 		.msb_reg = -1,
531*4882a593Smuzhiyun 		.msb_shift = -1,
532*4882a593Smuzhiyun 	},
533*4882a593Smuzhiyun 	[MT8183_MEMIF_AWB2] = {
534*4882a593Smuzhiyun 		.name = "AWB2",
535*4882a593Smuzhiyun 		.id = MT8183_MEMIF_AWB2,
536*4882a593Smuzhiyun 		.reg_ofs_base = AFE_AWB2_BASE,
537*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_AWB2_CUR,
538*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON2,
539*4882a593Smuzhiyun 		.fs_shift = AWB2_MODE_SFT,
540*4882a593Smuzhiyun 		.fs_maskbit = AWB2_MODE_MASK,
541*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON2,
542*4882a593Smuzhiyun 		.mono_shift = AWB2_DATA_SFT,
543*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
544*4882a593Smuzhiyun 		.enable_shift = AWB2_ON_SFT,
545*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
546*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
547*4882a593Smuzhiyun 		.hd_shift = AWB2_HD_SFT,
548*4882a593Smuzhiyun 		.hd_align_mshift = AWB2_ALIGN_SFT,
549*4882a593Smuzhiyun 		.agent_disable_reg = -1,
550*4882a593Smuzhiyun 		.agent_disable_shift = -1,
551*4882a593Smuzhiyun 		.msb_reg = -1,
552*4882a593Smuzhiyun 		.msb_shift = -1,
553*4882a593Smuzhiyun 	},
554*4882a593Smuzhiyun 	[MT8183_MEMIF_VUL12] = {
555*4882a593Smuzhiyun 		.name = "VUL12",
556*4882a593Smuzhiyun 		.id = MT8183_MEMIF_VUL12,
557*4882a593Smuzhiyun 		.reg_ofs_base = AFE_VUL_D2_BASE,
558*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_VUL_D2_CUR,
559*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON0,
560*4882a593Smuzhiyun 		.fs_shift = VUL12_MODE_SFT,
561*4882a593Smuzhiyun 		.fs_maskbit = VUL12_MODE_MASK,
562*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON0,
563*4882a593Smuzhiyun 		.mono_shift = VUL12_MONO_SFT,
564*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
565*4882a593Smuzhiyun 		.enable_shift = VUL12_ON_SFT,
566*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
567*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
568*4882a593Smuzhiyun 		.hd_shift = VUL12_HD_SFT,
569*4882a593Smuzhiyun 		.hd_align_mshift = VUL12_HD_ALIGN_SFT,
570*4882a593Smuzhiyun 		.agent_disable_reg = -1,
571*4882a593Smuzhiyun 		.agent_disable_shift = -1,
572*4882a593Smuzhiyun 		.msb_reg = -1,
573*4882a593Smuzhiyun 		.msb_shift = -1,
574*4882a593Smuzhiyun 	},
575*4882a593Smuzhiyun 	[MT8183_MEMIF_MOD_DAI] = {
576*4882a593Smuzhiyun 		.name = "MOD_DAI",
577*4882a593Smuzhiyun 		.id = MT8183_MEMIF_MOD_DAI,
578*4882a593Smuzhiyun 		.reg_ofs_base = AFE_MOD_DAI_BASE,
579*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_MOD_DAI_CUR,
580*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
581*4882a593Smuzhiyun 		.fs_shift = MOD_DAI_MODE_SFT,
582*4882a593Smuzhiyun 		.fs_maskbit = MOD_DAI_MODE_MASK,
583*4882a593Smuzhiyun 		.mono_reg = -1,
584*4882a593Smuzhiyun 		.mono_shift = 0,
585*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
586*4882a593Smuzhiyun 		.enable_shift = MOD_DAI_ON_SFT,
587*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
588*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
589*4882a593Smuzhiyun 		.hd_shift = MOD_DAI_HD_SFT,
590*4882a593Smuzhiyun 		.hd_align_mshift = MOD_DAI_HD_ALIGN_SFT,
591*4882a593Smuzhiyun 		.agent_disable_reg = -1,
592*4882a593Smuzhiyun 		.agent_disable_shift = -1,
593*4882a593Smuzhiyun 		.msb_reg = -1,
594*4882a593Smuzhiyun 		.msb_shift = -1,
595*4882a593Smuzhiyun 	},
596*4882a593Smuzhiyun 	[MT8183_MEMIF_HDMI] = {
597*4882a593Smuzhiyun 		.name = "HDMI",
598*4882a593Smuzhiyun 		.id = MT8183_MEMIF_HDMI,
599*4882a593Smuzhiyun 		.reg_ofs_base = AFE_HDMI_OUT_BASE,
600*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_HDMI_OUT_CUR,
601*4882a593Smuzhiyun 		.fs_reg = -1,
602*4882a593Smuzhiyun 		.fs_shift = -1,
603*4882a593Smuzhiyun 		.fs_maskbit = -1,
604*4882a593Smuzhiyun 		.mono_reg = -1,
605*4882a593Smuzhiyun 		.mono_shift = -1,
606*4882a593Smuzhiyun 		.enable_reg = -1,	/* control in tdm for sync start */
607*4882a593Smuzhiyun 		.enable_shift = -1,
608*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
609*4882a593Smuzhiyun 		.hd_align_reg = AFE_MEMIF_HDALIGN,
610*4882a593Smuzhiyun 		.hd_shift = HDMI_HD_SFT,
611*4882a593Smuzhiyun 		.hd_align_mshift = HDMI_HD_ALIGN_SFT,
612*4882a593Smuzhiyun 		.agent_disable_reg = -1,
613*4882a593Smuzhiyun 		.agent_disable_shift = -1,
614*4882a593Smuzhiyun 		.msb_reg = -1,
615*4882a593Smuzhiyun 		.msb_shift = -1,
616*4882a593Smuzhiyun 	},
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static const struct mtk_base_irq_data irq_data[MT8183_IRQ_NUM] = {
620*4882a593Smuzhiyun 	[MT8183_IRQ_0] = {
621*4882a593Smuzhiyun 		.id = MT8183_IRQ_0,
622*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT0,
623*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
624*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
625*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
626*4882a593Smuzhiyun 		.irq_fs_shift = IRQ0_MCU_MODE_SFT,
627*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ0_MCU_MODE_MASK,
628*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
629*4882a593Smuzhiyun 		.irq_en_shift = IRQ0_MCU_ON_SFT,
630*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
631*4882a593Smuzhiyun 		.irq_clr_shift = IRQ0_MCU_CLR_SFT,
632*4882a593Smuzhiyun 	},
633*4882a593Smuzhiyun 	[MT8183_IRQ_1] = {
634*4882a593Smuzhiyun 		.id = MT8183_IRQ_1,
635*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT1,
636*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
637*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
638*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
639*4882a593Smuzhiyun 		.irq_fs_shift = IRQ1_MCU_MODE_SFT,
640*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ1_MCU_MODE_MASK,
641*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
642*4882a593Smuzhiyun 		.irq_en_shift = IRQ1_MCU_ON_SFT,
643*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
644*4882a593Smuzhiyun 		.irq_clr_shift = IRQ1_MCU_CLR_SFT,
645*4882a593Smuzhiyun 	},
646*4882a593Smuzhiyun 	[MT8183_IRQ_2] = {
647*4882a593Smuzhiyun 		.id = MT8183_IRQ_2,
648*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT2,
649*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
650*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
651*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
652*4882a593Smuzhiyun 		.irq_fs_shift = IRQ2_MCU_MODE_SFT,
653*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ2_MCU_MODE_MASK,
654*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
655*4882a593Smuzhiyun 		.irq_en_shift = IRQ2_MCU_ON_SFT,
656*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
657*4882a593Smuzhiyun 		.irq_clr_shift = IRQ2_MCU_CLR_SFT,
658*4882a593Smuzhiyun 	},
659*4882a593Smuzhiyun 	[MT8183_IRQ_3] = {
660*4882a593Smuzhiyun 		.id = MT8183_IRQ_3,
661*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT3,
662*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
663*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
664*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
665*4882a593Smuzhiyun 		.irq_fs_shift = IRQ3_MCU_MODE_SFT,
666*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ3_MCU_MODE_MASK,
667*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
668*4882a593Smuzhiyun 		.irq_en_shift = IRQ3_MCU_ON_SFT,
669*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
670*4882a593Smuzhiyun 		.irq_clr_shift = IRQ3_MCU_CLR_SFT,
671*4882a593Smuzhiyun 	},
672*4882a593Smuzhiyun 	[MT8183_IRQ_4] = {
673*4882a593Smuzhiyun 		.id = MT8183_IRQ_4,
674*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT4,
675*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
676*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
677*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
678*4882a593Smuzhiyun 		.irq_fs_shift = IRQ4_MCU_MODE_SFT,
679*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ4_MCU_MODE_MASK,
680*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
681*4882a593Smuzhiyun 		.irq_en_shift = IRQ4_MCU_ON_SFT,
682*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
683*4882a593Smuzhiyun 		.irq_clr_shift = IRQ4_MCU_CLR_SFT,
684*4882a593Smuzhiyun 	},
685*4882a593Smuzhiyun 	[MT8183_IRQ_5] = {
686*4882a593Smuzhiyun 		.id = MT8183_IRQ_5,
687*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT5,
688*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
689*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
690*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
691*4882a593Smuzhiyun 		.irq_fs_shift = IRQ5_MCU_MODE_SFT,
692*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ5_MCU_MODE_MASK,
693*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
694*4882a593Smuzhiyun 		.irq_en_shift = IRQ5_MCU_ON_SFT,
695*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
696*4882a593Smuzhiyun 		.irq_clr_shift = IRQ5_MCU_CLR_SFT,
697*4882a593Smuzhiyun 	},
698*4882a593Smuzhiyun 	[MT8183_IRQ_6] = {
699*4882a593Smuzhiyun 		.id = MT8183_IRQ_6,
700*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT6,
701*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
702*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
703*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
704*4882a593Smuzhiyun 		.irq_fs_shift = IRQ6_MCU_MODE_SFT,
705*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ6_MCU_MODE_MASK,
706*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
707*4882a593Smuzhiyun 		.irq_en_shift = IRQ6_MCU_ON_SFT,
708*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
709*4882a593Smuzhiyun 		.irq_clr_shift = IRQ6_MCU_CLR_SFT,
710*4882a593Smuzhiyun 	},
711*4882a593Smuzhiyun 	[MT8183_IRQ_7] = {
712*4882a593Smuzhiyun 		.id = MT8183_IRQ_7,
713*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT7,
714*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
715*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
716*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON1,
717*4882a593Smuzhiyun 		.irq_fs_shift = IRQ7_MCU_MODE_SFT,
718*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ7_MCU_MODE_MASK,
719*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
720*4882a593Smuzhiyun 		.irq_en_shift = IRQ7_MCU_ON_SFT,
721*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
722*4882a593Smuzhiyun 		.irq_clr_shift = IRQ7_MCU_CLR_SFT,
723*4882a593Smuzhiyun 	},
724*4882a593Smuzhiyun 	[MT8183_IRQ_8] = {
725*4882a593Smuzhiyun 		.id = MT8183_IRQ_8,
726*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT8,
727*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
728*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
729*4882a593Smuzhiyun 		.irq_fs_reg = -1,
730*4882a593Smuzhiyun 		.irq_fs_shift = -1,
731*4882a593Smuzhiyun 		.irq_fs_maskbit = -1,
732*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
733*4882a593Smuzhiyun 		.irq_en_shift = IRQ8_MCU_ON_SFT,
734*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
735*4882a593Smuzhiyun 		.irq_clr_shift = IRQ8_MCU_CLR_SFT,
736*4882a593Smuzhiyun 	},
737*4882a593Smuzhiyun 	[MT8183_IRQ_11] = {
738*4882a593Smuzhiyun 		.id = MT8183_IRQ_11,
739*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT11,
740*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
741*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
742*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON2,
743*4882a593Smuzhiyun 		.irq_fs_shift = IRQ11_MCU_MODE_SFT,
744*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ11_MCU_MODE_MASK,
745*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
746*4882a593Smuzhiyun 		.irq_en_shift = IRQ11_MCU_ON_SFT,
747*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
748*4882a593Smuzhiyun 		.irq_clr_shift = IRQ11_MCU_CLR_SFT,
749*4882a593Smuzhiyun 	},
750*4882a593Smuzhiyun 	[MT8183_IRQ_12] = {
751*4882a593Smuzhiyun 		.id = MT8183_IRQ_12,
752*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT12,
753*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
754*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
755*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON2,
756*4882a593Smuzhiyun 		.irq_fs_shift = IRQ12_MCU_MODE_SFT,
757*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ12_MCU_MODE_MASK,
758*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON0,
759*4882a593Smuzhiyun 		.irq_en_shift = IRQ12_MCU_ON_SFT,
760*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
761*4882a593Smuzhiyun 		.irq_clr_shift = IRQ12_MCU_CLR_SFT,
762*4882a593Smuzhiyun 	},
763*4882a593Smuzhiyun };
764*4882a593Smuzhiyun 
mt8183_is_volatile_reg(struct device * dev,unsigned int reg)765*4882a593Smuzhiyun static bool mt8183_is_volatile_reg(struct device *dev, unsigned int reg)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	/* these auto-gen reg has read-only bit, so put it as volatile */
768*4882a593Smuzhiyun 	/* volatile reg cannot be cached, so cannot be set when power off */
769*4882a593Smuzhiyun 	switch (reg) {
770*4882a593Smuzhiyun 	case AUDIO_TOP_CON0:	/* reg bit controlled by CCF */
771*4882a593Smuzhiyun 	case AUDIO_TOP_CON1:	/* reg bit controlled by CCF */
772*4882a593Smuzhiyun 	case AUDIO_TOP_CON3:
773*4882a593Smuzhiyun 	case AFE_DL1_CUR:
774*4882a593Smuzhiyun 	case AFE_DL1_END:
775*4882a593Smuzhiyun 	case AFE_DL2_CUR:
776*4882a593Smuzhiyun 	case AFE_DL2_END:
777*4882a593Smuzhiyun 	case AFE_AWB_END:
778*4882a593Smuzhiyun 	case AFE_AWB_CUR:
779*4882a593Smuzhiyun 	case AFE_VUL_END:
780*4882a593Smuzhiyun 	case AFE_VUL_CUR:
781*4882a593Smuzhiyun 	case AFE_MEMIF_MON0:
782*4882a593Smuzhiyun 	case AFE_MEMIF_MON1:
783*4882a593Smuzhiyun 	case AFE_MEMIF_MON2:
784*4882a593Smuzhiyun 	case AFE_MEMIF_MON3:
785*4882a593Smuzhiyun 	case AFE_MEMIF_MON4:
786*4882a593Smuzhiyun 	case AFE_MEMIF_MON5:
787*4882a593Smuzhiyun 	case AFE_MEMIF_MON6:
788*4882a593Smuzhiyun 	case AFE_MEMIF_MON7:
789*4882a593Smuzhiyun 	case AFE_MEMIF_MON8:
790*4882a593Smuzhiyun 	case AFE_MEMIF_MON9:
791*4882a593Smuzhiyun 	case AFE_ADDA_SRC_DEBUG_MON0:
792*4882a593Smuzhiyun 	case AFE_ADDA_SRC_DEBUG_MON1:
793*4882a593Smuzhiyun 	case AFE_ADDA_UL_SRC_MON0:
794*4882a593Smuzhiyun 	case AFE_ADDA_UL_SRC_MON1:
795*4882a593Smuzhiyun 	case AFE_SIDETONE_MON:
796*4882a593Smuzhiyun 	case AFE_SIDETONE_CON0:
797*4882a593Smuzhiyun 	case AFE_SIDETONE_COEFF:
798*4882a593Smuzhiyun 	case AFE_BUS_MON0:
799*4882a593Smuzhiyun 	case AFE_MRGIF_MON0:
800*4882a593Smuzhiyun 	case AFE_MRGIF_MON1:
801*4882a593Smuzhiyun 	case AFE_MRGIF_MON2:
802*4882a593Smuzhiyun 	case AFE_I2S_MON:
803*4882a593Smuzhiyun 	case AFE_DAC_MON:
804*4882a593Smuzhiyun 	case AFE_VUL2_END:
805*4882a593Smuzhiyun 	case AFE_VUL2_CUR:
806*4882a593Smuzhiyun 	case AFE_IRQ0_MCU_CNT_MON:
807*4882a593Smuzhiyun 	case AFE_IRQ6_MCU_CNT_MON:
808*4882a593Smuzhiyun 	case AFE_MOD_DAI_END:
809*4882a593Smuzhiyun 	case AFE_MOD_DAI_CUR:
810*4882a593Smuzhiyun 	case AFE_VUL_D2_END:
811*4882a593Smuzhiyun 	case AFE_VUL_D2_CUR:
812*4882a593Smuzhiyun 	case AFE_DL3_CUR:
813*4882a593Smuzhiyun 	case AFE_DL3_END:
814*4882a593Smuzhiyun 	case AFE_HDMI_OUT_CON0:
815*4882a593Smuzhiyun 	case AFE_HDMI_OUT_CUR:
816*4882a593Smuzhiyun 	case AFE_HDMI_OUT_END:
817*4882a593Smuzhiyun 	case AFE_IRQ3_MCU_CNT_MON:
818*4882a593Smuzhiyun 	case AFE_IRQ4_MCU_CNT_MON:
819*4882a593Smuzhiyun 	case AFE_IRQ_MCU_STATUS:
820*4882a593Smuzhiyun 	case AFE_IRQ_MCU_CLR:
821*4882a593Smuzhiyun 	case AFE_IRQ_MCU_MON2:
822*4882a593Smuzhiyun 	case AFE_IRQ1_MCU_CNT_MON:
823*4882a593Smuzhiyun 	case AFE_IRQ2_MCU_CNT_MON:
824*4882a593Smuzhiyun 	case AFE_IRQ1_MCU_EN_CNT_MON:
825*4882a593Smuzhiyun 	case AFE_IRQ5_MCU_CNT_MON:
826*4882a593Smuzhiyun 	case AFE_IRQ7_MCU_CNT_MON:
827*4882a593Smuzhiyun 	case AFE_GAIN1_CUR:
828*4882a593Smuzhiyun 	case AFE_GAIN2_CUR:
829*4882a593Smuzhiyun 	case AFE_SRAM_DELSEL_CON0:
830*4882a593Smuzhiyun 	case AFE_SRAM_DELSEL_CON2:
831*4882a593Smuzhiyun 	case AFE_SRAM_DELSEL_CON3:
832*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON12:
833*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON13:
834*4882a593Smuzhiyun 	case PCM_INTF_CON2:
835*4882a593Smuzhiyun 	case FPGA_CFG0:
836*4882a593Smuzhiyun 	case FPGA_CFG1:
837*4882a593Smuzhiyun 	case FPGA_CFG2:
838*4882a593Smuzhiyun 	case FPGA_CFG3:
839*4882a593Smuzhiyun 	case AUDIO_TOP_DBG_MON0:
840*4882a593Smuzhiyun 	case AUDIO_TOP_DBG_MON1:
841*4882a593Smuzhiyun 	case AFE_IRQ8_MCU_CNT_MON:
842*4882a593Smuzhiyun 	case AFE_IRQ11_MCU_CNT_MON:
843*4882a593Smuzhiyun 	case AFE_IRQ12_MCU_CNT_MON:
844*4882a593Smuzhiyun 	case AFE_CBIP_MON0:
845*4882a593Smuzhiyun 	case AFE_CBIP_SLV_MUX_MON0:
846*4882a593Smuzhiyun 	case AFE_CBIP_SLV_DECODER_MON0:
847*4882a593Smuzhiyun 	case AFE_ADDA6_SRC_DEBUG_MON0:
848*4882a593Smuzhiyun 	case AFE_ADD6A_UL_SRC_MON0:
849*4882a593Smuzhiyun 	case AFE_ADDA6_UL_SRC_MON1:
850*4882a593Smuzhiyun 	case AFE_DL1_CUR_MSB:
851*4882a593Smuzhiyun 	case AFE_DL2_CUR_MSB:
852*4882a593Smuzhiyun 	case AFE_AWB_CUR_MSB:
853*4882a593Smuzhiyun 	case AFE_VUL_CUR_MSB:
854*4882a593Smuzhiyun 	case AFE_VUL2_CUR_MSB:
855*4882a593Smuzhiyun 	case AFE_MOD_DAI_CUR_MSB:
856*4882a593Smuzhiyun 	case AFE_VUL_D2_CUR_MSB:
857*4882a593Smuzhiyun 	case AFE_DL3_CUR_MSB:
858*4882a593Smuzhiyun 	case AFE_HDMI_OUT_CUR_MSB:
859*4882a593Smuzhiyun 	case AFE_AWB2_END:
860*4882a593Smuzhiyun 	case AFE_AWB2_CUR:
861*4882a593Smuzhiyun 	case AFE_AWB2_CUR_MSB:
862*4882a593Smuzhiyun 	case AFE_ADDA_DL_SDM_FIFO_MON:
863*4882a593Smuzhiyun 	case AFE_ADDA_DL_SRC_LCH_MON:
864*4882a593Smuzhiyun 	case AFE_ADDA_DL_SRC_RCH_MON:
865*4882a593Smuzhiyun 	case AFE_ADDA_DL_SDM_OUT_MON:
866*4882a593Smuzhiyun 	case AFE_CONNSYS_I2S_MON:
867*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON0:
868*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON2:
869*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON3:
870*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON4:
871*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON5:
872*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON7:
873*4882a593Smuzhiyun 	case AFE_ASRC_2CH_CON8:
874*4882a593Smuzhiyun 	case AFE_MEMIF_MON12:
875*4882a593Smuzhiyun 	case AFE_MEMIF_MON13:
876*4882a593Smuzhiyun 	case AFE_MEMIF_MON14:
877*4882a593Smuzhiyun 	case AFE_MEMIF_MON15:
878*4882a593Smuzhiyun 	case AFE_MEMIF_MON16:
879*4882a593Smuzhiyun 	case AFE_MEMIF_MON17:
880*4882a593Smuzhiyun 	case AFE_MEMIF_MON18:
881*4882a593Smuzhiyun 	case AFE_MEMIF_MON19:
882*4882a593Smuzhiyun 	case AFE_MEMIF_MON20:
883*4882a593Smuzhiyun 	case AFE_MEMIF_MON21:
884*4882a593Smuzhiyun 	case AFE_MEMIF_MON22:
885*4882a593Smuzhiyun 	case AFE_MEMIF_MON23:
886*4882a593Smuzhiyun 	case AFE_MEMIF_MON24:
887*4882a593Smuzhiyun 	case AFE_ADDA_MTKAIF_MON0:
888*4882a593Smuzhiyun 	case AFE_ADDA_MTKAIF_MON1:
889*4882a593Smuzhiyun 	case AFE_AUD_PAD_TOP:
890*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON0:
891*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON2:
892*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON3:
893*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON4:
894*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON5:
895*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON7:
896*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON8:
897*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON12:
898*4882a593Smuzhiyun 	case AFE_GENERAL1_ASRC_2CH_CON13:
899*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON0:
900*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON2:
901*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON3:
902*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON4:
903*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON5:
904*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON7:
905*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON8:
906*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON12:
907*4882a593Smuzhiyun 	case AFE_GENERAL2_ASRC_2CH_CON13:
908*4882a593Smuzhiyun 		return true;
909*4882a593Smuzhiyun 	default:
910*4882a593Smuzhiyun 		return false;
911*4882a593Smuzhiyun 	};
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun static const struct regmap_config mt8183_afe_regmap_config = {
915*4882a593Smuzhiyun 	.reg_bits = 32,
916*4882a593Smuzhiyun 	.reg_stride = 4,
917*4882a593Smuzhiyun 	.val_bits = 32,
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	.volatile_reg = mt8183_is_volatile_reg,
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	.max_register = AFE_MAX_REGISTER,
922*4882a593Smuzhiyun 	.num_reg_defaults_raw = AFE_MAX_REGISTER,
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	.cache_type = REGCACHE_FLAT,
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun 
mt8183_afe_irq_handler(int irq_id,void * dev)927*4882a593Smuzhiyun static irqreturn_t mt8183_afe_irq_handler(int irq_id, void *dev)
928*4882a593Smuzhiyun {
929*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev;
930*4882a593Smuzhiyun 	struct mtk_base_afe_irq *irq;
931*4882a593Smuzhiyun 	unsigned int status;
932*4882a593Smuzhiyun 	unsigned int status_mcu;
933*4882a593Smuzhiyun 	unsigned int mcu_en;
934*4882a593Smuzhiyun 	int ret;
935*4882a593Smuzhiyun 	int i;
936*4882a593Smuzhiyun 	irqreturn_t irq_ret = IRQ_HANDLED;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* get irq that is sent to MCU */
939*4882a593Smuzhiyun 	regmap_read(afe->regmap, AFE_IRQ_MCU_EN, &mcu_en);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	ret = regmap_read(afe->regmap, AFE_IRQ_MCU_STATUS, &status);
942*4882a593Smuzhiyun 	/* only care IRQ which is sent to MCU */
943*4882a593Smuzhiyun 	status_mcu = status & mcu_en & AFE_IRQ_STATUS_BITS;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (ret || status_mcu == 0) {
946*4882a593Smuzhiyun 		dev_err(afe->dev, "%s(), irq status err, ret %d, status 0x%x, mcu_en 0x%x\n",
947*4882a593Smuzhiyun 			__func__, ret, status, mcu_en);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 		irq_ret = IRQ_NONE;
950*4882a593Smuzhiyun 		goto err_irq;
951*4882a593Smuzhiyun 	}
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	for (i = 0; i < MT8183_MEMIF_NUM; i++) {
954*4882a593Smuzhiyun 		struct mtk_base_afe_memif *memif = &afe->memif[i];
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 		if (!memif->substream)
957*4882a593Smuzhiyun 			continue;
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 		if (memif->irq_usage < 0)
960*4882a593Smuzhiyun 			continue;
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 		irq = &afe->irqs[memif->irq_usage];
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 		if (status_mcu & (1 << irq->irq_data->irq_en_shift))
965*4882a593Smuzhiyun 			snd_pcm_period_elapsed(memif->substream);
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun err_irq:
969*4882a593Smuzhiyun 	/* clear irq */
970*4882a593Smuzhiyun 	regmap_write(afe->regmap,
971*4882a593Smuzhiyun 		     AFE_IRQ_MCU_CLR,
972*4882a593Smuzhiyun 		     status_mcu);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	return irq_ret;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun 
mt8183_afe_runtime_suspend(struct device * dev)977*4882a593Smuzhiyun static int mt8183_afe_runtime_suspend(struct device *dev)
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
980*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv = afe->platform_priv;
981*4882a593Smuzhiyun 	unsigned int value;
982*4882a593Smuzhiyun 	int ret;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 	if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
985*4882a593Smuzhiyun 		goto skip_regmap;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	/* disable AFE */
988*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, AFE_ON_MASK_SFT, 0x0);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	ret = regmap_read_poll_timeout(afe->regmap,
991*4882a593Smuzhiyun 				       AFE_DAC_MON,
992*4882a593Smuzhiyun 				       value,
993*4882a593Smuzhiyun 				       (value & AFE_ON_RETM_MASK_SFT) == 0,
994*4882a593Smuzhiyun 				       20,
995*4882a593Smuzhiyun 				       1 * 1000 * 1000);
996*4882a593Smuzhiyun 	if (ret)
997*4882a593Smuzhiyun 		dev_warn(afe->dev, "%s(), ret %d\n", __func__, ret);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/* make sure all irq status are cleared, twice intended */
1000*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CLR, 0xffff, 0xffff);
1001*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CLR, 0xffff, 0xffff);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	/* cache only */
1004*4882a593Smuzhiyun 	regcache_cache_only(afe->regmap, true);
1005*4882a593Smuzhiyun 	regcache_mark_dirty(afe->regmap);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun skip_regmap:
1008*4882a593Smuzhiyun 	return mt8183_afe_disable_clock(afe);
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
mt8183_afe_runtime_resume(struct device * dev)1011*4882a593Smuzhiyun static int mt8183_afe_runtime_resume(struct device *dev)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
1014*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv = afe->platform_priv;
1015*4882a593Smuzhiyun 	int ret;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	ret = mt8183_afe_enable_clock(afe);
1018*4882a593Smuzhiyun 	if (ret)
1019*4882a593Smuzhiyun 		return ret;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	if (!afe->regmap || afe_priv->pm_runtime_bypass_reg_ctl)
1022*4882a593Smuzhiyun 		goto skip_regmap;
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	regcache_cache_only(afe->regmap, false);
1025*4882a593Smuzhiyun 	regcache_sync(afe->regmap);
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	/* enable audio sys DCM for power saving */
1028*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0, 0x1 << 29, 0x1 << 29);
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	/* force cpu use 8_24 format when writing 32bit data */
1031*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_MEMIF_MSB,
1032*4882a593Smuzhiyun 			   CPU_HD_ALIGN_MASK_SFT, 0 << CPU_HD_ALIGN_SFT);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* set all output port to 24bit */
1035*4882a593Smuzhiyun 	regmap_write(afe->regmap, AFE_CONN_24BIT, 0xffffffff);
1036*4882a593Smuzhiyun 	regmap_write(afe->regmap, AFE_CONN_24BIT_1, 0xffffffff);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	/* enable AFE */
1039*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0x1);
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun skip_regmap:
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
mt8183_afe_component_probe(struct snd_soc_component * component)1045*4882a593Smuzhiyun static int mt8183_afe_component_probe(struct snd_soc_component *component)
1046*4882a593Smuzhiyun {
1047*4882a593Smuzhiyun 	return mtk_afe_add_sub_dai_control(component);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun static const struct snd_soc_component_driver mt8183_afe_component = {
1051*4882a593Smuzhiyun 	.name		= AFE_PCM_NAME,
1052*4882a593Smuzhiyun 	.probe		= mt8183_afe_component_probe,
1053*4882a593Smuzhiyun 	.pointer	= mtk_afe_pcm_pointer,
1054*4882a593Smuzhiyun 	.pcm_construct	= mtk_afe_pcm_new,
1055*4882a593Smuzhiyun };
1056*4882a593Smuzhiyun 
mt8183_dai_memif_register(struct mtk_base_afe * afe)1057*4882a593Smuzhiyun static int mt8183_dai_memif_register(struct mtk_base_afe *afe)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct mtk_base_afe_dai *dai;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
1062*4882a593Smuzhiyun 	if (!dai)
1063*4882a593Smuzhiyun 		return -ENOMEM;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	list_add(&dai->list, &afe->sub_dais);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	dai->dai_drivers = mt8183_memif_dai_driver;
1068*4882a593Smuzhiyun 	dai->num_dai_drivers = ARRAY_SIZE(mt8183_memif_dai_driver);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	dai->dapm_widgets = mt8183_memif_widgets;
1071*4882a593Smuzhiyun 	dai->num_dapm_widgets = ARRAY_SIZE(mt8183_memif_widgets);
1072*4882a593Smuzhiyun 	dai->dapm_routes = mt8183_memif_routes;
1073*4882a593Smuzhiyun 	dai->num_dapm_routes = ARRAY_SIZE(mt8183_memif_routes);
1074*4882a593Smuzhiyun 	return 0;
1075*4882a593Smuzhiyun }
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun typedef int (*dai_register_cb)(struct mtk_base_afe *);
1078*4882a593Smuzhiyun static const dai_register_cb dai_register_cbs[] = {
1079*4882a593Smuzhiyun 	mt8183_dai_adda_register,
1080*4882a593Smuzhiyun 	mt8183_dai_i2s_register,
1081*4882a593Smuzhiyun 	mt8183_dai_pcm_register,
1082*4882a593Smuzhiyun 	mt8183_dai_tdm_register,
1083*4882a593Smuzhiyun 	mt8183_dai_hostless_register,
1084*4882a593Smuzhiyun 	mt8183_dai_memif_register,
1085*4882a593Smuzhiyun };
1086*4882a593Smuzhiyun 
mt8183_afe_pcm_dev_probe(struct platform_device * pdev)1087*4882a593Smuzhiyun static int mt8183_afe_pcm_dev_probe(struct platform_device *pdev)
1088*4882a593Smuzhiyun {
1089*4882a593Smuzhiyun 	struct mtk_base_afe *afe;
1090*4882a593Smuzhiyun 	struct mt8183_afe_private *afe_priv;
1091*4882a593Smuzhiyun 	struct device *dev;
1092*4882a593Smuzhiyun 	struct reset_control *rstc;
1093*4882a593Smuzhiyun 	int i, irq_id, ret;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
1096*4882a593Smuzhiyun 	if (!afe)
1097*4882a593Smuzhiyun 		return -ENOMEM;
1098*4882a593Smuzhiyun 	platform_set_drvdata(pdev, afe);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
1101*4882a593Smuzhiyun 					  GFP_KERNEL);
1102*4882a593Smuzhiyun 	if (!afe->platform_priv)
1103*4882a593Smuzhiyun 		return -ENOMEM;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	afe_priv = afe->platform_priv;
1106*4882a593Smuzhiyun 	afe->dev = &pdev->dev;
1107*4882a593Smuzhiyun 	dev = afe->dev;
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	/* initial audio related clock */
1110*4882a593Smuzhiyun 	ret = mt8183_init_clock(afe);
1111*4882a593Smuzhiyun 	if (ret) {
1112*4882a593Smuzhiyun 		dev_err(dev, "init clock error\n");
1113*4882a593Smuzhiyun 		return ret;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	pm_runtime_enable(dev);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	/* regmap init */
1119*4882a593Smuzhiyun 	afe->regmap = syscon_node_to_regmap(dev->parent->of_node);
1120*4882a593Smuzhiyun 	if (IS_ERR(afe->regmap)) {
1121*4882a593Smuzhiyun 		dev_err(dev, "could not get regmap from parent\n");
1122*4882a593Smuzhiyun 		ret = PTR_ERR(afe->regmap);
1123*4882a593Smuzhiyun 		goto err_pm_disable;
1124*4882a593Smuzhiyun 	}
1125*4882a593Smuzhiyun 	ret = regmap_attach_dev(dev, afe->regmap, &mt8183_afe_regmap_config);
1126*4882a593Smuzhiyun 	if (ret) {
1127*4882a593Smuzhiyun 		dev_warn(dev, "regmap_attach_dev fail, ret %d\n", ret);
1128*4882a593Smuzhiyun 		goto err_pm_disable;
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	rstc = devm_reset_control_get(dev, "audiosys");
1132*4882a593Smuzhiyun 	if (IS_ERR(rstc)) {
1133*4882a593Smuzhiyun 		ret = PTR_ERR(rstc);
1134*4882a593Smuzhiyun 		dev_err(dev, "could not get audiosys reset:%d\n", ret);
1135*4882a593Smuzhiyun 		goto err_pm_disable;
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	ret = reset_control_reset(rstc);
1139*4882a593Smuzhiyun 	if (ret) {
1140*4882a593Smuzhiyun 		dev_err(dev, "failed to trigger audio reset:%d\n", ret);
1141*4882a593Smuzhiyun 		goto err_pm_disable;
1142*4882a593Smuzhiyun 	}
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	/* enable clock for regcache get default value from hw */
1145*4882a593Smuzhiyun 	afe_priv->pm_runtime_bypass_reg_ctl = true;
1146*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	ret = regmap_reinit_cache(afe->regmap, &mt8183_afe_regmap_config);
1149*4882a593Smuzhiyun 	if (ret) {
1150*4882a593Smuzhiyun 		dev_err(dev, "regmap_reinit_cache fail, ret %d\n", ret);
1151*4882a593Smuzhiyun 		goto err_pm_disable;
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
1155*4882a593Smuzhiyun 	afe_priv->pm_runtime_bypass_reg_ctl = false;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	regcache_cache_only(afe->regmap, true);
1158*4882a593Smuzhiyun 	regcache_mark_dirty(afe->regmap);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	/* init memif */
1161*4882a593Smuzhiyun 	afe->memif_size = MT8183_MEMIF_NUM;
1162*4882a593Smuzhiyun 	afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
1163*4882a593Smuzhiyun 				  GFP_KERNEL);
1164*4882a593Smuzhiyun 	if (!afe->memif) {
1165*4882a593Smuzhiyun 		ret = -ENOMEM;
1166*4882a593Smuzhiyun 		goto err_pm_disable;
1167*4882a593Smuzhiyun 	}
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	for (i = 0; i < afe->memif_size; i++) {
1170*4882a593Smuzhiyun 		afe->memif[i].data = &memif_data[i];
1171*4882a593Smuzhiyun 		afe->memif[i].irq_usage = -1;
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	afe->memif[MT8183_MEMIF_HDMI].irq_usage = MT8183_IRQ_8;
1175*4882a593Smuzhiyun 	afe->memif[MT8183_MEMIF_HDMI].const_irq = 1;
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun 	mutex_init(&afe->irq_alloc_lock);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	/* init memif */
1180*4882a593Smuzhiyun 	/* irq initialize */
1181*4882a593Smuzhiyun 	afe->irqs_size = MT8183_IRQ_NUM;
1182*4882a593Smuzhiyun 	afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
1183*4882a593Smuzhiyun 				 GFP_KERNEL);
1184*4882a593Smuzhiyun 	if (!afe->irqs) {
1185*4882a593Smuzhiyun 		ret = -ENOMEM;
1186*4882a593Smuzhiyun 		goto err_pm_disable;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	for (i = 0; i < afe->irqs_size; i++)
1190*4882a593Smuzhiyun 		afe->irqs[i].irq_data = &irq_data[i];
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	/* request irq */
1193*4882a593Smuzhiyun 	irq_id = platform_get_irq(pdev, 0);
1194*4882a593Smuzhiyun 	if (irq_id < 0) {
1195*4882a593Smuzhiyun 		ret = irq_id;
1196*4882a593Smuzhiyun 		goto err_pm_disable;
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq_id, mt8183_afe_irq_handler,
1200*4882a593Smuzhiyun 			       IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
1201*4882a593Smuzhiyun 	if (ret) {
1202*4882a593Smuzhiyun 		dev_err(dev, "could not request_irq for asys-isr\n");
1203*4882a593Smuzhiyun 		goto err_pm_disable;
1204*4882a593Smuzhiyun 	}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	/* init sub_dais */
1207*4882a593Smuzhiyun 	INIT_LIST_HEAD(&afe->sub_dais);
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dai_register_cbs); i++) {
1210*4882a593Smuzhiyun 		ret = dai_register_cbs[i](afe);
1211*4882a593Smuzhiyun 		if (ret) {
1212*4882a593Smuzhiyun 			dev_warn(afe->dev, "dai register i %d fail, ret %d\n",
1213*4882a593Smuzhiyun 				 i, ret);
1214*4882a593Smuzhiyun 			goto err_pm_disable;
1215*4882a593Smuzhiyun 		}
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	/* init dai_driver and component_driver */
1219*4882a593Smuzhiyun 	ret = mtk_afe_combine_sub_dai(afe);
1220*4882a593Smuzhiyun 	if (ret) {
1221*4882a593Smuzhiyun 		dev_warn(afe->dev, "mtk_afe_combine_sub_dai fail, ret %d\n",
1222*4882a593Smuzhiyun 			 ret);
1223*4882a593Smuzhiyun 		goto err_pm_disable;
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	afe->mtk_afe_hardware = &mt8183_afe_hardware;
1227*4882a593Smuzhiyun 	afe->memif_fs = mt8183_memif_fs;
1228*4882a593Smuzhiyun 	afe->irq_fs = mt8183_irq_fs;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	afe->runtime_resume = mt8183_afe_runtime_resume;
1231*4882a593Smuzhiyun 	afe->runtime_suspend = mt8183_afe_runtime_suspend;
1232*4882a593Smuzhiyun 
1233*4882a593Smuzhiyun 	/* register component */
1234*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev,
1235*4882a593Smuzhiyun 					      &mt8183_afe_component,
1236*4882a593Smuzhiyun 					      NULL, 0);
1237*4882a593Smuzhiyun 	if (ret) {
1238*4882a593Smuzhiyun 		dev_warn(dev, "err_platform\n");
1239*4882a593Smuzhiyun 		goto err_pm_disable;
1240*4882a593Smuzhiyun 	}
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(afe->dev,
1243*4882a593Smuzhiyun 					      &mt8183_afe_pcm_dai_component,
1244*4882a593Smuzhiyun 					      afe->dai_drivers,
1245*4882a593Smuzhiyun 					      afe->num_dai_drivers);
1246*4882a593Smuzhiyun 	if (ret) {
1247*4882a593Smuzhiyun 		dev_warn(dev, "err_dai_component\n");
1248*4882a593Smuzhiyun 		goto err_pm_disable;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	return ret;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun err_pm_disable:
1254*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1255*4882a593Smuzhiyun 	return ret;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
mt8183_afe_pcm_dev_remove(struct platform_device * pdev)1258*4882a593Smuzhiyun static int mt8183_afe_pcm_dev_remove(struct platform_device *pdev)
1259*4882a593Smuzhiyun {
1260*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1261*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
1262*4882a593Smuzhiyun 		mt8183_afe_runtime_suspend(&pdev->dev);
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	return 0;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun static const struct of_device_id mt8183_afe_pcm_dt_match[] = {
1268*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8183-audio", },
1269*4882a593Smuzhiyun 	{},
1270*4882a593Smuzhiyun };
1271*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt8183_afe_pcm_dt_match);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun static const struct dev_pm_ops mt8183_afe_pm_ops = {
1274*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mt8183_afe_runtime_suspend,
1275*4882a593Smuzhiyun 			   mt8183_afe_runtime_resume, NULL)
1276*4882a593Smuzhiyun };
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun static struct platform_driver mt8183_afe_pcm_driver = {
1279*4882a593Smuzhiyun 	.driver = {
1280*4882a593Smuzhiyun 		   .name = "mt8183-audio",
1281*4882a593Smuzhiyun 		   .of_match_table = mt8183_afe_pcm_dt_match,
1282*4882a593Smuzhiyun #ifdef CONFIG_PM
1283*4882a593Smuzhiyun 		   .pm = &mt8183_afe_pm_ops,
1284*4882a593Smuzhiyun #endif
1285*4882a593Smuzhiyun 	},
1286*4882a593Smuzhiyun 	.probe = mt8183_afe_pcm_dev_probe,
1287*4882a593Smuzhiyun 	.remove = mt8183_afe_pcm_dev_remove,
1288*4882a593Smuzhiyun };
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun module_platform_driver(mt8183_afe_pcm_driver);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 8183");
1293*4882a593Smuzhiyun MODULE_AUTHOR("KaiChieh Chuang <kaichieh.chuang@mediatek.com>");
1294*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1295