xref: /OK3568_Linux_fs/kernel/sound/soc/mediatek/mt8173/mt8173-afe-pcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Mediatek 8173 ALSA SoC AFE platform driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2015 MediaTek Inc.
6*4882a593Smuzhiyun  * Author: Koro Chen <koro.chen@mediatek.com>
7*4882a593Smuzhiyun  *             Sascha Hauer <s.hauer@pengutronix.de>
8*4882a593Smuzhiyun  *             Hidalgo Huang <hidalgo.huang@mediatek.com>
9*4882a593Smuzhiyun  *             Ir Lian <ir.lian@mediatek.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/dma-mapping.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun #include <sound/soc.h>
19*4882a593Smuzhiyun #include "mt8173-afe-common.h"
20*4882a593Smuzhiyun #include "../common/mtk-base-afe.h"
21*4882a593Smuzhiyun #include "../common/mtk-afe-platform-driver.h"
22*4882a593Smuzhiyun #include "../common/mtk-afe-fe-dai.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*****************************************************************************
25*4882a593Smuzhiyun  *                  R E G I S T E R       D E F I N I T I O N
26*4882a593Smuzhiyun  *****************************************************************************/
27*4882a593Smuzhiyun #define AUDIO_TOP_CON0		0x0000
28*4882a593Smuzhiyun #define AUDIO_TOP_CON1		0x0004
29*4882a593Smuzhiyun #define AFE_DAC_CON0		0x0010
30*4882a593Smuzhiyun #define AFE_DAC_CON1		0x0014
31*4882a593Smuzhiyun #define AFE_I2S_CON1		0x0034
32*4882a593Smuzhiyun #define AFE_I2S_CON2		0x0038
33*4882a593Smuzhiyun #define AFE_CONN_24BIT		0x006c
34*4882a593Smuzhiyun #define AFE_MEMIF_MSB		0x00cc
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define AFE_CONN1		0x0024
37*4882a593Smuzhiyun #define AFE_CONN2		0x0028
38*4882a593Smuzhiyun #define AFE_CONN3		0x002c
39*4882a593Smuzhiyun #define AFE_CONN7		0x0460
40*4882a593Smuzhiyun #define AFE_CONN8		0x0464
41*4882a593Smuzhiyun #define AFE_HDMI_CONN0		0x0390
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /* Memory interface */
44*4882a593Smuzhiyun #define AFE_DL1_BASE		0x0040
45*4882a593Smuzhiyun #define AFE_DL1_CUR		0x0044
46*4882a593Smuzhiyun #define AFE_DL1_END		0x0048
47*4882a593Smuzhiyun #define AFE_DL2_BASE		0x0050
48*4882a593Smuzhiyun #define AFE_DL2_CUR		0x0054
49*4882a593Smuzhiyun #define AFE_AWB_BASE		0x0070
50*4882a593Smuzhiyun #define AFE_AWB_CUR		0x007c
51*4882a593Smuzhiyun #define AFE_VUL_BASE		0x0080
52*4882a593Smuzhiyun #define AFE_VUL_CUR		0x008c
53*4882a593Smuzhiyun #define AFE_VUL_END		0x0088
54*4882a593Smuzhiyun #define AFE_DAI_BASE		0x0090
55*4882a593Smuzhiyun #define AFE_DAI_CUR		0x009c
56*4882a593Smuzhiyun #define AFE_MOD_PCM_BASE	0x0330
57*4882a593Smuzhiyun #define AFE_MOD_PCM_CUR		0x033c
58*4882a593Smuzhiyun #define AFE_HDMI_OUT_BASE	0x0374
59*4882a593Smuzhiyun #define AFE_HDMI_OUT_CUR	0x0378
60*4882a593Smuzhiyun #define AFE_HDMI_OUT_END	0x037c
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define AFE_ADDA_TOP_CON0	0x0120
63*4882a593Smuzhiyun #define AFE_ADDA2_TOP_CON0	0x0600
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define AFE_HDMI_OUT_CON0	0x0370
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define AFE_IRQ_MCU_CON		0x03a0
68*4882a593Smuzhiyun #define AFE_IRQ_STATUS		0x03a4
69*4882a593Smuzhiyun #define AFE_IRQ_CLR		0x03a8
70*4882a593Smuzhiyun #define AFE_IRQ_CNT1		0x03ac
71*4882a593Smuzhiyun #define AFE_IRQ_CNT2		0x03b0
72*4882a593Smuzhiyun #define AFE_IRQ_MCU_EN		0x03b4
73*4882a593Smuzhiyun #define AFE_IRQ_CNT5		0x03bc
74*4882a593Smuzhiyun #define AFE_IRQ_CNT7		0x03dc
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define AFE_TDM_CON1		0x0548
77*4882a593Smuzhiyun #define AFE_TDM_CON2		0x054c
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define AFE_IRQ_STATUS_BITS	0xff
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* AUDIO_TOP_CON0 (0x0000) */
82*4882a593Smuzhiyun #define AUD_TCON0_PDN_SPDF		(0x1 << 21)
83*4882a593Smuzhiyun #define AUD_TCON0_PDN_HDMI		(0x1 << 20)
84*4882a593Smuzhiyun #define AUD_TCON0_PDN_24M		(0x1 << 9)
85*4882a593Smuzhiyun #define AUD_TCON0_PDN_22M		(0x1 << 8)
86*4882a593Smuzhiyun #define AUD_TCON0_PDN_AFE		(0x1 << 2)
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* AFE_I2S_CON1 (0x0034) */
89*4882a593Smuzhiyun #define AFE_I2S_CON1_LOW_JITTER_CLK	(0x1 << 12)
90*4882a593Smuzhiyun #define AFE_I2S_CON1_RATE(x)		(((x) & 0xf) << 8)
91*4882a593Smuzhiyun #define AFE_I2S_CON1_FORMAT_I2S		(0x1 << 3)
92*4882a593Smuzhiyun #define AFE_I2S_CON1_EN			(0x1 << 0)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* AFE_I2S_CON2 (0x0038) */
95*4882a593Smuzhiyun #define AFE_I2S_CON2_LOW_JITTER_CLK	(0x1 << 12)
96*4882a593Smuzhiyun #define AFE_I2S_CON2_RATE(x)		(((x) & 0xf) << 8)
97*4882a593Smuzhiyun #define AFE_I2S_CON2_FORMAT_I2S		(0x1 << 3)
98*4882a593Smuzhiyun #define AFE_I2S_CON2_EN			(0x1 << 0)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /* AFE_CONN_24BIT (0x006c) */
101*4882a593Smuzhiyun #define AFE_CONN_24BIT_O04		(0x1 << 4)
102*4882a593Smuzhiyun #define AFE_CONN_24BIT_O03		(0x1 << 3)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* AFE_HDMI_CONN0 (0x0390) */
105*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O37_I37		(0x7 << 21)
106*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O36_I36		(0x6 << 18)
107*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O35_I33		(0x3 << 15)
108*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O34_I32		(0x2 << 12)
109*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O33_I35		(0x5 << 9)
110*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O32_I34		(0x4 << 6)
111*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O31_I31		(0x1 << 3)
112*4882a593Smuzhiyun #define AFE_HDMI_CONN0_O30_I30		(0x0 << 0)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* AFE_TDM_CON1 (0x0548) */
115*4882a593Smuzhiyun #define AFE_TDM_CON1_LRCK_WIDTH(x)	(((x) - 1) << 24)
116*4882a593Smuzhiyun #define AFE_TDM_CON1_32_BCK_CYCLES	(0x2 << 12)
117*4882a593Smuzhiyun #define AFE_TDM_CON1_WLEN_32BIT		(0x2 << 8)
118*4882a593Smuzhiyun #define AFE_TDM_CON1_MSB_ALIGNED	(0x1 << 4)
119*4882a593Smuzhiyun #define AFE_TDM_CON1_1_BCK_DELAY	(0x1 << 3)
120*4882a593Smuzhiyun #define AFE_TDM_CON1_LRCK_INV		(0x1 << 2)
121*4882a593Smuzhiyun #define AFE_TDM_CON1_BCK_INV		(0x1 << 1)
122*4882a593Smuzhiyun #define AFE_TDM_CON1_EN			(0x1 << 0)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun enum afe_tdm_ch_start {
125*4882a593Smuzhiyun 	AFE_TDM_CH_START_O30_O31 = 0,
126*4882a593Smuzhiyun 	AFE_TDM_CH_START_O32_O33,
127*4882a593Smuzhiyun 	AFE_TDM_CH_START_O34_O35,
128*4882a593Smuzhiyun 	AFE_TDM_CH_START_O36_O37,
129*4882a593Smuzhiyun 	AFE_TDM_CH_ZERO,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static const unsigned int mt8173_afe_backup_list[] = {
133*4882a593Smuzhiyun 	AUDIO_TOP_CON0,
134*4882a593Smuzhiyun 	AFE_CONN1,
135*4882a593Smuzhiyun 	AFE_CONN2,
136*4882a593Smuzhiyun 	AFE_CONN7,
137*4882a593Smuzhiyun 	AFE_CONN8,
138*4882a593Smuzhiyun 	AFE_DAC_CON1,
139*4882a593Smuzhiyun 	AFE_DL1_BASE,
140*4882a593Smuzhiyun 	AFE_DL1_END,
141*4882a593Smuzhiyun 	AFE_VUL_BASE,
142*4882a593Smuzhiyun 	AFE_VUL_END,
143*4882a593Smuzhiyun 	AFE_HDMI_OUT_BASE,
144*4882a593Smuzhiyun 	AFE_HDMI_OUT_END,
145*4882a593Smuzhiyun 	AFE_HDMI_CONN0,
146*4882a593Smuzhiyun 	AFE_DAC_CON0,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun struct mt8173_afe_private {
150*4882a593Smuzhiyun 	struct clk *clocks[MT8173_CLK_NUM];
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun static const struct snd_pcm_hardware mt8173_afe_hardware = {
154*4882a593Smuzhiyun 	.info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
155*4882a593Smuzhiyun 		 SNDRV_PCM_INFO_MMAP_VALID),
156*4882a593Smuzhiyun 	.buffer_bytes_max = 256 * 1024,
157*4882a593Smuzhiyun 	.period_bytes_min = 512,
158*4882a593Smuzhiyun 	.period_bytes_max = 128 * 1024,
159*4882a593Smuzhiyun 	.periods_min = 2,
160*4882a593Smuzhiyun 	.periods_max = 256,
161*4882a593Smuzhiyun 	.fifo_size = 0,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun struct mt8173_afe_rate {
165*4882a593Smuzhiyun 	unsigned int rate;
166*4882a593Smuzhiyun 	unsigned int regvalue;
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const struct mt8173_afe_rate mt8173_afe_i2s_rates[] = {
170*4882a593Smuzhiyun 	{ .rate = 8000, .regvalue = 0 },
171*4882a593Smuzhiyun 	{ .rate = 11025, .regvalue = 1 },
172*4882a593Smuzhiyun 	{ .rate = 12000, .regvalue = 2 },
173*4882a593Smuzhiyun 	{ .rate = 16000, .regvalue = 4 },
174*4882a593Smuzhiyun 	{ .rate = 22050, .regvalue = 5 },
175*4882a593Smuzhiyun 	{ .rate = 24000, .regvalue = 6 },
176*4882a593Smuzhiyun 	{ .rate = 32000, .regvalue = 8 },
177*4882a593Smuzhiyun 	{ .rate = 44100, .regvalue = 9 },
178*4882a593Smuzhiyun 	{ .rate = 48000, .regvalue = 10 },
179*4882a593Smuzhiyun 	{ .rate = 88000, .regvalue = 11 },
180*4882a593Smuzhiyun 	{ .rate = 96000, .regvalue = 12 },
181*4882a593Smuzhiyun 	{ .rate = 174000, .regvalue = 13 },
182*4882a593Smuzhiyun 	{ .rate = 192000, .regvalue = 14 },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
mt8173_afe_i2s_fs(unsigned int sample_rate)185*4882a593Smuzhiyun static int mt8173_afe_i2s_fs(unsigned int sample_rate)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int i;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(mt8173_afe_i2s_rates); i++)
190*4882a593Smuzhiyun 		if (mt8173_afe_i2s_rates[i].rate == sample_rate)
191*4882a593Smuzhiyun 			return mt8173_afe_i2s_rates[i].regvalue;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	return -EINVAL;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun 
mt8173_afe_set_i2s(struct mtk_base_afe * afe,unsigned int rate)196*4882a593Smuzhiyun static int mt8173_afe_set_i2s(struct mtk_base_afe *afe, unsigned int rate)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	unsigned int val;
199*4882a593Smuzhiyun 	int fs = mt8173_afe_i2s_fs(rate);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (fs < 0)
202*4882a593Smuzhiyun 		return -EINVAL;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* from external ADC */
205*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_ADDA_TOP_CON0, 0x1, 0x1);
206*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_ADDA2_TOP_CON0, 0x1, 0x1);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* set input */
209*4882a593Smuzhiyun 	val = AFE_I2S_CON2_LOW_JITTER_CLK |
210*4882a593Smuzhiyun 	      AFE_I2S_CON2_RATE(fs) |
211*4882a593Smuzhiyun 	      AFE_I2S_CON2_FORMAT_I2S;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_I2S_CON2, ~AFE_I2S_CON2_EN, val);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* set output */
216*4882a593Smuzhiyun 	val = AFE_I2S_CON1_LOW_JITTER_CLK |
217*4882a593Smuzhiyun 	      AFE_I2S_CON1_RATE(fs) |
218*4882a593Smuzhiyun 	      AFE_I2S_CON1_FORMAT_I2S;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_I2S_CON1, ~AFE_I2S_CON1_EN, val);
221*4882a593Smuzhiyun 	return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
mt8173_afe_set_i2s_enable(struct mtk_base_afe * afe,bool enable)224*4882a593Smuzhiyun static void mt8173_afe_set_i2s_enable(struct mtk_base_afe *afe, bool enable)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	unsigned int val;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	regmap_read(afe->regmap, AFE_I2S_CON2, &val);
229*4882a593Smuzhiyun 	if (!!(val & AFE_I2S_CON2_EN) == enable)
230*4882a593Smuzhiyun 		return;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* input */
233*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_I2S_CON2, 0x1, enable);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* output */
236*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_I2S_CON1, 0x1, enable);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
mt8173_afe_dais_enable_clks(struct mtk_base_afe * afe,struct clk * m_ck,struct clk * b_ck)239*4882a593Smuzhiyun static int mt8173_afe_dais_enable_clks(struct mtk_base_afe *afe,
240*4882a593Smuzhiyun 				       struct clk *m_ck, struct clk *b_ck)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int ret;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	if (m_ck) {
245*4882a593Smuzhiyun 		ret = clk_prepare_enable(m_ck);
246*4882a593Smuzhiyun 		if (ret) {
247*4882a593Smuzhiyun 			dev_err(afe->dev, "Failed to enable m_ck\n");
248*4882a593Smuzhiyun 			return ret;
249*4882a593Smuzhiyun 		}
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	if (b_ck) {
253*4882a593Smuzhiyun 		ret = clk_prepare_enable(b_ck);
254*4882a593Smuzhiyun 		if (ret) {
255*4882a593Smuzhiyun 			dev_err(afe->dev, "Failed to enable b_ck\n");
256*4882a593Smuzhiyun 			return ret;
257*4882a593Smuzhiyun 		}
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun 
mt8173_afe_dais_set_clks(struct mtk_base_afe * afe,struct clk * m_ck,unsigned int mck_rate,struct clk * b_ck,unsigned int bck_rate)262*4882a593Smuzhiyun static int mt8173_afe_dais_set_clks(struct mtk_base_afe *afe,
263*4882a593Smuzhiyun 				    struct clk *m_ck, unsigned int mck_rate,
264*4882a593Smuzhiyun 				    struct clk *b_ck, unsigned int bck_rate)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	int ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (m_ck) {
269*4882a593Smuzhiyun 		ret = clk_set_rate(m_ck, mck_rate);
270*4882a593Smuzhiyun 		if (ret) {
271*4882a593Smuzhiyun 			dev_err(afe->dev, "Failed to set m_ck rate\n");
272*4882a593Smuzhiyun 			return ret;
273*4882a593Smuzhiyun 		}
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (b_ck) {
277*4882a593Smuzhiyun 		ret = clk_set_rate(b_ck, bck_rate);
278*4882a593Smuzhiyun 		if (ret) {
279*4882a593Smuzhiyun 			dev_err(afe->dev, "Failed to set b_ck rate\n");
280*4882a593Smuzhiyun 			return ret;
281*4882a593Smuzhiyun 		}
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 	return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
mt8173_afe_dais_disable_clks(struct mtk_base_afe * afe,struct clk * m_ck,struct clk * b_ck)286*4882a593Smuzhiyun static void mt8173_afe_dais_disable_clks(struct mtk_base_afe *afe,
287*4882a593Smuzhiyun 					 struct clk *m_ck, struct clk *b_ck)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	if (m_ck)
290*4882a593Smuzhiyun 		clk_disable_unprepare(m_ck);
291*4882a593Smuzhiyun 	if (b_ck)
292*4882a593Smuzhiyun 		clk_disable_unprepare(b_ck);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
mt8173_afe_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)295*4882a593Smuzhiyun static int mt8173_afe_i2s_startup(struct snd_pcm_substream *substream,
296*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (snd_soc_dai_active(dai))
301*4882a593Smuzhiyun 		return 0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
304*4882a593Smuzhiyun 			   AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M, 0);
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
mt8173_afe_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)308*4882a593Smuzhiyun static void mt8173_afe_i2s_shutdown(struct snd_pcm_substream *substream,
309*4882a593Smuzhiyun 				    struct snd_soc_dai *dai)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	if (snd_soc_dai_active(dai))
314*4882a593Smuzhiyun 		return;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	mt8173_afe_set_i2s_enable(afe, false);
317*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
318*4882a593Smuzhiyun 			   AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M,
319*4882a593Smuzhiyun 			   AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
mt8173_afe_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)322*4882a593Smuzhiyun static int mt8173_afe_i2s_prepare(struct snd_pcm_substream *substream,
323*4882a593Smuzhiyun 				  struct snd_soc_dai *dai)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct snd_pcm_runtime * const runtime = substream->runtime;
326*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
327*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
328*4882a593Smuzhiyun 	int ret;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	mt8173_afe_dais_set_clks(afe, afe_priv->clocks[MT8173_CLK_I2S1_M],
331*4882a593Smuzhiyun 				 runtime->rate * 256, NULL, 0);
332*4882a593Smuzhiyun 	mt8173_afe_dais_set_clks(afe, afe_priv->clocks[MT8173_CLK_I2S2_M],
333*4882a593Smuzhiyun 				 runtime->rate * 256, NULL, 0);
334*4882a593Smuzhiyun 	/* config I2S */
335*4882a593Smuzhiyun 	ret = mt8173_afe_set_i2s(afe, substream->runtime->rate);
336*4882a593Smuzhiyun 	if (ret)
337*4882a593Smuzhiyun 		return ret;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	mt8173_afe_set_i2s_enable(afe, true);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
mt8173_afe_hdmi_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)344*4882a593Smuzhiyun static int mt8173_afe_hdmi_startup(struct snd_pcm_substream *substream,
345*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
348*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (snd_soc_dai_active(dai))
351*4882a593Smuzhiyun 		return 0;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	mt8173_afe_dais_enable_clks(afe, afe_priv->clocks[MT8173_CLK_I2S3_M],
354*4882a593Smuzhiyun 				    afe_priv->clocks[MT8173_CLK_I2S3_B]);
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
mt8173_afe_hdmi_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)358*4882a593Smuzhiyun static void mt8173_afe_hdmi_shutdown(struct snd_pcm_substream *substream,
359*4882a593Smuzhiyun 				     struct snd_soc_dai *dai)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
362*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (snd_soc_dai_active(dai))
365*4882a593Smuzhiyun 		return;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	mt8173_afe_dais_disable_clks(afe, afe_priv->clocks[MT8173_CLK_I2S3_M],
368*4882a593Smuzhiyun 				     afe_priv->clocks[MT8173_CLK_I2S3_B]);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
mt8173_afe_hdmi_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)371*4882a593Smuzhiyun static int mt8173_afe_hdmi_prepare(struct snd_pcm_substream *substream,
372*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	struct snd_pcm_runtime * const runtime = substream->runtime;
375*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
376*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	unsigned int val;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	mt8173_afe_dais_set_clks(afe, afe_priv->clocks[MT8173_CLK_I2S3_M],
381*4882a593Smuzhiyun 				 runtime->rate * 128,
382*4882a593Smuzhiyun 				 afe_priv->clocks[MT8173_CLK_I2S3_B],
383*4882a593Smuzhiyun 				 runtime->rate * runtime->channels * 32);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	val = AFE_TDM_CON1_BCK_INV |
386*4882a593Smuzhiyun 	      AFE_TDM_CON1_LRCK_INV |
387*4882a593Smuzhiyun 	      AFE_TDM_CON1_1_BCK_DELAY |
388*4882a593Smuzhiyun 	      AFE_TDM_CON1_MSB_ALIGNED | /* I2S mode */
389*4882a593Smuzhiyun 	      AFE_TDM_CON1_WLEN_32BIT |
390*4882a593Smuzhiyun 	      AFE_TDM_CON1_32_BCK_CYCLES |
391*4882a593Smuzhiyun 	      AFE_TDM_CON1_LRCK_WIDTH(32);
392*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_TDM_CON1, ~AFE_TDM_CON1_EN, val);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* set tdm2 config */
395*4882a593Smuzhiyun 	switch (runtime->channels) {
396*4882a593Smuzhiyun 	case 1:
397*4882a593Smuzhiyun 	case 2:
398*4882a593Smuzhiyun 		val = AFE_TDM_CH_START_O30_O31;
399*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_ZERO << 4);
400*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_ZERO << 8);
401*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_ZERO << 12);
402*4882a593Smuzhiyun 		break;
403*4882a593Smuzhiyun 	case 3:
404*4882a593Smuzhiyun 	case 4:
405*4882a593Smuzhiyun 		val = AFE_TDM_CH_START_O30_O31;
406*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_START_O32_O33 << 4);
407*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_ZERO << 8);
408*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_ZERO << 12);
409*4882a593Smuzhiyun 		break;
410*4882a593Smuzhiyun 	case 5:
411*4882a593Smuzhiyun 	case 6:
412*4882a593Smuzhiyun 		val = AFE_TDM_CH_START_O30_O31;
413*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_START_O32_O33 << 4);
414*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_START_O34_O35 << 8);
415*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_ZERO << 12);
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case 7:
418*4882a593Smuzhiyun 	case 8:
419*4882a593Smuzhiyun 		val = AFE_TDM_CH_START_O30_O31;
420*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_START_O32_O33 << 4);
421*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_START_O34_O35 << 8);
422*4882a593Smuzhiyun 		val |= (AFE_TDM_CH_START_O36_O37 << 12);
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	default:
425*4882a593Smuzhiyun 		val = 0;
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_TDM_CON2, 0x0000ffff, val);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0,
430*4882a593Smuzhiyun 			   0x000000f0, runtime->channels << 4);
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
mt8173_afe_hdmi_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)434*4882a593Smuzhiyun static int mt8173_afe_hdmi_trigger(struct snd_pcm_substream *substream, int cmd,
435*4882a593Smuzhiyun 				   struct snd_soc_dai *dai)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	dev_info(afe->dev, "%s cmd=%d %s\n", __func__, cmd, dai->name);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	switch (cmd) {
442*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
443*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
444*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
445*4882a593Smuzhiyun 				   AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF, 0);
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		/* set connections:  O30~O37: L/R/LS/RS/C/LFE/CH7/CH8 */
448*4882a593Smuzhiyun 		regmap_write(afe->regmap, AFE_HDMI_CONN0,
449*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O30_I30 |
450*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O31_I31 |
451*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O32_I34 |
452*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O33_I35 |
453*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O34_I32 |
454*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O35_I33 |
455*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O36_I36 |
456*4882a593Smuzhiyun 				 AFE_HDMI_CONN0_O37_I37);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 		/* enable Out control */
459*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0, 0x1, 0x1);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		/* enable tdm */
462*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap, AFE_TDM_CON1, 0x1, 0x1);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 		return 0;
465*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
466*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
467*4882a593Smuzhiyun 		/* disable tdm */
468*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap, AFE_TDM_CON1, 0x1, 0);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		/* disable Out control */
471*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0, 0x1, 0);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
474*4882a593Smuzhiyun 				   AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF,
475*4882a593Smuzhiyun 				   AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF);
476*4882a593Smuzhiyun 		return 0;
477*4882a593Smuzhiyun 	default:
478*4882a593Smuzhiyun 		return -EINVAL;
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
mt8173_memif_fs(struct snd_pcm_substream * substream,unsigned int rate)482*4882a593Smuzhiyun static int mt8173_memif_fs(struct snd_pcm_substream *substream,
483*4882a593Smuzhiyun 			   unsigned int rate)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
486*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
487*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
488*4882a593Smuzhiyun 	struct mtk_base_afe_memif *memif = &afe->memif[asoc_rtd_to_cpu(rtd, 0)->id];
489*4882a593Smuzhiyun 	int fs;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (memif->data->id == MT8173_AFE_MEMIF_DAI ||
492*4882a593Smuzhiyun 	    memif->data->id == MT8173_AFE_MEMIF_MOD_DAI) {
493*4882a593Smuzhiyun 		switch (rate) {
494*4882a593Smuzhiyun 		case 8000:
495*4882a593Smuzhiyun 			fs = 0;
496*4882a593Smuzhiyun 			break;
497*4882a593Smuzhiyun 		case 16000:
498*4882a593Smuzhiyun 			fs = 1;
499*4882a593Smuzhiyun 			break;
500*4882a593Smuzhiyun 		case 32000:
501*4882a593Smuzhiyun 			fs = 2;
502*4882a593Smuzhiyun 			break;
503*4882a593Smuzhiyun 		default:
504*4882a593Smuzhiyun 			return -EINVAL;
505*4882a593Smuzhiyun 		}
506*4882a593Smuzhiyun 	} else {
507*4882a593Smuzhiyun 		fs = mt8173_afe_i2s_fs(rate);
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 	return fs;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
mt8173_irq_fs(struct snd_pcm_substream * substream,unsigned int rate)512*4882a593Smuzhiyun static int mt8173_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	return mt8173_afe_i2s_fs(rate);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* BE DAIs */
518*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt8173_afe_i2s_ops = {
519*4882a593Smuzhiyun 	.startup	= mt8173_afe_i2s_startup,
520*4882a593Smuzhiyun 	.shutdown	= mt8173_afe_i2s_shutdown,
521*4882a593Smuzhiyun 	.prepare	= mt8173_afe_i2s_prepare,
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt8173_afe_hdmi_ops = {
525*4882a593Smuzhiyun 	.startup	= mt8173_afe_hdmi_startup,
526*4882a593Smuzhiyun 	.shutdown	= mt8173_afe_hdmi_shutdown,
527*4882a593Smuzhiyun 	.prepare	= mt8173_afe_hdmi_prepare,
528*4882a593Smuzhiyun 	.trigger	= mt8173_afe_hdmi_trigger,
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static struct snd_soc_dai_driver mt8173_afe_pcm_dais[] = {
532*4882a593Smuzhiyun 	/* FE DAIs: memory intefaces to CPU */
533*4882a593Smuzhiyun 	{
534*4882a593Smuzhiyun 		.name = "DL1", /* downlink 1 */
535*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_DL1,
536*4882a593Smuzhiyun 		.playback = {
537*4882a593Smuzhiyun 			.stream_name = "DL1",
538*4882a593Smuzhiyun 			.channels_min = 1,
539*4882a593Smuzhiyun 			.channels_max = 2,
540*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
541*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
542*4882a593Smuzhiyun 		},
543*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
544*4882a593Smuzhiyun 	}, {
545*4882a593Smuzhiyun 		.name = "VUL", /* voice uplink */
546*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_VUL,
547*4882a593Smuzhiyun 		.capture = {
548*4882a593Smuzhiyun 			.stream_name = "VUL",
549*4882a593Smuzhiyun 			.channels_min = 1,
550*4882a593Smuzhiyun 			.channels_max = 2,
551*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
552*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
553*4882a593Smuzhiyun 		},
554*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
555*4882a593Smuzhiyun 	}, {
556*4882a593Smuzhiyun 	/* BE DAIs */
557*4882a593Smuzhiyun 		.name = "I2S",
558*4882a593Smuzhiyun 		.id = MT8173_AFE_IO_I2S,
559*4882a593Smuzhiyun 		.playback = {
560*4882a593Smuzhiyun 			.stream_name = "I2S Playback",
561*4882a593Smuzhiyun 			.channels_min = 1,
562*4882a593Smuzhiyun 			.channels_max = 2,
563*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
564*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
565*4882a593Smuzhiyun 		},
566*4882a593Smuzhiyun 		.capture = {
567*4882a593Smuzhiyun 			.stream_name = "I2S Capture",
568*4882a593Smuzhiyun 			.channels_min = 1,
569*4882a593Smuzhiyun 			.channels_max = 2,
570*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_8000_48000,
571*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
572*4882a593Smuzhiyun 		},
573*4882a593Smuzhiyun 		.ops = &mt8173_afe_i2s_ops,
574*4882a593Smuzhiyun 		.symmetric_rates = 1,
575*4882a593Smuzhiyun 	},
576*4882a593Smuzhiyun };
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun static struct snd_soc_dai_driver mt8173_afe_hdmi_dais[] = {
579*4882a593Smuzhiyun 	/* FE DAIs */
580*4882a593Smuzhiyun 	{
581*4882a593Smuzhiyun 		.name = "HDMI",
582*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_HDMI,
583*4882a593Smuzhiyun 		.playback = {
584*4882a593Smuzhiyun 			.stream_name = "HDMI",
585*4882a593Smuzhiyun 			.channels_min = 2,
586*4882a593Smuzhiyun 			.channels_max = 8,
587*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
588*4882a593Smuzhiyun 				SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
589*4882a593Smuzhiyun 				SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
590*4882a593Smuzhiyun 				SNDRV_PCM_RATE_192000,
591*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
592*4882a593Smuzhiyun 		},
593*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
594*4882a593Smuzhiyun 	}, {
595*4882a593Smuzhiyun 	/* BE DAIs */
596*4882a593Smuzhiyun 		.name = "HDMIO",
597*4882a593Smuzhiyun 		.id = MT8173_AFE_IO_HDMI,
598*4882a593Smuzhiyun 		.playback = {
599*4882a593Smuzhiyun 			.stream_name = "HDMIO Playback",
600*4882a593Smuzhiyun 			.channels_min = 2,
601*4882a593Smuzhiyun 			.channels_max = 8,
602*4882a593Smuzhiyun 			.rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
603*4882a593Smuzhiyun 				SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
604*4882a593Smuzhiyun 				SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
605*4882a593Smuzhiyun 				SNDRV_PCM_RATE_192000,
606*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
607*4882a593Smuzhiyun 		},
608*4882a593Smuzhiyun 		.ops = &mt8173_afe_hdmi_ops,
609*4882a593Smuzhiyun 	},
610*4882a593Smuzhiyun };
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun static const struct snd_kcontrol_new mt8173_afe_o03_mix[] = {
613*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I05 Switch", AFE_CONN1, 21, 1, 0),
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static const struct snd_kcontrol_new mt8173_afe_o04_mix[] = {
617*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I06 Switch", AFE_CONN2, 6, 1, 0),
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun static const struct snd_kcontrol_new mt8173_afe_o09_mix[] = {
621*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I03 Switch", AFE_CONN3, 0, 1, 0),
622*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I17 Switch", AFE_CONN7, 30, 1, 0),
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun static const struct snd_kcontrol_new mt8173_afe_o10_mix[] = {
626*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I04 Switch", AFE_CONN3, 3, 1, 0),
627*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("I18 Switch", AFE_CONN8, 0, 1, 0),
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun static const struct snd_soc_dapm_widget mt8173_afe_pcm_widgets[] = {
631*4882a593Smuzhiyun 	/* inter-connections */
632*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("I03", SND_SOC_NOPM, 0, 0, NULL, 0),
633*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("I04", SND_SOC_NOPM, 0, 0, NULL, 0),
634*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("I05", SND_SOC_NOPM, 0, 0, NULL, 0),
635*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("I06", SND_SOC_NOPM, 0, 0, NULL, 0),
636*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("I17", SND_SOC_NOPM, 0, 0, NULL, 0),
637*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("I18", SND_SOC_NOPM, 0, 0, NULL, 0),
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("O03", SND_SOC_NOPM, 0, 0,
640*4882a593Smuzhiyun 			   mt8173_afe_o03_mix, ARRAY_SIZE(mt8173_afe_o03_mix)),
641*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("O04", SND_SOC_NOPM, 0, 0,
642*4882a593Smuzhiyun 			   mt8173_afe_o04_mix, ARRAY_SIZE(mt8173_afe_o04_mix)),
643*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("O09", SND_SOC_NOPM, 0, 0,
644*4882a593Smuzhiyun 			   mt8173_afe_o09_mix, ARRAY_SIZE(mt8173_afe_o09_mix)),
645*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("O10", SND_SOC_NOPM, 0, 0,
646*4882a593Smuzhiyun 			   mt8173_afe_o10_mix, ARRAY_SIZE(mt8173_afe_o10_mix)),
647*4882a593Smuzhiyun };
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun static const struct snd_soc_dapm_route mt8173_afe_pcm_routes[] = {
650*4882a593Smuzhiyun 	{"I05", NULL, "DL1"},
651*4882a593Smuzhiyun 	{"I06", NULL, "DL1"},
652*4882a593Smuzhiyun 	{"I2S Playback", NULL, "O03"},
653*4882a593Smuzhiyun 	{"I2S Playback", NULL, "O04"},
654*4882a593Smuzhiyun 	{"VUL", NULL, "O09"},
655*4882a593Smuzhiyun 	{"VUL", NULL, "O10"},
656*4882a593Smuzhiyun 	{"I03", NULL, "I2S Capture"},
657*4882a593Smuzhiyun 	{"I04", NULL, "I2S Capture"},
658*4882a593Smuzhiyun 	{"I17", NULL, "I2S Capture"},
659*4882a593Smuzhiyun 	{"I18", NULL, "I2S Capture"},
660*4882a593Smuzhiyun 	{ "O03", "I05 Switch", "I05" },
661*4882a593Smuzhiyun 	{ "O04", "I06 Switch", "I06" },
662*4882a593Smuzhiyun 	{ "O09", "I17 Switch", "I17" },
663*4882a593Smuzhiyun 	{ "O09", "I03 Switch", "I03" },
664*4882a593Smuzhiyun 	{ "O10", "I18 Switch", "I18" },
665*4882a593Smuzhiyun 	{ "O10", "I04 Switch", "I04" },
666*4882a593Smuzhiyun };
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun static const struct snd_soc_dapm_route mt8173_afe_hdmi_routes[] = {
669*4882a593Smuzhiyun 	{"HDMIO Playback", NULL, "HDMI"},
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun static const struct snd_soc_component_driver mt8173_afe_pcm_dai_component = {
673*4882a593Smuzhiyun 	.name = "mt8173-afe-pcm-dai",
674*4882a593Smuzhiyun 	.dapm_widgets = mt8173_afe_pcm_widgets,
675*4882a593Smuzhiyun 	.num_dapm_widgets = ARRAY_SIZE(mt8173_afe_pcm_widgets),
676*4882a593Smuzhiyun 	.dapm_routes = mt8173_afe_pcm_routes,
677*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(mt8173_afe_pcm_routes),
678*4882a593Smuzhiyun 	.suspend = mtk_afe_suspend,
679*4882a593Smuzhiyun 	.resume = mtk_afe_resume,
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun static const struct snd_soc_component_driver mt8173_afe_hdmi_dai_component = {
683*4882a593Smuzhiyun 	.name = "mt8173-afe-hdmi-dai",
684*4882a593Smuzhiyun 	.dapm_routes = mt8173_afe_hdmi_routes,
685*4882a593Smuzhiyun 	.num_dapm_routes = ARRAY_SIZE(mt8173_afe_hdmi_routes),
686*4882a593Smuzhiyun 	.suspend = mtk_afe_suspend,
687*4882a593Smuzhiyun 	.resume = mtk_afe_resume,
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun static const char *aud_clks[MT8173_CLK_NUM] = {
691*4882a593Smuzhiyun 	[MT8173_CLK_INFRASYS_AUD] = "infra_sys_audio_clk",
692*4882a593Smuzhiyun 	[MT8173_CLK_TOP_PDN_AUD] = "top_pdn_audio",
693*4882a593Smuzhiyun 	[MT8173_CLK_TOP_PDN_AUD_BUS] = "top_pdn_aud_intbus",
694*4882a593Smuzhiyun 	[MT8173_CLK_I2S0_M] =  "i2s0_m",
695*4882a593Smuzhiyun 	[MT8173_CLK_I2S1_M] =  "i2s1_m",
696*4882a593Smuzhiyun 	[MT8173_CLK_I2S2_M] =  "i2s2_m",
697*4882a593Smuzhiyun 	[MT8173_CLK_I2S3_M] =  "i2s3_m",
698*4882a593Smuzhiyun 	[MT8173_CLK_I2S3_B] =  "i2s3_b",
699*4882a593Smuzhiyun 	[MT8173_CLK_BCK0] =  "bck0",
700*4882a593Smuzhiyun 	[MT8173_CLK_BCK1] =  "bck1",
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun static const struct mtk_base_memif_data memif_data[MT8173_AFE_MEMIF_NUM] = {
704*4882a593Smuzhiyun 	{
705*4882a593Smuzhiyun 		.name = "DL1",
706*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_DL1,
707*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL1_BASE,
708*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL1_CUR,
709*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
710*4882a593Smuzhiyun 		.fs_shift = 0,
711*4882a593Smuzhiyun 		.fs_maskbit = 0xf,
712*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
713*4882a593Smuzhiyun 		.mono_shift = 21,
714*4882a593Smuzhiyun 		.hd_reg = -1,
715*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
716*4882a593Smuzhiyun 		.enable_shift = 1,
717*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
718*4882a593Smuzhiyun 		.msb_shift = 0,
719*4882a593Smuzhiyun 		.agent_disable_reg = -1,
720*4882a593Smuzhiyun 	}, {
721*4882a593Smuzhiyun 		.name = "DL2",
722*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_DL2,
723*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL2_BASE,
724*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL2_CUR,
725*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
726*4882a593Smuzhiyun 		.fs_shift = 4,
727*4882a593Smuzhiyun 		.fs_maskbit = 0xf,
728*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
729*4882a593Smuzhiyun 		.mono_shift = 22,
730*4882a593Smuzhiyun 		.hd_reg = -1,
731*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
732*4882a593Smuzhiyun 		.enable_shift = 2,
733*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
734*4882a593Smuzhiyun 		.msb_shift = 1,
735*4882a593Smuzhiyun 		.agent_disable_reg = -1,
736*4882a593Smuzhiyun 	}, {
737*4882a593Smuzhiyun 		.name = "VUL",
738*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_VUL,
739*4882a593Smuzhiyun 		.reg_ofs_base = AFE_VUL_BASE,
740*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_VUL_CUR,
741*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
742*4882a593Smuzhiyun 		.fs_shift = 16,
743*4882a593Smuzhiyun 		.fs_maskbit = 0xf,
744*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
745*4882a593Smuzhiyun 		.mono_shift = 27,
746*4882a593Smuzhiyun 		.hd_reg = -1,
747*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
748*4882a593Smuzhiyun 		.enable_shift = 3,
749*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
750*4882a593Smuzhiyun 		.msb_shift = 6,
751*4882a593Smuzhiyun 		.agent_disable_reg = -1,
752*4882a593Smuzhiyun 	}, {
753*4882a593Smuzhiyun 		.name = "DAI",
754*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_DAI,
755*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DAI_BASE,
756*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DAI_CUR,
757*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON0,
758*4882a593Smuzhiyun 		.fs_shift = 24,
759*4882a593Smuzhiyun 		.fs_maskbit = 0x3,
760*4882a593Smuzhiyun 		.mono_reg = -1,
761*4882a593Smuzhiyun 		.mono_shift = -1,
762*4882a593Smuzhiyun 		.hd_reg = -1,
763*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
764*4882a593Smuzhiyun 		.enable_shift = 4,
765*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
766*4882a593Smuzhiyun 		.msb_shift = 5,
767*4882a593Smuzhiyun 		.agent_disable_reg = -1,
768*4882a593Smuzhiyun 	}, {
769*4882a593Smuzhiyun 		.name = "AWB",
770*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_AWB,
771*4882a593Smuzhiyun 		.reg_ofs_base = AFE_AWB_BASE,
772*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_AWB_CUR,
773*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
774*4882a593Smuzhiyun 		.fs_shift = 12,
775*4882a593Smuzhiyun 		.fs_maskbit = 0xf,
776*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
777*4882a593Smuzhiyun 		.mono_shift = 24,
778*4882a593Smuzhiyun 		.hd_reg = -1,
779*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
780*4882a593Smuzhiyun 		.enable_shift = 6,
781*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
782*4882a593Smuzhiyun 		.msb_shift = 3,
783*4882a593Smuzhiyun 		.agent_disable_reg = -1,
784*4882a593Smuzhiyun 	}, {
785*4882a593Smuzhiyun 		.name = "MOD_DAI",
786*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_MOD_DAI,
787*4882a593Smuzhiyun 		.reg_ofs_base = AFE_MOD_PCM_BASE,
788*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_MOD_PCM_CUR,
789*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
790*4882a593Smuzhiyun 		.fs_shift = 30,
791*4882a593Smuzhiyun 		.fs_maskbit = 0x3,
792*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
793*4882a593Smuzhiyun 		.mono_shift = 30,
794*4882a593Smuzhiyun 		.hd_reg = -1,
795*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
796*4882a593Smuzhiyun 		.enable_shift = 7,
797*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
798*4882a593Smuzhiyun 		.msb_shift = 4,
799*4882a593Smuzhiyun 		.agent_disable_reg = -1,
800*4882a593Smuzhiyun 	}, {
801*4882a593Smuzhiyun 		.name = "HDMI",
802*4882a593Smuzhiyun 		.id = MT8173_AFE_MEMIF_HDMI,
803*4882a593Smuzhiyun 		.reg_ofs_base = AFE_HDMI_OUT_BASE,
804*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_HDMI_OUT_CUR,
805*4882a593Smuzhiyun 		.fs_reg = -1,
806*4882a593Smuzhiyun 		.fs_shift = -1,
807*4882a593Smuzhiyun 		.fs_maskbit = -1,
808*4882a593Smuzhiyun 		.mono_reg = -1,
809*4882a593Smuzhiyun 		.mono_shift = -1,
810*4882a593Smuzhiyun 		.hd_reg = -1,
811*4882a593Smuzhiyun 		.enable_reg = -1,
812*4882a593Smuzhiyun 		.msb_reg = AFE_MEMIF_MSB,
813*4882a593Smuzhiyun 		.msb_shift = 8,
814*4882a593Smuzhiyun 		.agent_disable_reg = -1,
815*4882a593Smuzhiyun 	},
816*4882a593Smuzhiyun };
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun static const struct mtk_base_irq_data irq_data[MT8173_AFE_IRQ_NUM] = {
819*4882a593Smuzhiyun 	{
820*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_DL1,
821*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT1,
822*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
823*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
824*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
825*4882a593Smuzhiyun 		.irq_en_shift = 0,
826*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
827*4882a593Smuzhiyun 		.irq_fs_shift = 4,
828*4882a593Smuzhiyun 		.irq_fs_maskbit = 0xf,
829*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
830*4882a593Smuzhiyun 		.irq_clr_shift = 0,
831*4882a593Smuzhiyun 	}, {
832*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_DL2,
833*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT1,
834*4882a593Smuzhiyun 		.irq_cnt_shift = 20,
835*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
836*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
837*4882a593Smuzhiyun 		.irq_en_shift = 2,
838*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
839*4882a593Smuzhiyun 		.irq_fs_shift = 16,
840*4882a593Smuzhiyun 		.irq_fs_maskbit = 0xf,
841*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
842*4882a593Smuzhiyun 		.irq_clr_shift = 2,
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	}, {
845*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_VUL,
846*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT2,
847*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
848*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
849*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
850*4882a593Smuzhiyun 		.irq_en_shift = 1,
851*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
852*4882a593Smuzhiyun 		.irq_fs_shift = 8,
853*4882a593Smuzhiyun 		.irq_fs_maskbit = 0xf,
854*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
855*4882a593Smuzhiyun 		.irq_clr_shift = 1,
856*4882a593Smuzhiyun 	}, {
857*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_DAI,
858*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT2,
859*4882a593Smuzhiyun 		.irq_cnt_shift = 20,
860*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
861*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
862*4882a593Smuzhiyun 		.irq_en_shift = 3,
863*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
864*4882a593Smuzhiyun 		.irq_fs_shift = 20,
865*4882a593Smuzhiyun 		.irq_fs_maskbit = 0xf,
866*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
867*4882a593Smuzhiyun 		.irq_clr_shift = 3,
868*4882a593Smuzhiyun 	}, {
869*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_AWB,
870*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT7,
871*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
872*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
873*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
874*4882a593Smuzhiyun 		.irq_en_shift = 14,
875*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
876*4882a593Smuzhiyun 		.irq_fs_shift = 24,
877*4882a593Smuzhiyun 		.irq_fs_maskbit = 0xf,
878*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
879*4882a593Smuzhiyun 		.irq_clr_shift = 6,
880*4882a593Smuzhiyun 	}, {
881*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_DAI,
882*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT2,
883*4882a593Smuzhiyun 		.irq_cnt_shift = 20,
884*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
885*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
886*4882a593Smuzhiyun 		.irq_en_shift = 3,
887*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
888*4882a593Smuzhiyun 		.irq_fs_shift = 20,
889*4882a593Smuzhiyun 		.irq_fs_maskbit = 0xf,
890*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
891*4882a593Smuzhiyun 		.irq_clr_shift = 3,
892*4882a593Smuzhiyun 	}, {
893*4882a593Smuzhiyun 		.id = MT8173_AFE_IRQ_HDMI,
894*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_CNT5,
895*4882a593Smuzhiyun 		.irq_cnt_shift = 0,
896*4882a593Smuzhiyun 		.irq_cnt_maskbit = 0x3ffff,
897*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
898*4882a593Smuzhiyun 		.irq_en_shift = 12,
899*4882a593Smuzhiyun 		.irq_fs_reg = -1,
900*4882a593Smuzhiyun 		.irq_fs_maskbit = -1,
901*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_CLR,
902*4882a593Smuzhiyun 		.irq_clr_shift = 4,
903*4882a593Smuzhiyun 	},
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun static const struct regmap_config mt8173_afe_regmap_config = {
907*4882a593Smuzhiyun 	.reg_bits = 32,
908*4882a593Smuzhiyun 	.reg_stride = 4,
909*4882a593Smuzhiyun 	.val_bits = 32,
910*4882a593Smuzhiyun 	.max_register = AFE_ADDA2_TOP_CON0,
911*4882a593Smuzhiyun 	.cache_type = REGCACHE_NONE,
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun 
mt8173_afe_irq_handler(int irq,void * dev_id)914*4882a593Smuzhiyun static irqreturn_t mt8173_afe_irq_handler(int irq, void *dev_id)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_id;
917*4882a593Smuzhiyun 	unsigned int reg_value;
918*4882a593Smuzhiyun 	int i, ret;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	ret = regmap_read(afe->regmap, AFE_IRQ_STATUS, &reg_value);
921*4882a593Smuzhiyun 	if (ret) {
922*4882a593Smuzhiyun 		dev_err(afe->dev, "%s irq status err\n", __func__);
923*4882a593Smuzhiyun 		reg_value = AFE_IRQ_STATUS_BITS;
924*4882a593Smuzhiyun 		goto err_irq;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	for (i = 0; i < MT8173_AFE_MEMIF_NUM; i++) {
928*4882a593Smuzhiyun 		struct mtk_base_afe_memif *memif = &afe->memif[i];
929*4882a593Smuzhiyun 		struct mtk_base_afe_irq *irq;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 		if (memif->irq_usage < 0)
932*4882a593Smuzhiyun 			continue;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 		irq = &afe->irqs[memif->irq_usage];
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 		if (!(reg_value & (1 << irq->irq_data->irq_clr_shift)))
937*4882a593Smuzhiyun 			continue;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 		snd_pcm_period_elapsed(memif->substream);
940*4882a593Smuzhiyun 	}
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun err_irq:
943*4882a593Smuzhiyun 	/* clear irq */
944*4882a593Smuzhiyun 	regmap_write(afe->regmap, AFE_IRQ_CLR,
945*4882a593Smuzhiyun 		     reg_value & AFE_IRQ_STATUS_BITS);
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	return IRQ_HANDLED;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun 
mt8173_afe_runtime_suspend(struct device * dev)950*4882a593Smuzhiyun static int mt8173_afe_runtime_suspend(struct device *dev)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
953*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	/* disable AFE */
956*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0);
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* disable AFE clk */
959*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
960*4882a593Smuzhiyun 			   AUD_TCON0_PDN_AFE, AUD_TCON0_PDN_AFE);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S1_M]);
963*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S2_M]);
964*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_BCK0]);
965*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_BCK1]);
966*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD]);
967*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD_BUS]);
968*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_INFRASYS_AUD]);
969*4882a593Smuzhiyun 	return 0;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
mt8173_afe_runtime_resume(struct device * dev)972*4882a593Smuzhiyun static int mt8173_afe_runtime_resume(struct device *dev)
973*4882a593Smuzhiyun {
974*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
975*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
976*4882a593Smuzhiyun 	int ret;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_INFRASYS_AUD]);
979*4882a593Smuzhiyun 	if (ret)
980*4882a593Smuzhiyun 		return ret;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD_BUS]);
983*4882a593Smuzhiyun 	if (ret)
984*4882a593Smuzhiyun 		goto err_infra;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD]);
987*4882a593Smuzhiyun 	if (ret)
988*4882a593Smuzhiyun 		goto err_top_aud_bus;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_BCK0]);
991*4882a593Smuzhiyun 	if (ret)
992*4882a593Smuzhiyun 		goto err_top_aud;
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_BCK1]);
995*4882a593Smuzhiyun 	if (ret)
996*4882a593Smuzhiyun 		goto err_bck0;
997*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_I2S1_M]);
998*4882a593Smuzhiyun 	if (ret)
999*4882a593Smuzhiyun 		goto err_i2s1_m;
1000*4882a593Smuzhiyun 	ret = clk_prepare_enable(afe_priv->clocks[MT8173_CLK_I2S2_M]);
1001*4882a593Smuzhiyun 	if (ret)
1002*4882a593Smuzhiyun 		goto err_i2s2_m;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/* enable AFE clk */
1005*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AUDIO_TOP_CON0, AUD_TCON0_PDN_AFE, 0);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/* set O3/O4 16bits */
1008*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_CONN_24BIT,
1009*4882a593Smuzhiyun 			   AFE_CONN_24BIT_O03 | AFE_CONN_24BIT_O04, 0);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	/* unmask all IRQs */
1012*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_IRQ_MCU_EN, 0xff, 0xff);
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	/* enable AFE */
1015*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0x1);
1016*4882a593Smuzhiyun 	return 0;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun err_i2s1_m:
1019*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S1_M]);
1020*4882a593Smuzhiyun err_i2s2_m:
1021*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_I2S2_M]);
1022*4882a593Smuzhiyun err_bck0:
1023*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_BCK0]);
1024*4882a593Smuzhiyun err_top_aud:
1025*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD]);
1026*4882a593Smuzhiyun err_top_aud_bus:
1027*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_TOP_PDN_AUD_BUS]);
1028*4882a593Smuzhiyun err_infra:
1029*4882a593Smuzhiyun 	clk_disable_unprepare(afe_priv->clocks[MT8173_CLK_INFRASYS_AUD]);
1030*4882a593Smuzhiyun 	return ret;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
mt8173_afe_init_audio_clk(struct mtk_base_afe * afe)1033*4882a593Smuzhiyun static int mt8173_afe_init_audio_clk(struct mtk_base_afe *afe)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 	size_t i;
1036*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv = afe->platform_priv;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(aud_clks); i++) {
1039*4882a593Smuzhiyun 		afe_priv->clocks[i] = devm_clk_get(afe->dev, aud_clks[i]);
1040*4882a593Smuzhiyun 		if (IS_ERR(afe_priv->clocks[i])) {
1041*4882a593Smuzhiyun 			dev_err(afe->dev, "%s devm_clk_get %s fail\n",
1042*4882a593Smuzhiyun 				__func__, aud_clks[i]);
1043*4882a593Smuzhiyun 			return PTR_ERR(afe_priv->clocks[i]);
1044*4882a593Smuzhiyun 		}
1045*4882a593Smuzhiyun 	}
1046*4882a593Smuzhiyun 	clk_set_rate(afe_priv->clocks[MT8173_CLK_BCK0], 22579200); /* 22M */
1047*4882a593Smuzhiyun 	clk_set_rate(afe_priv->clocks[MT8173_CLK_BCK1], 24576000); /* 24M */
1048*4882a593Smuzhiyun 	return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
mt8173_afe_pcm_dev_probe(struct platform_device * pdev)1051*4882a593Smuzhiyun static int mt8173_afe_pcm_dev_probe(struct platform_device *pdev)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	int ret, i;
1054*4882a593Smuzhiyun 	int irq_id;
1055*4882a593Smuzhiyun 	struct mtk_base_afe *afe;
1056*4882a593Smuzhiyun 	struct mt8173_afe_private *afe_priv;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(33));
1059*4882a593Smuzhiyun 	if (ret)
1060*4882a593Smuzhiyun 		return ret;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
1063*4882a593Smuzhiyun 	if (!afe)
1064*4882a593Smuzhiyun 		return -ENOMEM;
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
1067*4882a593Smuzhiyun 					  GFP_KERNEL);
1068*4882a593Smuzhiyun 	afe_priv = afe->platform_priv;
1069*4882a593Smuzhiyun 	if (!afe_priv)
1070*4882a593Smuzhiyun 		return -ENOMEM;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	afe->dev = &pdev->dev;
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	irq_id = platform_get_irq(pdev, 0);
1075*4882a593Smuzhiyun 	if (irq_id <= 0)
1076*4882a593Smuzhiyun 		return irq_id < 0 ? irq_id : -ENXIO;
1077*4882a593Smuzhiyun 	ret = devm_request_irq(afe->dev, irq_id, mt8173_afe_irq_handler,
1078*4882a593Smuzhiyun 			       0, "Afe_ISR_Handle", (void *)afe);
1079*4882a593Smuzhiyun 	if (ret) {
1080*4882a593Smuzhiyun 		dev_err(afe->dev, "could not request_irq\n");
1081*4882a593Smuzhiyun 		return ret;
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	afe->base_addr = devm_platform_ioremap_resource(pdev, 0);
1085*4882a593Smuzhiyun 	if (IS_ERR(afe->base_addr))
1086*4882a593Smuzhiyun 		return PTR_ERR(afe->base_addr);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	afe->regmap = devm_regmap_init_mmio(&pdev->dev, afe->base_addr,
1089*4882a593Smuzhiyun 		&mt8173_afe_regmap_config);
1090*4882a593Smuzhiyun 	if (IS_ERR(afe->regmap))
1091*4882a593Smuzhiyun 		return PTR_ERR(afe->regmap);
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	/* initial audio related clock */
1094*4882a593Smuzhiyun 	ret = mt8173_afe_init_audio_clk(afe);
1095*4882a593Smuzhiyun 	if (ret) {
1096*4882a593Smuzhiyun 		dev_err(afe->dev, "mt8173_afe_init_audio_clk fail\n");
1097*4882a593Smuzhiyun 		return ret;
1098*4882a593Smuzhiyun 	}
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	/* memif % irq initialize*/
1101*4882a593Smuzhiyun 	afe->memif_size = MT8173_AFE_MEMIF_NUM;
1102*4882a593Smuzhiyun 	afe->memif = devm_kcalloc(afe->dev, afe->memif_size,
1103*4882a593Smuzhiyun 				  sizeof(*afe->memif), GFP_KERNEL);
1104*4882a593Smuzhiyun 	if (!afe->memif)
1105*4882a593Smuzhiyun 		return -ENOMEM;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	afe->irqs_size = MT8173_AFE_IRQ_NUM;
1108*4882a593Smuzhiyun 	afe->irqs = devm_kcalloc(afe->dev, afe->irqs_size,
1109*4882a593Smuzhiyun 				 sizeof(*afe->irqs), GFP_KERNEL);
1110*4882a593Smuzhiyun 	if (!afe->irqs)
1111*4882a593Smuzhiyun 		return -ENOMEM;
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	for (i = 0; i < afe->irqs_size; i++) {
1114*4882a593Smuzhiyun 		afe->memif[i].data = &memif_data[i];
1115*4882a593Smuzhiyun 		afe->irqs[i].irq_data = &irq_data[i];
1116*4882a593Smuzhiyun 		afe->irqs[i].irq_occupyed = true;
1117*4882a593Smuzhiyun 		afe->memif[i].irq_usage = i;
1118*4882a593Smuzhiyun 		afe->memif[i].const_irq = 1;
1119*4882a593Smuzhiyun 	}
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	afe->mtk_afe_hardware = &mt8173_afe_hardware;
1122*4882a593Smuzhiyun 	afe->memif_fs = mt8173_memif_fs;
1123*4882a593Smuzhiyun 	afe->irq_fs = mt8173_irq_fs;
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	platform_set_drvdata(pdev, afe);
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1128*4882a593Smuzhiyun 	if (!pm_runtime_enabled(&pdev->dev)) {
1129*4882a593Smuzhiyun 		ret = mt8173_afe_runtime_resume(&pdev->dev);
1130*4882a593Smuzhiyun 		if (ret)
1131*4882a593Smuzhiyun 			goto err_pm_disable;
1132*4882a593Smuzhiyun 	}
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	afe->reg_back_up_list = mt8173_afe_backup_list;
1135*4882a593Smuzhiyun 	afe->reg_back_up_list_num = ARRAY_SIZE(mt8173_afe_backup_list);
1136*4882a593Smuzhiyun 	afe->runtime_resume = mt8173_afe_runtime_resume;
1137*4882a593Smuzhiyun 	afe->runtime_suspend = mt8173_afe_runtime_suspend;
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev,
1140*4882a593Smuzhiyun 					 &mtk_afe_pcm_platform,
1141*4882a593Smuzhiyun 					 NULL, 0);
1142*4882a593Smuzhiyun 	if (ret)
1143*4882a593Smuzhiyun 		goto err_pm_disable;
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev,
1146*4882a593Smuzhiyun 					 &mt8173_afe_pcm_dai_component,
1147*4882a593Smuzhiyun 					 mt8173_afe_pcm_dais,
1148*4882a593Smuzhiyun 					 ARRAY_SIZE(mt8173_afe_pcm_dais));
1149*4882a593Smuzhiyun 	if (ret)
1150*4882a593Smuzhiyun 		goto err_pm_disable;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev,
1153*4882a593Smuzhiyun 					 &mt8173_afe_hdmi_dai_component,
1154*4882a593Smuzhiyun 					 mt8173_afe_hdmi_dais,
1155*4882a593Smuzhiyun 					 ARRAY_SIZE(mt8173_afe_hdmi_dais));
1156*4882a593Smuzhiyun 	if (ret)
1157*4882a593Smuzhiyun 		goto err_pm_disable;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	dev_info(&pdev->dev, "MT8173 AFE driver initialized.\n");
1160*4882a593Smuzhiyun 	return 0;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun err_pm_disable:
1163*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1164*4882a593Smuzhiyun 	return ret;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun 
mt8173_afe_pcm_dev_remove(struct platform_device * pdev)1167*4882a593Smuzhiyun static int mt8173_afe_pcm_dev_remove(struct platform_device *pdev)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1170*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
1171*4882a593Smuzhiyun 		mt8173_afe_runtime_suspend(&pdev->dev);
1172*4882a593Smuzhiyun 	return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun static const struct of_device_id mt8173_afe_pcm_dt_match[] = {
1176*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt8173-afe-pcm", },
1177*4882a593Smuzhiyun 	{ }
1178*4882a593Smuzhiyun };
1179*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt8173_afe_pcm_dt_match);
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun static const struct dev_pm_ops mt8173_afe_pm_ops = {
1182*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mt8173_afe_runtime_suspend,
1183*4882a593Smuzhiyun 			   mt8173_afe_runtime_resume, NULL)
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun static struct platform_driver mt8173_afe_pcm_driver = {
1187*4882a593Smuzhiyun 	.driver = {
1188*4882a593Smuzhiyun 		   .name = "mt8173-afe-pcm",
1189*4882a593Smuzhiyun 		   .of_match_table = mt8173_afe_pcm_dt_match,
1190*4882a593Smuzhiyun 		   .pm = &mt8173_afe_pm_ops,
1191*4882a593Smuzhiyun 	},
1192*4882a593Smuzhiyun 	.probe = mt8173_afe_pcm_dev_probe,
1193*4882a593Smuzhiyun 	.remove = mt8173_afe_pcm_dev_remove,
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun module_platform_driver(mt8173_afe_pcm_driver);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver");
1199*4882a593Smuzhiyun MODULE_AUTHOR("Koro Chen <koro.chen@mediatek.com>");
1200*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1201