xref: /OK3568_Linux_fs/kernel/sound/soc/mediatek/mt6797/mt6797-afe-pcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Mediatek ALSA SoC AFE platform driver for 6797
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (c) 2018 MediaTek Inc.
6*4882a593Smuzhiyun // Author: KaiChieh Chuang <kaichieh.chuang@mediatek.com>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include "mt6797-afe-common.h"
16*4882a593Smuzhiyun #include "mt6797-afe-clk.h"
17*4882a593Smuzhiyun #include "mt6797-interconnection.h"
18*4882a593Smuzhiyun #include "mt6797-reg.h"
19*4882a593Smuzhiyun #include "../common/mtk-afe-platform-driver.h"
20*4882a593Smuzhiyun #include "../common/mtk-afe-fe-dai.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun enum {
23*4882a593Smuzhiyun 	MTK_AFE_RATE_8K = 0,
24*4882a593Smuzhiyun 	MTK_AFE_RATE_11K = 1,
25*4882a593Smuzhiyun 	MTK_AFE_RATE_12K = 2,
26*4882a593Smuzhiyun 	MTK_AFE_RATE_384K = 3,
27*4882a593Smuzhiyun 	MTK_AFE_RATE_16K = 4,
28*4882a593Smuzhiyun 	MTK_AFE_RATE_22K = 5,
29*4882a593Smuzhiyun 	MTK_AFE_RATE_24K = 6,
30*4882a593Smuzhiyun 	MTK_AFE_RATE_130K = 7,
31*4882a593Smuzhiyun 	MTK_AFE_RATE_32K = 8,
32*4882a593Smuzhiyun 	MTK_AFE_RATE_44K = 9,
33*4882a593Smuzhiyun 	MTK_AFE_RATE_48K = 10,
34*4882a593Smuzhiyun 	MTK_AFE_RATE_88K = 11,
35*4882a593Smuzhiyun 	MTK_AFE_RATE_96K = 12,
36*4882a593Smuzhiyun 	MTK_AFE_RATE_174K = 13,
37*4882a593Smuzhiyun 	MTK_AFE_RATE_192K = 14,
38*4882a593Smuzhiyun 	MTK_AFE_RATE_260K = 15,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun enum {
42*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_8K = 0,
43*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_16K = 1,
44*4882a593Smuzhiyun 	MTK_AFE_DAI_MEMIF_RATE_32K = 2,
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun enum {
48*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_8K = 0,
49*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_16K = 1,
50*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_32K = 2,
51*4882a593Smuzhiyun 	MTK_AFE_PCM_RATE_48K = 3,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
mt6797_general_rate_transform(struct device * dev,unsigned int rate)54*4882a593Smuzhiyun unsigned int mt6797_general_rate_transform(struct device *dev,
55*4882a593Smuzhiyun 					   unsigned int rate)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	switch (rate) {
58*4882a593Smuzhiyun 	case 8000:
59*4882a593Smuzhiyun 		return MTK_AFE_RATE_8K;
60*4882a593Smuzhiyun 	case 11025:
61*4882a593Smuzhiyun 		return MTK_AFE_RATE_11K;
62*4882a593Smuzhiyun 	case 12000:
63*4882a593Smuzhiyun 		return MTK_AFE_RATE_12K;
64*4882a593Smuzhiyun 	case 16000:
65*4882a593Smuzhiyun 		return MTK_AFE_RATE_16K;
66*4882a593Smuzhiyun 	case 22050:
67*4882a593Smuzhiyun 		return MTK_AFE_RATE_22K;
68*4882a593Smuzhiyun 	case 24000:
69*4882a593Smuzhiyun 		return MTK_AFE_RATE_24K;
70*4882a593Smuzhiyun 	case 32000:
71*4882a593Smuzhiyun 		return MTK_AFE_RATE_32K;
72*4882a593Smuzhiyun 	case 44100:
73*4882a593Smuzhiyun 		return MTK_AFE_RATE_44K;
74*4882a593Smuzhiyun 	case 48000:
75*4882a593Smuzhiyun 		return MTK_AFE_RATE_48K;
76*4882a593Smuzhiyun 	case 88200:
77*4882a593Smuzhiyun 		return MTK_AFE_RATE_88K;
78*4882a593Smuzhiyun 	case 96000:
79*4882a593Smuzhiyun 		return MTK_AFE_RATE_96K;
80*4882a593Smuzhiyun 	case 130000:
81*4882a593Smuzhiyun 		return MTK_AFE_RATE_130K;
82*4882a593Smuzhiyun 	case 176400:
83*4882a593Smuzhiyun 		return MTK_AFE_RATE_174K;
84*4882a593Smuzhiyun 	case 192000:
85*4882a593Smuzhiyun 		return MTK_AFE_RATE_192K;
86*4882a593Smuzhiyun 	case 260000:
87*4882a593Smuzhiyun 		return MTK_AFE_RATE_260K;
88*4882a593Smuzhiyun 	default:
89*4882a593Smuzhiyun 		dev_warn(dev, "%s(), rate %u invalid, use %d!!!\n",
90*4882a593Smuzhiyun 			 __func__, rate, MTK_AFE_RATE_48K);
91*4882a593Smuzhiyun 		return MTK_AFE_RATE_48K;
92*4882a593Smuzhiyun 	}
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
dai_memif_rate_transform(struct device * dev,unsigned int rate)95*4882a593Smuzhiyun static unsigned int dai_memif_rate_transform(struct device *dev,
96*4882a593Smuzhiyun 					     unsigned int rate)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	switch (rate) {
99*4882a593Smuzhiyun 	case 8000:
100*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_8K;
101*4882a593Smuzhiyun 	case 16000:
102*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_16K;
103*4882a593Smuzhiyun 	case 32000:
104*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_32K;
105*4882a593Smuzhiyun 	default:
106*4882a593Smuzhiyun 		dev_warn(dev, "%s(), rate %u invalid, use %d!!!\n",
107*4882a593Smuzhiyun 			 __func__, rate, MTK_AFE_DAI_MEMIF_RATE_16K);
108*4882a593Smuzhiyun 		return MTK_AFE_DAI_MEMIF_RATE_16K;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
mt6797_rate_transform(struct device * dev,unsigned int rate,int aud_blk)112*4882a593Smuzhiyun unsigned int mt6797_rate_transform(struct device *dev,
113*4882a593Smuzhiyun 				   unsigned int rate, int aud_blk)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	switch (aud_blk) {
116*4882a593Smuzhiyun 	case MT6797_MEMIF_DAI:
117*4882a593Smuzhiyun 	case MT6797_MEMIF_MOD_DAI:
118*4882a593Smuzhiyun 		return dai_memif_rate_transform(dev, rate);
119*4882a593Smuzhiyun 	default:
120*4882a593Smuzhiyun 		return mt6797_general_rate_transform(dev, rate);
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static const struct snd_pcm_hardware mt6797_afe_hardware = {
125*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP |
126*4882a593Smuzhiyun 		SNDRV_PCM_INFO_INTERLEAVED |
127*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID,
128*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE |
129*4882a593Smuzhiyun 		   SNDRV_PCM_FMTBIT_S24_LE |
130*4882a593Smuzhiyun 		   SNDRV_PCM_FMTBIT_S32_LE,
131*4882a593Smuzhiyun 	.period_bytes_min = 256,
132*4882a593Smuzhiyun 	.period_bytes_max = 4 * 48 * 1024,
133*4882a593Smuzhiyun 	.periods_min = 2,
134*4882a593Smuzhiyun 	.periods_max = 256,
135*4882a593Smuzhiyun 	.buffer_bytes_max = 8 * 48 * 1024,
136*4882a593Smuzhiyun 	.fifo_size = 0,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
mt6797_memif_fs(struct snd_pcm_substream * substream,unsigned int rate)139*4882a593Smuzhiyun static int mt6797_memif_fs(struct snd_pcm_substream *substream,
140*4882a593Smuzhiyun 			   unsigned int rate)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
143*4882a593Smuzhiyun 	struct snd_soc_component *component =
144*4882a593Smuzhiyun 		snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
145*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
146*4882a593Smuzhiyun 	int id = asoc_rtd_to_cpu(rtd, 0)->id;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return mt6797_rate_transform(afe->dev, rate, id);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
mt6797_irq_fs(struct snd_pcm_substream * substream,unsigned int rate)151*4882a593Smuzhiyun static int mt6797_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
154*4882a593Smuzhiyun 	struct snd_soc_component *component =
155*4882a593Smuzhiyun 		snd_soc_rtdcom_lookup(rtd, AFE_PCM_NAME);
156*4882a593Smuzhiyun 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return mt6797_general_rate_transform(afe->dev, rate);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define MTK_PCM_RATES (SNDRV_PCM_RATE_8000_48000 |\
162*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_88200 |\
163*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_96000 |\
164*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_176400 |\
165*4882a593Smuzhiyun 		       SNDRV_PCM_RATE_192000)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define MTK_PCM_DAI_RATES (SNDRV_PCM_RATE_8000 |\
168*4882a593Smuzhiyun 			   SNDRV_PCM_RATE_16000 |\
169*4882a593Smuzhiyun 			   SNDRV_PCM_RATE_32000)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define MTK_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
172*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S24_LE |\
173*4882a593Smuzhiyun 			 SNDRV_PCM_FMTBIT_S32_LE)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static struct snd_soc_dai_driver mt6797_memif_dai_driver[] = {
176*4882a593Smuzhiyun 	/* FE DAIs: memory intefaces to CPU */
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		.name = "DL1",
179*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DL1,
180*4882a593Smuzhiyun 		.playback = {
181*4882a593Smuzhiyun 			.stream_name = "DL1",
182*4882a593Smuzhiyun 			.channels_min = 1,
183*4882a593Smuzhiyun 			.channels_max = 2,
184*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
185*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
186*4882a593Smuzhiyun 		},
187*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
188*4882a593Smuzhiyun 	},
189*4882a593Smuzhiyun 	{
190*4882a593Smuzhiyun 		.name = "DL2",
191*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DL2,
192*4882a593Smuzhiyun 		.playback = {
193*4882a593Smuzhiyun 			.stream_name = "DL2",
194*4882a593Smuzhiyun 			.channels_min = 1,
195*4882a593Smuzhiyun 			.channels_max = 2,
196*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
197*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
198*4882a593Smuzhiyun 		},
199*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
200*4882a593Smuzhiyun 	},
201*4882a593Smuzhiyun 	{
202*4882a593Smuzhiyun 		.name = "DL3",
203*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DL3,
204*4882a593Smuzhiyun 		.playback = {
205*4882a593Smuzhiyun 			.stream_name = "DL3",
206*4882a593Smuzhiyun 			.channels_min = 1,
207*4882a593Smuzhiyun 			.channels_max = 2,
208*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
209*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
210*4882a593Smuzhiyun 		},
211*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
212*4882a593Smuzhiyun 	},
213*4882a593Smuzhiyun 	{
214*4882a593Smuzhiyun 		.name = "UL1",
215*4882a593Smuzhiyun 		.id = MT6797_MEMIF_VUL12,
216*4882a593Smuzhiyun 		.capture = {
217*4882a593Smuzhiyun 			.stream_name = "UL1",
218*4882a593Smuzhiyun 			.channels_min = 1,
219*4882a593Smuzhiyun 			.channels_max = 2,
220*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
221*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
222*4882a593Smuzhiyun 		},
223*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
224*4882a593Smuzhiyun 	},
225*4882a593Smuzhiyun 	{
226*4882a593Smuzhiyun 		.name = "UL2",
227*4882a593Smuzhiyun 		.id = MT6797_MEMIF_AWB,
228*4882a593Smuzhiyun 		.capture = {
229*4882a593Smuzhiyun 			.stream_name = "UL2",
230*4882a593Smuzhiyun 			.channels_min = 1,
231*4882a593Smuzhiyun 			.channels_max = 2,
232*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
233*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
234*4882a593Smuzhiyun 		},
235*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
236*4882a593Smuzhiyun 	},
237*4882a593Smuzhiyun 	{
238*4882a593Smuzhiyun 		.name = "UL3",
239*4882a593Smuzhiyun 		.id = MT6797_MEMIF_VUL,
240*4882a593Smuzhiyun 		.capture = {
241*4882a593Smuzhiyun 			.stream_name = "UL3",
242*4882a593Smuzhiyun 			.channels_min = 1,
243*4882a593Smuzhiyun 			.channels_max = 2,
244*4882a593Smuzhiyun 			.rates = MTK_PCM_RATES,
245*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
246*4882a593Smuzhiyun 		},
247*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
248*4882a593Smuzhiyun 	},
249*4882a593Smuzhiyun 	{
250*4882a593Smuzhiyun 		.name = "UL_MONO_1",
251*4882a593Smuzhiyun 		.id = MT6797_MEMIF_MOD_DAI,
252*4882a593Smuzhiyun 		.capture = {
253*4882a593Smuzhiyun 			.stream_name = "UL_MONO_1",
254*4882a593Smuzhiyun 			.channels_min = 1,
255*4882a593Smuzhiyun 			.channels_max = 1,
256*4882a593Smuzhiyun 			.rates = MTK_PCM_DAI_RATES,
257*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
258*4882a593Smuzhiyun 		},
259*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
260*4882a593Smuzhiyun 	},
261*4882a593Smuzhiyun 	{
262*4882a593Smuzhiyun 		.name = "UL_MONO_2",
263*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DAI,
264*4882a593Smuzhiyun 		.capture = {
265*4882a593Smuzhiyun 			.stream_name = "UL_MONO_2",
266*4882a593Smuzhiyun 			.channels_min = 1,
267*4882a593Smuzhiyun 			.channels_max = 1,
268*4882a593Smuzhiyun 			.rates = MTK_PCM_DAI_RATES,
269*4882a593Smuzhiyun 			.formats = MTK_PCM_FORMATS,
270*4882a593Smuzhiyun 		},
271*4882a593Smuzhiyun 		.ops = &mtk_afe_fe_ops,
272*4882a593Smuzhiyun 	},
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /* dma widget & routes*/
276*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul1_ch1_mix[] = {
277*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN21,
278*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul1_ch2_mix[] = {
282*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN22,
283*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul2_ch1_mix[] = {
287*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN5,
288*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
289*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1", AFE_CONN5,
290*4882a593Smuzhiyun 				    I_DL1_CH1, 1, 0),
291*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1", AFE_CONN5,
292*4882a593Smuzhiyun 				    I_DL2_CH1, 1, 0),
293*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1", AFE_CONN5,
294*4882a593Smuzhiyun 				    I_DL3_CH1, 1, 0),
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul2_ch2_mix[] = {
298*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN6,
299*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
300*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2", AFE_CONN6,
301*4882a593Smuzhiyun 				    I_DL1_CH2, 1, 0),
302*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2", AFE_CONN6,
303*4882a593Smuzhiyun 				    I_DL2_CH2, 1, 0),
304*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2", AFE_CONN6,
305*4882a593Smuzhiyun 				    I_DL3_CH2, 1, 0),
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul3_ch1_mix[] = {
309*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN9,
310*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul3_ch2_mix[] = {
314*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN10,
315*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul_mono_1_mix[] = {
319*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN12,
320*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
321*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN12,
322*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct snd_kcontrol_new memif_ul_mono_2_mix[] = {
326*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1", AFE_CONN11,
327*4882a593Smuzhiyun 				    I_ADDA_UL_CH1, 1, 0),
328*4882a593Smuzhiyun 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2", AFE_CONN11,
329*4882a593Smuzhiyun 				    I_ADDA_UL_CH2, 1, 0),
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct snd_soc_dapm_widget mt6797_memif_widgets[] = {
333*4882a593Smuzhiyun 	/* memif */
334*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL1_CH1", SND_SOC_NOPM, 0, 0,
335*4882a593Smuzhiyun 			   memif_ul1_ch1_mix, ARRAY_SIZE(memif_ul1_ch1_mix)),
336*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL1_CH2", SND_SOC_NOPM, 0, 0,
337*4882a593Smuzhiyun 			   memif_ul1_ch2_mix, ARRAY_SIZE(memif_ul1_ch2_mix)),
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL2_CH1", SND_SOC_NOPM, 0, 0,
340*4882a593Smuzhiyun 			   memif_ul2_ch1_mix, ARRAY_SIZE(memif_ul2_ch1_mix)),
341*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL2_CH2", SND_SOC_NOPM, 0, 0,
342*4882a593Smuzhiyun 			   memif_ul2_ch2_mix, ARRAY_SIZE(memif_ul2_ch2_mix)),
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL3_CH1", SND_SOC_NOPM, 0, 0,
345*4882a593Smuzhiyun 			   memif_ul3_ch1_mix, ARRAY_SIZE(memif_ul3_ch1_mix)),
346*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL3_CH2", SND_SOC_NOPM, 0, 0,
347*4882a593Smuzhiyun 			   memif_ul3_ch2_mix, ARRAY_SIZE(memif_ul3_ch2_mix)),
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL_MONO_1_CH1", SND_SOC_NOPM, 0, 0,
350*4882a593Smuzhiyun 			   memif_ul_mono_1_mix,
351*4882a593Smuzhiyun 			   ARRAY_SIZE(memif_ul_mono_1_mix)),
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	SND_SOC_DAPM_MIXER("UL_MONO_2_CH1", SND_SOC_NOPM, 0, 0,
354*4882a593Smuzhiyun 			   memif_ul_mono_2_mix,
355*4882a593Smuzhiyun 			   ARRAY_SIZE(memif_ul_mono_2_mix)),
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const struct snd_soc_dapm_route mt6797_memif_routes[] = {
359*4882a593Smuzhiyun 	/* capture */
360*4882a593Smuzhiyun 	{"UL1", NULL, "UL1_CH1"},
361*4882a593Smuzhiyun 	{"UL1", NULL, "UL1_CH2"},
362*4882a593Smuzhiyun 	{"UL1_CH1", "ADDA_UL_CH1", "ADDA Capture"},
363*4882a593Smuzhiyun 	{"UL1_CH2", "ADDA_UL_CH2", "ADDA Capture"},
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	{"UL2", NULL, "UL2_CH1"},
366*4882a593Smuzhiyun 	{"UL2", NULL, "UL2_CH2"},
367*4882a593Smuzhiyun 	{"UL2_CH1", "ADDA_UL_CH1", "ADDA Capture"},
368*4882a593Smuzhiyun 	{"UL2_CH2", "ADDA_UL_CH2", "ADDA Capture"},
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	{"UL3", NULL, "UL3_CH1"},
371*4882a593Smuzhiyun 	{"UL3", NULL, "UL3_CH2"},
372*4882a593Smuzhiyun 	{"UL3_CH1", "ADDA_UL_CH1", "ADDA Capture"},
373*4882a593Smuzhiyun 	{"UL3_CH2", "ADDA_UL_CH2", "ADDA Capture"},
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	{"UL_MONO_1", NULL, "UL_MONO_1_CH1"},
376*4882a593Smuzhiyun 	{"UL_MONO_1_CH1", "ADDA_UL_CH1", "ADDA Capture"},
377*4882a593Smuzhiyun 	{"UL_MONO_1_CH1", "ADDA_UL_CH2", "ADDA Capture"},
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	{"UL_MONO_2", NULL, "UL_MONO_2_CH1"},
380*4882a593Smuzhiyun 	{"UL_MONO_2_CH1", "ADDA_UL_CH1", "ADDA Capture"},
381*4882a593Smuzhiyun 	{"UL_MONO_2_CH1", "ADDA_UL_CH2", "ADDA Capture"},
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const struct snd_soc_component_driver mt6797_afe_pcm_dai_component = {
385*4882a593Smuzhiyun 	.name = "mt6797-afe-pcm-dai",
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun static const struct mtk_base_memif_data memif_data[MT6797_MEMIF_NUM] = {
389*4882a593Smuzhiyun 	[MT6797_MEMIF_DL1] = {
390*4882a593Smuzhiyun 		.name = "DL1",
391*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DL1,
392*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL1_BASE,
393*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL1_CUR,
394*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
395*4882a593Smuzhiyun 		.fs_shift = DL1_MODE_SFT,
396*4882a593Smuzhiyun 		.fs_maskbit = DL1_MODE_MASK,
397*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
398*4882a593Smuzhiyun 		.mono_shift = DL1_DATA_SFT,
399*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
400*4882a593Smuzhiyun 		.enable_shift = DL1_ON_SFT,
401*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
402*4882a593Smuzhiyun 		.hd_shift = DL1_HD_SFT,
403*4882a593Smuzhiyun 		.agent_disable_reg = -1,
404*4882a593Smuzhiyun 		.msb_reg = -1,
405*4882a593Smuzhiyun 	},
406*4882a593Smuzhiyun 	[MT6797_MEMIF_DL2] = {
407*4882a593Smuzhiyun 		.name = "DL2",
408*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DL2,
409*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL2_BASE,
410*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL2_CUR,
411*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
412*4882a593Smuzhiyun 		.fs_shift = DL2_MODE_SFT,
413*4882a593Smuzhiyun 		.fs_maskbit = DL2_MODE_MASK,
414*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
415*4882a593Smuzhiyun 		.mono_shift = DL2_DATA_SFT,
416*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
417*4882a593Smuzhiyun 		.enable_shift = DL2_ON_SFT,
418*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
419*4882a593Smuzhiyun 		.hd_shift = DL2_HD_SFT,
420*4882a593Smuzhiyun 		.agent_disable_reg = -1,
421*4882a593Smuzhiyun 		.msb_reg = -1,
422*4882a593Smuzhiyun 	},
423*4882a593Smuzhiyun 	[MT6797_MEMIF_DL3] = {
424*4882a593Smuzhiyun 		.name = "DL3",
425*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DL3,
426*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DL3_BASE,
427*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DL3_CUR,
428*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON0,
429*4882a593Smuzhiyun 		.fs_shift = DL3_MODE_SFT,
430*4882a593Smuzhiyun 		.fs_maskbit = DL3_MODE_MASK,
431*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
432*4882a593Smuzhiyun 		.mono_shift = DL3_DATA_SFT,
433*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
434*4882a593Smuzhiyun 		.enable_shift = DL3_ON_SFT,
435*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
436*4882a593Smuzhiyun 		.hd_shift = DL3_HD_SFT,
437*4882a593Smuzhiyun 		.agent_disable_reg = -1,
438*4882a593Smuzhiyun 		.msb_reg = -1,
439*4882a593Smuzhiyun 	},
440*4882a593Smuzhiyun 	[MT6797_MEMIF_VUL] = {
441*4882a593Smuzhiyun 		.name = "VUL",
442*4882a593Smuzhiyun 		.id = MT6797_MEMIF_VUL,
443*4882a593Smuzhiyun 		.reg_ofs_base = AFE_VUL_BASE,
444*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_VUL_CUR,
445*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
446*4882a593Smuzhiyun 		.fs_shift = VUL_MODE_SFT,
447*4882a593Smuzhiyun 		.fs_maskbit = VUL_MODE_MASK,
448*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
449*4882a593Smuzhiyun 		.mono_shift = VUL_DATA_SFT,
450*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
451*4882a593Smuzhiyun 		.enable_shift = VUL_ON_SFT,
452*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
453*4882a593Smuzhiyun 		.hd_shift = VUL_HD_SFT,
454*4882a593Smuzhiyun 		.agent_disable_reg = -1,
455*4882a593Smuzhiyun 		.msb_reg = -1,
456*4882a593Smuzhiyun 	},
457*4882a593Smuzhiyun 	[MT6797_MEMIF_AWB] = {
458*4882a593Smuzhiyun 		.name = "AWB",
459*4882a593Smuzhiyun 		.id = MT6797_MEMIF_AWB,
460*4882a593Smuzhiyun 		.reg_ofs_base = AFE_AWB_BASE,
461*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_AWB_CUR,
462*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
463*4882a593Smuzhiyun 		.fs_shift = AWB_MODE_SFT,
464*4882a593Smuzhiyun 		.fs_maskbit = AWB_MODE_MASK,
465*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON1,
466*4882a593Smuzhiyun 		.mono_shift = AWB_DATA_SFT,
467*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
468*4882a593Smuzhiyun 		.enable_shift = AWB_ON_SFT,
469*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
470*4882a593Smuzhiyun 		.hd_shift = AWB_HD_SFT,
471*4882a593Smuzhiyun 		.agent_disable_reg = -1,
472*4882a593Smuzhiyun 		.msb_reg = -1,
473*4882a593Smuzhiyun 	},
474*4882a593Smuzhiyun 	[MT6797_MEMIF_VUL12] = {
475*4882a593Smuzhiyun 		.name = "VUL12",
476*4882a593Smuzhiyun 		.id = MT6797_MEMIF_VUL12,
477*4882a593Smuzhiyun 		.reg_ofs_base = AFE_VUL_D2_BASE,
478*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_VUL_D2_CUR,
479*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON0,
480*4882a593Smuzhiyun 		.fs_shift = VUL_DATA2_MODE_SFT,
481*4882a593Smuzhiyun 		.fs_maskbit = VUL_DATA2_MODE_MASK,
482*4882a593Smuzhiyun 		.mono_reg = AFE_DAC_CON0,
483*4882a593Smuzhiyun 		.mono_shift = VUL_DATA2_DATA_SFT,
484*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
485*4882a593Smuzhiyun 		.enable_shift = VUL_DATA2_ON_SFT,
486*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
487*4882a593Smuzhiyun 		.hd_shift = VUL_DATA2_HD_SFT,
488*4882a593Smuzhiyun 		.agent_disable_reg = -1,
489*4882a593Smuzhiyun 		.msb_reg = -1,
490*4882a593Smuzhiyun 	},
491*4882a593Smuzhiyun 	[MT6797_MEMIF_DAI] = {
492*4882a593Smuzhiyun 		.name = "DAI",
493*4882a593Smuzhiyun 		.id = MT6797_MEMIF_DAI,
494*4882a593Smuzhiyun 		.reg_ofs_base = AFE_DAI_BASE,
495*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_DAI_CUR,
496*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON0,
497*4882a593Smuzhiyun 		.fs_shift = DAI_MODE_SFT,
498*4882a593Smuzhiyun 		.fs_maskbit = DAI_MODE_MASK,
499*4882a593Smuzhiyun 		.mono_reg = -1,
500*4882a593Smuzhiyun 		.mono_shift = 0,
501*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
502*4882a593Smuzhiyun 		.enable_shift = DAI_ON_SFT,
503*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
504*4882a593Smuzhiyun 		.hd_shift = DAI_HD_SFT,
505*4882a593Smuzhiyun 		.agent_disable_reg = -1,
506*4882a593Smuzhiyun 		.msb_reg = -1,
507*4882a593Smuzhiyun 	},
508*4882a593Smuzhiyun 	[MT6797_MEMIF_MOD_DAI] = {
509*4882a593Smuzhiyun 		.name = "MOD_DAI",
510*4882a593Smuzhiyun 		.id = MT6797_MEMIF_MOD_DAI,
511*4882a593Smuzhiyun 		.reg_ofs_base = AFE_MOD_DAI_BASE,
512*4882a593Smuzhiyun 		.reg_ofs_cur = AFE_MOD_DAI_CUR,
513*4882a593Smuzhiyun 		.fs_reg = AFE_DAC_CON1,
514*4882a593Smuzhiyun 		.fs_shift = MOD_DAI_MODE_SFT,
515*4882a593Smuzhiyun 		.fs_maskbit = MOD_DAI_MODE_MASK,
516*4882a593Smuzhiyun 		.mono_reg = -1,
517*4882a593Smuzhiyun 		.mono_shift = 0,
518*4882a593Smuzhiyun 		.enable_reg = AFE_DAC_CON0,
519*4882a593Smuzhiyun 		.enable_shift = MOD_DAI_ON_SFT,
520*4882a593Smuzhiyun 		.hd_reg = AFE_MEMIF_HD_MODE,
521*4882a593Smuzhiyun 		.hd_shift = MOD_DAI_HD_SFT,
522*4882a593Smuzhiyun 		.agent_disable_reg = -1,
523*4882a593Smuzhiyun 		.msb_reg = -1,
524*4882a593Smuzhiyun 	},
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const struct mtk_base_irq_data irq_data[MT6797_IRQ_NUM] = {
528*4882a593Smuzhiyun 	[MT6797_IRQ_1] = {
529*4882a593Smuzhiyun 		.id = MT6797_IRQ_1,
530*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT1,
531*4882a593Smuzhiyun 		.irq_cnt_shift = AFE_IRQ_MCU_CNT1_SFT,
532*4882a593Smuzhiyun 		.irq_cnt_maskbit = AFE_IRQ_MCU_CNT1_MASK,
533*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
534*4882a593Smuzhiyun 		.irq_fs_shift = IRQ1_MCU_MODE_SFT,
535*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ1_MCU_MODE_MASK,
536*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
537*4882a593Smuzhiyun 		.irq_en_shift = IRQ1_MCU_ON_SFT,
538*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
539*4882a593Smuzhiyun 		.irq_clr_shift = IRQ1_MCU_CLR_SFT,
540*4882a593Smuzhiyun 	},
541*4882a593Smuzhiyun 	[MT6797_IRQ_2] = {
542*4882a593Smuzhiyun 		.id = MT6797_IRQ_2,
543*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT2,
544*4882a593Smuzhiyun 		.irq_cnt_shift = AFE_IRQ_MCU_CNT2_SFT,
545*4882a593Smuzhiyun 		.irq_cnt_maskbit = AFE_IRQ_MCU_CNT2_MASK,
546*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
547*4882a593Smuzhiyun 		.irq_fs_shift = IRQ2_MCU_MODE_SFT,
548*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ2_MCU_MODE_MASK,
549*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
550*4882a593Smuzhiyun 		.irq_en_shift = IRQ2_MCU_ON_SFT,
551*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
552*4882a593Smuzhiyun 		.irq_clr_shift = IRQ2_MCU_CLR_SFT,
553*4882a593Smuzhiyun 	},
554*4882a593Smuzhiyun 	[MT6797_IRQ_3] = {
555*4882a593Smuzhiyun 		.id = MT6797_IRQ_3,
556*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT3,
557*4882a593Smuzhiyun 		.irq_cnt_shift = AFE_IRQ_MCU_CNT3_SFT,
558*4882a593Smuzhiyun 		.irq_cnt_maskbit = AFE_IRQ_MCU_CNT3_MASK,
559*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
560*4882a593Smuzhiyun 		.irq_fs_shift = IRQ3_MCU_MODE_SFT,
561*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ3_MCU_MODE_MASK,
562*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
563*4882a593Smuzhiyun 		.irq_en_shift = IRQ3_MCU_ON_SFT,
564*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
565*4882a593Smuzhiyun 		.irq_clr_shift = IRQ3_MCU_CLR_SFT,
566*4882a593Smuzhiyun 	},
567*4882a593Smuzhiyun 	[MT6797_IRQ_4] = {
568*4882a593Smuzhiyun 		.id = MT6797_IRQ_4,
569*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT4,
570*4882a593Smuzhiyun 		.irq_cnt_shift = AFE_IRQ_MCU_CNT4_SFT,
571*4882a593Smuzhiyun 		.irq_cnt_maskbit = AFE_IRQ_MCU_CNT4_MASK,
572*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
573*4882a593Smuzhiyun 		.irq_fs_shift = IRQ4_MCU_MODE_SFT,
574*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ4_MCU_MODE_MASK,
575*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
576*4882a593Smuzhiyun 		.irq_en_shift = IRQ4_MCU_ON_SFT,
577*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
578*4882a593Smuzhiyun 		.irq_clr_shift = IRQ4_MCU_CLR_SFT,
579*4882a593Smuzhiyun 	},
580*4882a593Smuzhiyun 	[MT6797_IRQ_7] = {
581*4882a593Smuzhiyun 		.id = MT6797_IRQ_7,
582*4882a593Smuzhiyun 		.irq_cnt_reg = AFE_IRQ_MCU_CNT7,
583*4882a593Smuzhiyun 		.irq_cnt_shift = AFE_IRQ_MCU_CNT7_SFT,
584*4882a593Smuzhiyun 		.irq_cnt_maskbit = AFE_IRQ_MCU_CNT7_MASK,
585*4882a593Smuzhiyun 		.irq_fs_reg = AFE_IRQ_MCU_CON,
586*4882a593Smuzhiyun 		.irq_fs_shift = IRQ7_MCU_MODE_SFT,
587*4882a593Smuzhiyun 		.irq_fs_maskbit = IRQ7_MCU_MODE_MASK,
588*4882a593Smuzhiyun 		.irq_en_reg = AFE_IRQ_MCU_CON,
589*4882a593Smuzhiyun 		.irq_en_shift = IRQ7_MCU_ON_SFT,
590*4882a593Smuzhiyun 		.irq_clr_reg = AFE_IRQ_MCU_CLR,
591*4882a593Smuzhiyun 		.irq_clr_shift = IRQ7_MCU_CLR_SFT,
592*4882a593Smuzhiyun 	},
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static const struct regmap_config mt6797_afe_regmap_config = {
596*4882a593Smuzhiyun 	.reg_bits = 32,
597*4882a593Smuzhiyun 	.reg_stride = 4,
598*4882a593Smuzhiyun 	.val_bits = 32,
599*4882a593Smuzhiyun 	.max_register = AFE_MAX_REGISTER,
600*4882a593Smuzhiyun };
601*4882a593Smuzhiyun 
mt6797_afe_irq_handler(int irq_id,void * dev)602*4882a593Smuzhiyun static irqreturn_t mt6797_afe_irq_handler(int irq_id, void *dev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev;
605*4882a593Smuzhiyun 	struct mtk_base_afe_irq *irq;
606*4882a593Smuzhiyun 	unsigned int status;
607*4882a593Smuzhiyun 	unsigned int mcu_en;
608*4882a593Smuzhiyun 	int ret;
609*4882a593Smuzhiyun 	int i;
610*4882a593Smuzhiyun 	irqreturn_t irq_ret = IRQ_HANDLED;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* get irq that is sent to MCU */
613*4882a593Smuzhiyun 	regmap_read(afe->regmap, AFE_IRQ_MCU_EN, &mcu_en);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	ret = regmap_read(afe->regmap, AFE_IRQ_MCU_STATUS, &status);
616*4882a593Smuzhiyun 	if (ret || (status & mcu_en) == 0) {
617*4882a593Smuzhiyun 		dev_err(afe->dev, "%s(), irq status err, ret %d, status 0x%x, mcu_en 0x%x\n",
618*4882a593Smuzhiyun 			__func__, ret, status, mcu_en);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		/* only clear IRQ which is sent to MCU */
621*4882a593Smuzhiyun 		status = mcu_en & AFE_IRQ_STATUS_BITS;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		irq_ret = IRQ_NONE;
624*4882a593Smuzhiyun 		goto err_irq;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	for (i = 0; i < MT6797_MEMIF_NUM; i++) {
628*4882a593Smuzhiyun 		struct mtk_base_afe_memif *memif = &afe->memif[i];
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 		if (!memif->substream)
631*4882a593Smuzhiyun 			continue;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		irq = &afe->irqs[memif->irq_usage];
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		if (status & (1 << irq->irq_data->irq_en_shift))
636*4882a593Smuzhiyun 			snd_pcm_period_elapsed(memif->substream);
637*4882a593Smuzhiyun 	}
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun err_irq:
640*4882a593Smuzhiyun 	/* clear irq */
641*4882a593Smuzhiyun 	regmap_write(afe->regmap,
642*4882a593Smuzhiyun 		     AFE_IRQ_MCU_CLR,
643*4882a593Smuzhiyun 		     status & AFE_IRQ_STATUS_BITS);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	return irq_ret;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun 
mt6797_afe_runtime_suspend(struct device * dev)648*4882a593Smuzhiyun static int mt6797_afe_runtime_suspend(struct device *dev)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
651*4882a593Smuzhiyun 	unsigned int afe_on_retm;
652*4882a593Smuzhiyun 	int retry = 0;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* disable AFE */
655*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_DAC_CON0, AFE_ON_MASK_SFT, 0x0);
656*4882a593Smuzhiyun 	do {
657*4882a593Smuzhiyun 		regmap_read(afe->regmap, AFE_DAC_CON0, &afe_on_retm);
658*4882a593Smuzhiyun 		if ((afe_on_retm & AFE_ON_RETM_MASK_SFT) == 0)
659*4882a593Smuzhiyun 			break;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		udelay(10);
662*4882a593Smuzhiyun 	} while (++retry < 100000);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (retry)
665*4882a593Smuzhiyun 		dev_warn(afe->dev, "%s(), retry %d\n", __func__, retry);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* make sure all irq status are cleared */
668*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CLR, 0xffff, 0xffff);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	return mt6797_afe_disable_clock(afe);
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun 
mt6797_afe_runtime_resume(struct device * dev)673*4882a593Smuzhiyun static int mt6797_afe_runtime_resume(struct device *dev)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct mtk_base_afe *afe = dev_get_drvdata(dev);
676*4882a593Smuzhiyun 	int ret;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	ret = mt6797_afe_enable_clock(afe);
679*4882a593Smuzhiyun 	if (ret)
680*4882a593Smuzhiyun 		return ret;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* irq signal to mcu only */
683*4882a593Smuzhiyun 	regmap_write(afe->regmap, AFE_IRQ_MCU_EN, AFE_IRQ_MCU_EN_MASK_SFT);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* force all memif use normal mode */
686*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_MEMIF_HDALIGN,
687*4882a593Smuzhiyun 			   0x7ff << 16, 0x7ff << 16);
688*4882a593Smuzhiyun 	/* force cpu use normal mode when access sram data */
689*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_MEMIF_MSB,
690*4882a593Smuzhiyun 			   CPU_COMPACT_MODE_MASK_SFT, 0);
691*4882a593Smuzhiyun 	/* force cpu use 8_24 format when writing 32bit data */
692*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_MEMIF_MSB,
693*4882a593Smuzhiyun 			   CPU_HD_ALIGN_MASK_SFT, 0);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* set all output port to 24bit */
696*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_CONN_24BIT,
697*4882a593Smuzhiyun 			   0x3fffffff, 0x3fffffff);
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* enable AFE */
700*4882a593Smuzhiyun 	regmap_update_bits(afe->regmap, AFE_DAC_CON0,
701*4882a593Smuzhiyun 			   AFE_ON_MASK_SFT,
702*4882a593Smuzhiyun 			   0x1 << AFE_ON_SFT);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	return 0;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun 
mt6797_afe_component_probe(struct snd_soc_component * component)707*4882a593Smuzhiyun static int mt6797_afe_component_probe(struct snd_soc_component *component)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	return mtk_afe_add_sub_dai_control(component);
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static const struct snd_soc_component_driver mt6797_afe_component = {
713*4882a593Smuzhiyun 	.name		= AFE_PCM_NAME,
714*4882a593Smuzhiyun 	.probe		= mt6797_afe_component_probe,
715*4882a593Smuzhiyun 	.pointer	= mtk_afe_pcm_pointer,
716*4882a593Smuzhiyun 	.pcm_construct	= mtk_afe_pcm_new,
717*4882a593Smuzhiyun };
718*4882a593Smuzhiyun 
mt6797_dai_memif_register(struct mtk_base_afe * afe)719*4882a593Smuzhiyun static int mt6797_dai_memif_register(struct mtk_base_afe *afe)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	struct mtk_base_afe_dai *dai;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
724*4882a593Smuzhiyun 	if (!dai)
725*4882a593Smuzhiyun 		return -ENOMEM;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	list_add(&dai->list, &afe->sub_dais);
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	dai->dai_drivers = mt6797_memif_dai_driver;
730*4882a593Smuzhiyun 	dai->num_dai_drivers = ARRAY_SIZE(mt6797_memif_dai_driver);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	dai->dapm_widgets = mt6797_memif_widgets;
733*4882a593Smuzhiyun 	dai->num_dapm_widgets = ARRAY_SIZE(mt6797_memif_widgets);
734*4882a593Smuzhiyun 	dai->dapm_routes = mt6797_memif_routes;
735*4882a593Smuzhiyun 	dai->num_dapm_routes = ARRAY_SIZE(mt6797_memif_routes);
736*4882a593Smuzhiyun 	return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun typedef int (*dai_register_cb)(struct mtk_base_afe *);
740*4882a593Smuzhiyun static const dai_register_cb dai_register_cbs[] = {
741*4882a593Smuzhiyun 	mt6797_dai_adda_register,
742*4882a593Smuzhiyun 	mt6797_dai_pcm_register,
743*4882a593Smuzhiyun 	mt6797_dai_hostless_register,
744*4882a593Smuzhiyun 	mt6797_dai_memif_register,
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun 
mt6797_afe_pcm_dev_probe(struct platform_device * pdev)747*4882a593Smuzhiyun static int mt6797_afe_pcm_dev_probe(struct platform_device *pdev)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	struct mtk_base_afe *afe;
750*4882a593Smuzhiyun 	struct mt6797_afe_private *afe_priv;
751*4882a593Smuzhiyun 	struct device *dev;
752*4882a593Smuzhiyun 	int i, irq_id, ret;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
755*4882a593Smuzhiyun 	if (!afe)
756*4882a593Smuzhiyun 		return -ENOMEM;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
759*4882a593Smuzhiyun 					  GFP_KERNEL);
760*4882a593Smuzhiyun 	if (!afe->platform_priv)
761*4882a593Smuzhiyun 		return -ENOMEM;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	afe_priv = afe->platform_priv;
764*4882a593Smuzhiyun 	afe->dev = &pdev->dev;
765*4882a593Smuzhiyun 	dev = afe->dev;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* initial audio related clock */
768*4882a593Smuzhiyun 	ret = mt6797_init_clock(afe);
769*4882a593Smuzhiyun 	if (ret) {
770*4882a593Smuzhiyun 		dev_err(dev, "init clock error\n");
771*4882a593Smuzhiyun 		return ret;
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* regmap init */
775*4882a593Smuzhiyun 	afe->base_addr = devm_platform_ioremap_resource(pdev, 0);
776*4882a593Smuzhiyun 	if (IS_ERR(afe->base_addr))
777*4882a593Smuzhiyun 		return PTR_ERR(afe->base_addr);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	afe->regmap = devm_regmap_init_mmio(&pdev->dev, afe->base_addr,
780*4882a593Smuzhiyun 					    &mt6797_afe_regmap_config);
781*4882a593Smuzhiyun 	if (IS_ERR(afe->regmap))
782*4882a593Smuzhiyun 		return PTR_ERR(afe->regmap);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* init memif */
785*4882a593Smuzhiyun 	afe->memif_size = MT6797_MEMIF_NUM;
786*4882a593Smuzhiyun 	afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
787*4882a593Smuzhiyun 				  GFP_KERNEL);
788*4882a593Smuzhiyun 	if (!afe->memif)
789*4882a593Smuzhiyun 		return -ENOMEM;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	for (i = 0; i < afe->memif_size; i++) {
792*4882a593Smuzhiyun 		afe->memif[i].data = &memif_data[i];
793*4882a593Smuzhiyun 		afe->memif[i].irq_usage = -1;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	mutex_init(&afe->irq_alloc_lock);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	/* irq initialize */
799*4882a593Smuzhiyun 	afe->irqs_size = MT6797_IRQ_NUM;
800*4882a593Smuzhiyun 	afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
801*4882a593Smuzhiyun 				 GFP_KERNEL);
802*4882a593Smuzhiyun 	if (!afe->irqs)
803*4882a593Smuzhiyun 		return -ENOMEM;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	for (i = 0; i < afe->irqs_size; i++)
806*4882a593Smuzhiyun 		afe->irqs[i].irq_data = &irq_data[i];
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	/* request irq */
809*4882a593Smuzhiyun 	irq_id = platform_get_irq(pdev, 0);
810*4882a593Smuzhiyun 	if (irq_id < 0)
811*4882a593Smuzhiyun 		return irq_id;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq_id, mt6797_afe_irq_handler,
814*4882a593Smuzhiyun 			       IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
815*4882a593Smuzhiyun 	if (ret) {
816*4882a593Smuzhiyun 		dev_err(dev, "could not request_irq for asys-isr\n");
817*4882a593Smuzhiyun 		return ret;
818*4882a593Smuzhiyun 	}
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	/* init sub_dais */
821*4882a593Smuzhiyun 	INIT_LIST_HEAD(&afe->sub_dais);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dai_register_cbs); i++) {
824*4882a593Smuzhiyun 		ret = dai_register_cbs[i](afe);
825*4882a593Smuzhiyun 		if (ret) {
826*4882a593Smuzhiyun 			dev_warn(afe->dev, "dai register i %d fail, ret %d\n",
827*4882a593Smuzhiyun 				 i, ret);
828*4882a593Smuzhiyun 			return ret;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	/* init dai_driver and component_driver */
833*4882a593Smuzhiyun 	ret = mtk_afe_combine_sub_dai(afe);
834*4882a593Smuzhiyun 	if (ret) {
835*4882a593Smuzhiyun 		dev_warn(afe->dev, "mtk_afe_combine_sub_dai fail, ret %d\n",
836*4882a593Smuzhiyun 			 ret);
837*4882a593Smuzhiyun 		return ret;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	afe->mtk_afe_hardware = &mt6797_afe_hardware;
841*4882a593Smuzhiyun 	afe->memif_fs = mt6797_memif_fs;
842*4882a593Smuzhiyun 	afe->irq_fs = mt6797_irq_fs;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	afe->runtime_resume = mt6797_afe_runtime_resume;
845*4882a593Smuzhiyun 	afe->runtime_suspend = mt6797_afe_runtime_suspend;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	platform_set_drvdata(pdev, afe);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	pm_runtime_enable(dev);
850*4882a593Smuzhiyun 	if (!pm_runtime_enabled(dev))
851*4882a593Smuzhiyun 		goto err_pm_disable;
852*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	/* register component */
855*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(dev, &mt6797_afe_component,
856*4882a593Smuzhiyun 					      NULL, 0);
857*4882a593Smuzhiyun 	if (ret) {
858*4882a593Smuzhiyun 		dev_warn(dev, "err_platform\n");
859*4882a593Smuzhiyun 		goto err_pm_disable;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(afe->dev,
863*4882a593Smuzhiyun 				     &mt6797_afe_pcm_dai_component,
864*4882a593Smuzhiyun 				     afe->dai_drivers,
865*4882a593Smuzhiyun 				     afe->num_dai_drivers);
866*4882a593Smuzhiyun 	if (ret) {
867*4882a593Smuzhiyun 		dev_warn(dev, "err_dai_component\n");
868*4882a593Smuzhiyun 		goto err_pm_disable;
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	return 0;
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun err_pm_disable:
874*4882a593Smuzhiyun 	pm_runtime_disable(dev);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	return ret;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
mt6797_afe_pcm_dev_remove(struct platform_device * pdev)879*4882a593Smuzhiyun static int mt6797_afe_pcm_dev_remove(struct platform_device *pdev)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
882*4882a593Smuzhiyun 	if (!pm_runtime_status_suspended(&pdev->dev))
883*4882a593Smuzhiyun 		mt6797_afe_runtime_suspend(&pdev->dev);
884*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun static const struct of_device_id mt6797_afe_pcm_dt_match[] = {
890*4882a593Smuzhiyun 	{ .compatible = "mediatek,mt6797-audio", },
891*4882a593Smuzhiyun 	{},
892*4882a593Smuzhiyun };
893*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt6797_afe_pcm_dt_match);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun static const struct dev_pm_ops mt6797_afe_pm_ops = {
896*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(mt6797_afe_runtime_suspend,
897*4882a593Smuzhiyun 			   mt6797_afe_runtime_resume, NULL)
898*4882a593Smuzhiyun };
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun static struct platform_driver mt6797_afe_pcm_driver = {
901*4882a593Smuzhiyun 	.driver = {
902*4882a593Smuzhiyun 		   .name = "mt6797-audio",
903*4882a593Smuzhiyun 		   .of_match_table = mt6797_afe_pcm_dt_match,
904*4882a593Smuzhiyun #ifdef CONFIG_PM
905*4882a593Smuzhiyun 		   .pm = &mt6797_afe_pm_ops,
906*4882a593Smuzhiyun #endif
907*4882a593Smuzhiyun 	},
908*4882a593Smuzhiyun 	.probe = mt6797_afe_pcm_dev_probe,
909*4882a593Smuzhiyun 	.remove = mt6797_afe_pcm_dev_remove,
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun module_platform_driver(mt6797_afe_pcm_driver);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 6797");
915*4882a593Smuzhiyun MODULE_AUTHOR("KaiChieh Chuang <kaichieh.chuang@mediatek.com>");
916*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
917