1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Mediatek ALSA SoC AFE platform driver for 2701
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 MediaTek Inc.
6*4882a593Smuzhiyun * Author: Garlic Tseng <garlic.tseng@mediatek.com>
7*4882a593Smuzhiyun * Ir Lian <ir.lian@mediatek.com>
8*4882a593Smuzhiyun * Ryder Lee <ryder.lee@mediatek.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/pm_runtime.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "mt2701-afe-common.h"
20*4882a593Smuzhiyun #include "mt2701-afe-clock-ctrl.h"
21*4882a593Smuzhiyun #include "../common/mtk-afe-platform-driver.h"
22*4882a593Smuzhiyun #include "../common/mtk-afe-fe-dai.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun static const struct snd_pcm_hardware mt2701_afe_hardware = {
25*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED
26*4882a593Smuzhiyun | SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID,
27*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE
28*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE,
29*4882a593Smuzhiyun .period_bytes_min = 1024,
30*4882a593Smuzhiyun .period_bytes_max = 1024 * 256,
31*4882a593Smuzhiyun .periods_min = 4,
32*4882a593Smuzhiyun .periods_max = 1024,
33*4882a593Smuzhiyun .buffer_bytes_max = 1024 * 1024,
34*4882a593Smuzhiyun .fifo_size = 0,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct mt2701_afe_rate {
38*4882a593Smuzhiyun unsigned int rate;
39*4882a593Smuzhiyun unsigned int regvalue;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct mt2701_afe_rate mt2701_afe_i2s_rates[] = {
43*4882a593Smuzhiyun { .rate = 8000, .regvalue = 0 },
44*4882a593Smuzhiyun { .rate = 12000, .regvalue = 1 },
45*4882a593Smuzhiyun { .rate = 16000, .regvalue = 2 },
46*4882a593Smuzhiyun { .rate = 24000, .regvalue = 3 },
47*4882a593Smuzhiyun { .rate = 32000, .regvalue = 4 },
48*4882a593Smuzhiyun { .rate = 48000, .regvalue = 5 },
49*4882a593Smuzhiyun { .rate = 96000, .regvalue = 6 },
50*4882a593Smuzhiyun { .rate = 192000, .regvalue = 7 },
51*4882a593Smuzhiyun { .rate = 384000, .regvalue = 8 },
52*4882a593Smuzhiyun { .rate = 7350, .regvalue = 16 },
53*4882a593Smuzhiyun { .rate = 11025, .regvalue = 17 },
54*4882a593Smuzhiyun { .rate = 14700, .regvalue = 18 },
55*4882a593Smuzhiyun { .rate = 22050, .regvalue = 19 },
56*4882a593Smuzhiyun { .rate = 29400, .regvalue = 20 },
57*4882a593Smuzhiyun { .rate = 44100, .regvalue = 21 },
58*4882a593Smuzhiyun { .rate = 88200, .regvalue = 22 },
59*4882a593Smuzhiyun { .rate = 176400, .regvalue = 23 },
60*4882a593Smuzhiyun { .rate = 352800, .regvalue = 24 },
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static const unsigned int mt2701_afe_backup_list[] = {
64*4882a593Smuzhiyun AUDIO_TOP_CON0,
65*4882a593Smuzhiyun AUDIO_TOP_CON4,
66*4882a593Smuzhiyun AUDIO_TOP_CON5,
67*4882a593Smuzhiyun ASYS_TOP_CON,
68*4882a593Smuzhiyun AFE_CONN0,
69*4882a593Smuzhiyun AFE_CONN1,
70*4882a593Smuzhiyun AFE_CONN2,
71*4882a593Smuzhiyun AFE_CONN3,
72*4882a593Smuzhiyun AFE_CONN15,
73*4882a593Smuzhiyun AFE_CONN16,
74*4882a593Smuzhiyun AFE_CONN17,
75*4882a593Smuzhiyun AFE_CONN18,
76*4882a593Smuzhiyun AFE_CONN19,
77*4882a593Smuzhiyun AFE_CONN20,
78*4882a593Smuzhiyun AFE_CONN21,
79*4882a593Smuzhiyun AFE_CONN22,
80*4882a593Smuzhiyun AFE_DAC_CON0,
81*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE,
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
mt2701_dai_num_to_i2s(struct mtk_base_afe * afe,int num)84*4882a593Smuzhiyun static int mt2701_dai_num_to_i2s(struct mtk_base_afe *afe, int num)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
87*4882a593Smuzhiyun int val = num - MT2701_IO_I2S;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (val < 0 || val >= afe_priv->soc->i2s_num) {
90*4882a593Smuzhiyun dev_err(afe->dev, "%s, num not available, num %d, val %d\n",
91*4882a593Smuzhiyun __func__, num, val);
92*4882a593Smuzhiyun return -EINVAL;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun return val;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
mt2701_afe_i2s_fs(unsigned int sample_rate)97*4882a593Smuzhiyun static int mt2701_afe_i2s_fs(unsigned int sample_rate)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun int i;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mt2701_afe_i2s_rates); i++)
102*4882a593Smuzhiyun if (mt2701_afe_i2s_rates[i].rate == sample_rate)
103*4882a593Smuzhiyun return mt2701_afe_i2s_rates[i].regvalue;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun return -EINVAL;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
mt2701_afe_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)108*4882a593Smuzhiyun static int mt2701_afe_i2s_startup(struct snd_pcm_substream *substream,
109*4882a593Smuzhiyun struct snd_soc_dai *dai)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
112*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
113*4882a593Smuzhiyun int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
114*4882a593Smuzhiyun bool mode = afe_priv->soc->has_one_heart_mode;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (i2s_num < 0)
117*4882a593Smuzhiyun return i2s_num;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return mt2701_afe_enable_mclk(afe, mode ? 1 : i2s_num);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
mt2701_afe_i2s_path_disable(struct mtk_base_afe * afe,struct mt2701_i2s_path * i2s_path,int stream_dir)122*4882a593Smuzhiyun static int mt2701_afe_i2s_path_disable(struct mtk_base_afe *afe,
123*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path,
124*4882a593Smuzhiyun int stream_dir)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun const struct mt2701_i2s_data *i2s_data = i2s_path->i2s_data[stream_dir];
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (--i2s_path->on[stream_dir] < 0)
129*4882a593Smuzhiyun i2s_path->on[stream_dir] = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (i2s_path->on[stream_dir])
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* disable i2s */
135*4882a593Smuzhiyun regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
136*4882a593Smuzhiyun ASYS_I2S_CON_I2S_EN, 0);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun mt2701_afe_disable_i2s(afe, i2s_path, stream_dir);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
mt2701_afe_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)143*4882a593Smuzhiyun static void mt2701_afe_i2s_shutdown(struct snd_pcm_substream *substream,
144*4882a593Smuzhiyun struct snd_soc_dai *dai)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
147*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
148*4882a593Smuzhiyun int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
149*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path;
150*4882a593Smuzhiyun bool mode = afe_priv->soc->has_one_heart_mode;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (i2s_num < 0)
153*4882a593Smuzhiyun return;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun i2s_path = &afe_priv->i2s_path[i2s_num];
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (i2s_path->occupied[substream->stream])
158*4882a593Smuzhiyun i2s_path->occupied[substream->stream] = 0;
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun goto exit;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun mt2701_afe_i2s_path_disable(afe, i2s_path, substream->stream);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* need to disable i2s-out path when disable i2s-in */
165*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
166*4882a593Smuzhiyun mt2701_afe_i2s_path_disable(afe, i2s_path, !substream->stream);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun exit:
169*4882a593Smuzhiyun /* disable mclk */
170*4882a593Smuzhiyun mt2701_afe_disable_mclk(afe, mode ? 1 : i2s_num);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
mt2701_i2s_path_enable(struct mtk_base_afe * afe,struct mt2701_i2s_path * i2s_path,int stream_dir,int rate)173*4882a593Smuzhiyun static int mt2701_i2s_path_enable(struct mtk_base_afe *afe,
174*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path,
175*4882a593Smuzhiyun int stream_dir, int rate)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun const struct mt2701_i2s_data *i2s_data = i2s_path->i2s_data[stream_dir];
178*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
179*4882a593Smuzhiyun int reg, fs, w_len = 1; /* now we support bck 64bits only */
180*4882a593Smuzhiyun unsigned int mask, val;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* no need to enable if already done */
183*4882a593Smuzhiyun if (++i2s_path->on[stream_dir] != 1)
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun fs = mt2701_afe_i2s_fs(rate);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun mask = ASYS_I2S_CON_FS |
189*4882a593Smuzhiyun ASYS_I2S_CON_I2S_COUPLE_MODE | /* 0 */
190*4882a593Smuzhiyun ASYS_I2S_CON_I2S_MODE |
191*4882a593Smuzhiyun ASYS_I2S_CON_WIDE_MODE;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun val = ASYS_I2S_CON_FS_SET(fs) |
194*4882a593Smuzhiyun ASYS_I2S_CON_I2S_MODE |
195*4882a593Smuzhiyun ASYS_I2S_CON_WIDE_MODE_SET(w_len);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (stream_dir == SNDRV_PCM_STREAM_CAPTURE) {
198*4882a593Smuzhiyun mask |= ASYS_I2S_IN_PHASE_FIX;
199*4882a593Smuzhiyun val |= ASYS_I2S_IN_PHASE_FIX;
200*4882a593Smuzhiyun reg = ASMI_TIMING_CON1;
201*4882a593Smuzhiyun } else {
202*4882a593Smuzhiyun if (afe_priv->soc->has_one_heart_mode) {
203*4882a593Smuzhiyun mask |= ASYS_I2S_CON_ONE_HEART_MODE;
204*4882a593Smuzhiyun val |= ASYS_I2S_CON_ONE_HEART_MODE;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun reg = ASMO_TIMING_CON1;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg, mask, val);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun regmap_update_bits(afe->regmap, reg,
212*4882a593Smuzhiyun i2s_data->i2s_asrc_fs_mask
213*4882a593Smuzhiyun << i2s_data->i2s_asrc_fs_shift,
214*4882a593Smuzhiyun fs << i2s_data->i2s_asrc_fs_shift);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* enable i2s */
217*4882a593Smuzhiyun mt2701_afe_enable_i2s(afe, i2s_path, stream_dir);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* reset i2s hw status before enable */
220*4882a593Smuzhiyun regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
221*4882a593Smuzhiyun ASYS_I2S_CON_RESET, ASYS_I2S_CON_RESET);
222*4882a593Smuzhiyun udelay(1);
223*4882a593Smuzhiyun regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
224*4882a593Smuzhiyun ASYS_I2S_CON_RESET, 0);
225*4882a593Smuzhiyun udelay(1);
226*4882a593Smuzhiyun regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
227*4882a593Smuzhiyun ASYS_I2S_CON_I2S_EN, ASYS_I2S_CON_I2S_EN);
228*4882a593Smuzhiyun return 0;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
mt2701_afe_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)231*4882a593Smuzhiyun static int mt2701_afe_i2s_prepare(struct snd_pcm_substream *substream,
232*4882a593Smuzhiyun struct snd_soc_dai *dai)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
235*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
236*4882a593Smuzhiyun int ret, i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
237*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path;
238*4882a593Smuzhiyun bool mode = afe_priv->soc->has_one_heart_mode;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (i2s_num < 0)
241*4882a593Smuzhiyun return i2s_num;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun i2s_path = &afe_priv->i2s_path[i2s_num];
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (i2s_path->occupied[substream->stream])
246*4882a593Smuzhiyun return -EBUSY;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun ret = mt2701_mclk_configuration(afe, mode ? 1 : i2s_num);
249*4882a593Smuzhiyun if (ret)
250*4882a593Smuzhiyun return ret;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun i2s_path->occupied[substream->stream] = 1;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* need to enable i2s-out path when enable i2s-in */
255*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
256*4882a593Smuzhiyun mt2701_i2s_path_enable(afe, i2s_path, !substream->stream,
257*4882a593Smuzhiyun substream->runtime->rate);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun mt2701_i2s_path_enable(afe, i2s_path, substream->stream,
260*4882a593Smuzhiyun substream->runtime->rate);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
mt2701_afe_i2s_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)265*4882a593Smuzhiyun static int mt2701_afe_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
266*4882a593Smuzhiyun unsigned int freq, int dir)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
269*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
270*4882a593Smuzhiyun int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
271*4882a593Smuzhiyun bool mode = afe_priv->soc->has_one_heart_mode;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (i2s_num < 0)
274*4882a593Smuzhiyun return i2s_num;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* mclk */
277*4882a593Smuzhiyun if (dir == SND_SOC_CLOCK_IN) {
278*4882a593Smuzhiyun dev_warn(dai->dev, "The SoCs doesn't support mclk input\n");
279*4882a593Smuzhiyun return -EINVAL;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun afe_priv->i2s_path[mode ? 1 : i2s_num].mclk_rate = freq;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
mt2701_btmrg_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)287*4882a593Smuzhiyun static int mt2701_btmrg_startup(struct snd_pcm_substream *substream,
288*4882a593Smuzhiyun struct snd_soc_dai *dai)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
291*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
292*4882a593Smuzhiyun int ret;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun ret = mt2701_enable_btmrg_clk(afe);
295*4882a593Smuzhiyun if (ret)
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun afe_priv->mrg_enable[substream->stream] = 1;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun
mt2701_btmrg_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)303*4882a593Smuzhiyun static int mt2701_btmrg_hw_params(struct snd_pcm_substream *substream,
304*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
305*4882a593Smuzhiyun struct snd_soc_dai *dai)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
308*4882a593Smuzhiyun int stream_fs;
309*4882a593Smuzhiyun u32 val, msk;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun stream_fs = params_rate(params);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (stream_fs != 8000 && stream_fs != 16000) {
314*4882a593Smuzhiyun dev_err(afe->dev, "unsupported rate %d\n", stream_fs);
315*4882a593Smuzhiyun return -EINVAL;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
319*4882a593Smuzhiyun AFE_MRGIF_CON_I2S_MODE_MASK,
320*4882a593Smuzhiyun AFE_MRGIF_CON_I2S_MODE_32K);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun val = AFE_DAIBT_CON0_BT_FUNC_EN | AFE_DAIBT_CON0_BT_FUNC_RDY
323*4882a593Smuzhiyun | AFE_DAIBT_CON0_MRG_USE;
324*4882a593Smuzhiyun msk = val;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (stream_fs == 16000)
327*4882a593Smuzhiyun val |= AFE_DAIBT_CON0_BT_WIDE_MODE_EN;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun msk |= AFE_DAIBT_CON0_BT_WIDE_MODE_EN;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_DAIBT_CON0, msk, val);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_DAIBT_CON0,
334*4882a593Smuzhiyun AFE_DAIBT_CON0_DAIBT_EN,
335*4882a593Smuzhiyun AFE_DAIBT_CON0_DAIBT_EN);
336*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
337*4882a593Smuzhiyun AFE_MRGIF_CON_MRG_I2S_EN,
338*4882a593Smuzhiyun AFE_MRGIF_CON_MRG_I2S_EN);
339*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
340*4882a593Smuzhiyun AFE_MRGIF_CON_MRG_EN,
341*4882a593Smuzhiyun AFE_MRGIF_CON_MRG_EN);
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
mt2701_btmrg_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)345*4882a593Smuzhiyun static void mt2701_btmrg_shutdown(struct snd_pcm_substream *substream,
346*4882a593Smuzhiyun struct snd_soc_dai *dai)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
349*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* if the other direction stream is not occupied */
352*4882a593Smuzhiyun if (!afe_priv->mrg_enable[!substream->stream]) {
353*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_DAIBT_CON0,
354*4882a593Smuzhiyun AFE_DAIBT_CON0_DAIBT_EN, 0);
355*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
356*4882a593Smuzhiyun AFE_MRGIF_CON_MRG_EN, 0);
357*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
358*4882a593Smuzhiyun AFE_MRGIF_CON_MRG_I2S_EN, 0);
359*4882a593Smuzhiyun mt2701_disable_btmrg_clk(afe);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun afe_priv->mrg_enable[substream->stream] = 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
mt2701_simple_fe_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)365*4882a593Smuzhiyun static int mt2701_simple_fe_startup(struct snd_pcm_substream *substream,
366*4882a593Smuzhiyun struct snd_soc_dai *dai)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
369*4882a593Smuzhiyun struct mtk_base_afe_memif *memif_tmp;
370*4882a593Smuzhiyun int stream_dir = substream->stream;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* can't run single DL & DLM at the same time */
373*4882a593Smuzhiyun if (stream_dir == SNDRV_PCM_STREAM_PLAYBACK) {
374*4882a593Smuzhiyun memif_tmp = &afe->memif[MT2701_MEMIF_DLM];
375*4882a593Smuzhiyun if (memif_tmp->substream) {
376*4882a593Smuzhiyun dev_warn(afe->dev, "memif is not available");
377*4882a593Smuzhiyun return -EBUSY;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return mtk_afe_fe_startup(substream, dai);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
mt2701_simple_fe_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)384*4882a593Smuzhiyun static int mt2701_simple_fe_hw_params(struct snd_pcm_substream *substream,
385*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
386*4882a593Smuzhiyun struct snd_soc_dai *dai)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
389*4882a593Smuzhiyun int stream_dir = substream->stream;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* single DL use PAIR_INTERLEAVE */
392*4882a593Smuzhiyun if (stream_dir == SNDRV_PCM_STREAM_PLAYBACK)
393*4882a593Smuzhiyun regmap_update_bits(afe->regmap,
394*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE,
395*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_DLM_MASK,
396*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_PAIR_INTERLEAVE);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return mtk_afe_fe_hw_params(substream, params, dai);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
mt2701_dlm_fe_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)401*4882a593Smuzhiyun static int mt2701_dlm_fe_startup(struct snd_pcm_substream *substream,
402*4882a593Smuzhiyun struct snd_soc_dai *dai)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
405*4882a593Smuzhiyun struct mtk_base_afe_memif *memif_tmp;
406*4882a593Smuzhiyun const struct mtk_base_memif_data *memif_data;
407*4882a593Smuzhiyun int i;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
410*4882a593Smuzhiyun memif_tmp = &afe->memif[i];
411*4882a593Smuzhiyun if (memif_tmp->substream)
412*4882a593Smuzhiyun return -EBUSY;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* enable agent for all signal DL (due to hw design) */
416*4882a593Smuzhiyun for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
417*4882a593Smuzhiyun memif_data = afe->memif[i].data;
418*4882a593Smuzhiyun regmap_update_bits(afe->regmap,
419*4882a593Smuzhiyun memif_data->agent_disable_reg,
420*4882a593Smuzhiyun 1 << memif_data->agent_disable_shift,
421*4882a593Smuzhiyun 0 << memif_data->agent_disable_shift);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return mtk_afe_fe_startup(substream, dai);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
mt2701_dlm_fe_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)427*4882a593Smuzhiyun static void mt2701_dlm_fe_shutdown(struct snd_pcm_substream *substream,
428*4882a593Smuzhiyun struct snd_soc_dai *dai)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
431*4882a593Smuzhiyun const struct mtk_base_memif_data *memif_data;
432*4882a593Smuzhiyun int i;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
435*4882a593Smuzhiyun memif_data = afe->memif[i].data;
436*4882a593Smuzhiyun regmap_update_bits(afe->regmap,
437*4882a593Smuzhiyun memif_data->agent_disable_reg,
438*4882a593Smuzhiyun 1 << memif_data->agent_disable_shift,
439*4882a593Smuzhiyun 1 << memif_data->agent_disable_shift);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun return mtk_afe_fe_shutdown(substream, dai);
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
mt2701_dlm_fe_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)445*4882a593Smuzhiyun static int mt2701_dlm_fe_hw_params(struct snd_pcm_substream *substream,
446*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
447*4882a593Smuzhiyun struct snd_soc_dai *dai)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
450*4882a593Smuzhiyun int channels = params_channels(params);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun regmap_update_bits(afe->regmap,
453*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE,
454*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_DLM_MASK,
455*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_FULL_INTERLEAVE);
456*4882a593Smuzhiyun regmap_update_bits(afe->regmap,
457*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE,
458*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_DLM_BYTE_MASK,
459*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_DLM_32BYTES);
460*4882a593Smuzhiyun regmap_update_bits(afe->regmap,
461*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE,
462*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_DLM_CH_MASK,
463*4882a593Smuzhiyun AFE_MEMIF_PBUF_SIZE_DLM_CH(channels));
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return mtk_afe_fe_hw_params(substream, params, dai);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
mt2701_dlm_fe_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)468*4882a593Smuzhiyun static int mt2701_dlm_fe_trigger(struct snd_pcm_substream *substream,
469*4882a593Smuzhiyun int cmd, struct snd_soc_dai *dai)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
472*4882a593Smuzhiyun struct mtk_base_afe_memif *memif_tmp = &afe->memif[MT2701_MEMIF_DL1];
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun switch (cmd) {
475*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
476*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
477*4882a593Smuzhiyun regmap_update_bits(afe->regmap, memif_tmp->data->enable_reg,
478*4882a593Smuzhiyun 1 << memif_tmp->data->enable_shift,
479*4882a593Smuzhiyun 1 << memif_tmp->data->enable_shift);
480*4882a593Smuzhiyun mtk_afe_fe_trigger(substream, cmd, dai);
481*4882a593Smuzhiyun return 0;
482*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
483*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
484*4882a593Smuzhiyun mtk_afe_fe_trigger(substream, cmd, dai);
485*4882a593Smuzhiyun regmap_update_bits(afe->regmap, memif_tmp->data->enable_reg,
486*4882a593Smuzhiyun 1 << memif_tmp->data->enable_shift, 0);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun return 0;
489*4882a593Smuzhiyun default:
490*4882a593Smuzhiyun return -EINVAL;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
mt2701_memif_fs(struct snd_pcm_substream * substream,unsigned int rate)494*4882a593Smuzhiyun static int mt2701_memif_fs(struct snd_pcm_substream *substream,
495*4882a593Smuzhiyun unsigned int rate)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
498*4882a593Smuzhiyun int fs;
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun if (asoc_rtd_to_cpu(rtd, 0)->id != MT2701_MEMIF_ULBT)
501*4882a593Smuzhiyun fs = mt2701_afe_i2s_fs(rate);
502*4882a593Smuzhiyun else
503*4882a593Smuzhiyun fs = (rate == 16000 ? 1 : 0);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return fs;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
mt2701_irq_fs(struct snd_pcm_substream * substream,unsigned int rate)508*4882a593Smuzhiyun static int mt2701_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun return mt2701_afe_i2s_fs(rate);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun /* FE DAIs */
514*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt2701_single_memif_dai_ops = {
515*4882a593Smuzhiyun .startup = mt2701_simple_fe_startup,
516*4882a593Smuzhiyun .shutdown = mtk_afe_fe_shutdown,
517*4882a593Smuzhiyun .hw_params = mt2701_simple_fe_hw_params,
518*4882a593Smuzhiyun .hw_free = mtk_afe_fe_hw_free,
519*4882a593Smuzhiyun .prepare = mtk_afe_fe_prepare,
520*4882a593Smuzhiyun .trigger = mtk_afe_fe_trigger,
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt2701_dlm_memif_dai_ops = {
524*4882a593Smuzhiyun .startup = mt2701_dlm_fe_startup,
525*4882a593Smuzhiyun .shutdown = mt2701_dlm_fe_shutdown,
526*4882a593Smuzhiyun .hw_params = mt2701_dlm_fe_hw_params,
527*4882a593Smuzhiyun .hw_free = mtk_afe_fe_hw_free,
528*4882a593Smuzhiyun .prepare = mtk_afe_fe_prepare,
529*4882a593Smuzhiyun .trigger = mt2701_dlm_fe_trigger,
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* I2S BE DAIs */
533*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt2701_afe_i2s_ops = {
534*4882a593Smuzhiyun .startup = mt2701_afe_i2s_startup,
535*4882a593Smuzhiyun .shutdown = mt2701_afe_i2s_shutdown,
536*4882a593Smuzhiyun .prepare = mt2701_afe_i2s_prepare,
537*4882a593Smuzhiyun .set_sysclk = mt2701_afe_i2s_set_sysclk,
538*4882a593Smuzhiyun };
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* MRG BE DAIs */
541*4882a593Smuzhiyun static const struct snd_soc_dai_ops mt2701_btmrg_ops = {
542*4882a593Smuzhiyun .startup = mt2701_btmrg_startup,
543*4882a593Smuzhiyun .shutdown = mt2701_btmrg_shutdown,
544*4882a593Smuzhiyun .hw_params = mt2701_btmrg_hw_params,
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun static struct snd_soc_dai_driver mt2701_afe_pcm_dais[] = {
548*4882a593Smuzhiyun /* FE DAIs: memory intefaces to CPU */
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun .name = "PCMO0",
551*4882a593Smuzhiyun .id = MT2701_MEMIF_DL1,
552*4882a593Smuzhiyun .playback = {
553*4882a593Smuzhiyun .stream_name = "DL1",
554*4882a593Smuzhiyun .channels_min = 1,
555*4882a593Smuzhiyun .channels_max = 2,
556*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
557*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
558*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
559*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
560*4882a593Smuzhiyun },
561*4882a593Smuzhiyun .ops = &mt2701_single_memif_dai_ops,
562*4882a593Smuzhiyun },
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun .name = "PCM_multi",
565*4882a593Smuzhiyun .id = MT2701_MEMIF_DLM,
566*4882a593Smuzhiyun .playback = {
567*4882a593Smuzhiyun .stream_name = "DLM",
568*4882a593Smuzhiyun .channels_min = 1,
569*4882a593Smuzhiyun .channels_max = 8,
570*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
571*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
572*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
573*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun },
576*4882a593Smuzhiyun .ops = &mt2701_dlm_memif_dai_ops,
577*4882a593Smuzhiyun },
578*4882a593Smuzhiyun {
579*4882a593Smuzhiyun .name = "PCM0",
580*4882a593Smuzhiyun .id = MT2701_MEMIF_UL1,
581*4882a593Smuzhiyun .capture = {
582*4882a593Smuzhiyun .stream_name = "UL1",
583*4882a593Smuzhiyun .channels_min = 1,
584*4882a593Smuzhiyun .channels_max = 2,
585*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
586*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
587*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
588*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
589*4882a593Smuzhiyun },
590*4882a593Smuzhiyun .ops = &mt2701_single_memif_dai_ops,
591*4882a593Smuzhiyun },
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun .name = "PCM1",
594*4882a593Smuzhiyun .id = MT2701_MEMIF_UL2,
595*4882a593Smuzhiyun .capture = {
596*4882a593Smuzhiyun .stream_name = "UL2",
597*4882a593Smuzhiyun .channels_min = 1,
598*4882a593Smuzhiyun .channels_max = 2,
599*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
600*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
601*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
602*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun },
605*4882a593Smuzhiyun .ops = &mt2701_single_memif_dai_ops,
606*4882a593Smuzhiyun },
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun .name = "PCM_BT_DL",
609*4882a593Smuzhiyun .id = MT2701_MEMIF_DLBT,
610*4882a593Smuzhiyun .playback = {
611*4882a593Smuzhiyun .stream_name = "DLBT",
612*4882a593Smuzhiyun .channels_min = 1,
613*4882a593Smuzhiyun .channels_max = 1,
614*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_8000
615*4882a593Smuzhiyun | SNDRV_PCM_RATE_16000),
616*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
617*4882a593Smuzhiyun },
618*4882a593Smuzhiyun .ops = &mt2701_single_memif_dai_ops,
619*4882a593Smuzhiyun },
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun .name = "PCM_BT_UL",
622*4882a593Smuzhiyun .id = MT2701_MEMIF_ULBT,
623*4882a593Smuzhiyun .capture = {
624*4882a593Smuzhiyun .stream_name = "ULBT",
625*4882a593Smuzhiyun .channels_min = 1,
626*4882a593Smuzhiyun .channels_max = 1,
627*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_8000
628*4882a593Smuzhiyun | SNDRV_PCM_RATE_16000),
629*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
630*4882a593Smuzhiyun },
631*4882a593Smuzhiyun .ops = &mt2701_single_memif_dai_ops,
632*4882a593Smuzhiyun },
633*4882a593Smuzhiyun /* BE DAIs */
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun .name = "I2S0",
636*4882a593Smuzhiyun .id = MT2701_IO_I2S,
637*4882a593Smuzhiyun .playback = {
638*4882a593Smuzhiyun .stream_name = "I2S0 Playback",
639*4882a593Smuzhiyun .channels_min = 1,
640*4882a593Smuzhiyun .channels_max = 2,
641*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
642*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
643*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
644*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun },
647*4882a593Smuzhiyun .capture = {
648*4882a593Smuzhiyun .stream_name = "I2S0 Capture",
649*4882a593Smuzhiyun .channels_min = 1,
650*4882a593Smuzhiyun .channels_max = 2,
651*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
652*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
653*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
654*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun },
657*4882a593Smuzhiyun .ops = &mt2701_afe_i2s_ops,
658*4882a593Smuzhiyun .symmetric_rates = 1,
659*4882a593Smuzhiyun },
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun .name = "I2S1",
662*4882a593Smuzhiyun .id = MT2701_IO_2ND_I2S,
663*4882a593Smuzhiyun .playback = {
664*4882a593Smuzhiyun .stream_name = "I2S1 Playback",
665*4882a593Smuzhiyun .channels_min = 1,
666*4882a593Smuzhiyun .channels_max = 2,
667*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
668*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
669*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
670*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
671*4882a593Smuzhiyun },
672*4882a593Smuzhiyun .capture = {
673*4882a593Smuzhiyun .stream_name = "I2S1 Capture",
674*4882a593Smuzhiyun .channels_min = 1,
675*4882a593Smuzhiyun .channels_max = 2,
676*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
677*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
678*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
679*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
680*4882a593Smuzhiyun },
681*4882a593Smuzhiyun .ops = &mt2701_afe_i2s_ops,
682*4882a593Smuzhiyun .symmetric_rates = 1,
683*4882a593Smuzhiyun },
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun .name = "I2S2",
686*4882a593Smuzhiyun .id = MT2701_IO_3RD_I2S,
687*4882a593Smuzhiyun .playback = {
688*4882a593Smuzhiyun .stream_name = "I2S2 Playback",
689*4882a593Smuzhiyun .channels_min = 1,
690*4882a593Smuzhiyun .channels_max = 2,
691*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
692*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
693*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
694*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
695*4882a593Smuzhiyun },
696*4882a593Smuzhiyun .capture = {
697*4882a593Smuzhiyun .stream_name = "I2S2 Capture",
698*4882a593Smuzhiyun .channels_min = 1,
699*4882a593Smuzhiyun .channels_max = 2,
700*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
701*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
702*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
703*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun .ops = &mt2701_afe_i2s_ops,
706*4882a593Smuzhiyun .symmetric_rates = 1,
707*4882a593Smuzhiyun },
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun .name = "I2S3",
710*4882a593Smuzhiyun .id = MT2701_IO_4TH_I2S,
711*4882a593Smuzhiyun .playback = {
712*4882a593Smuzhiyun .stream_name = "I2S3 Playback",
713*4882a593Smuzhiyun .channels_min = 1,
714*4882a593Smuzhiyun .channels_max = 2,
715*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
716*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
717*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
718*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
719*4882a593Smuzhiyun },
720*4882a593Smuzhiyun .capture = {
721*4882a593Smuzhiyun .stream_name = "I2S3 Capture",
722*4882a593Smuzhiyun .channels_min = 1,
723*4882a593Smuzhiyun .channels_max = 2,
724*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
725*4882a593Smuzhiyun .formats = (SNDRV_PCM_FMTBIT_S16_LE
726*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S24_LE
727*4882a593Smuzhiyun | SNDRV_PCM_FMTBIT_S32_LE)
728*4882a593Smuzhiyun },
729*4882a593Smuzhiyun .ops = &mt2701_afe_i2s_ops,
730*4882a593Smuzhiyun .symmetric_rates = 1,
731*4882a593Smuzhiyun },
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun .name = "MRG BT",
734*4882a593Smuzhiyun .id = MT2701_IO_MRG,
735*4882a593Smuzhiyun .playback = {
736*4882a593Smuzhiyun .stream_name = "BT Playback",
737*4882a593Smuzhiyun .channels_min = 1,
738*4882a593Smuzhiyun .channels_max = 1,
739*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_8000
740*4882a593Smuzhiyun | SNDRV_PCM_RATE_16000),
741*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
742*4882a593Smuzhiyun },
743*4882a593Smuzhiyun .capture = {
744*4882a593Smuzhiyun .stream_name = "BT Capture",
745*4882a593Smuzhiyun .channels_min = 1,
746*4882a593Smuzhiyun .channels_max = 1,
747*4882a593Smuzhiyun .rates = (SNDRV_PCM_RATE_8000
748*4882a593Smuzhiyun | SNDRV_PCM_RATE_16000),
749*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
750*4882a593Smuzhiyun },
751*4882a593Smuzhiyun .ops = &mt2701_btmrg_ops,
752*4882a593Smuzhiyun .symmetric_rates = 1,
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun };
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o00_mix[] = {
757*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I00 Switch", AFE_CONN0, 0, 1, 0),
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o01_mix[] = {
761*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I01 Switch", AFE_CONN1, 1, 1, 0),
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o02_mix[] = {
765*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I02 Switch", AFE_CONN2, 2, 1, 0),
766*4882a593Smuzhiyun };
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o03_mix[] = {
769*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I03 Switch", AFE_CONN3, 3, 1, 0),
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o14_mix[] = {
773*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I26 Switch", AFE_CONN14, 26, 1, 0),
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o15_mix[] = {
777*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I12 Switch", AFE_CONN15, 12, 1, 0),
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o16_mix[] = {
781*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I13 Switch", AFE_CONN16, 13, 1, 0),
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o17_mix[] = {
785*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I14 Switch", AFE_CONN17, 14, 1, 0),
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o18_mix[] = {
789*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I15 Switch", AFE_CONN18, 15, 1, 0),
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o19_mix[] = {
793*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I16 Switch", AFE_CONN19, 16, 1, 0),
794*4882a593Smuzhiyun };
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o20_mix[] = {
797*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I17 Switch", AFE_CONN20, 17, 1, 0),
798*4882a593Smuzhiyun };
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o21_mix[] = {
801*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I18 Switch", AFE_CONN21, 18, 1, 0),
802*4882a593Smuzhiyun };
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o22_mix[] = {
805*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I19 Switch", AFE_CONN22, 19, 1, 0),
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_o31_mix[] = {
809*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("I35 Switch", AFE_CONN41, 9, 1, 0),
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_i02_mix[] = {
813*4882a593Smuzhiyun SOC_DAPM_SINGLE("I2S0 Switch", SND_SOC_NOPM, 0, 1, 0),
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s0[] = {
817*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S0 Out Switch",
818*4882a593Smuzhiyun ASYS_I2SO1_CON, 26, 1, 0),
819*4882a593Smuzhiyun };
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s1[] = {
822*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S1 Out Switch",
823*4882a593Smuzhiyun ASYS_I2SO2_CON, 26, 1, 0),
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s2[] = {
827*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S2 Out Switch",
828*4882a593Smuzhiyun PWR2_TOP_CON, 17, 1, 0),
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s3[] = {
832*4882a593Smuzhiyun SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S3 Out Switch",
833*4882a593Smuzhiyun PWR2_TOP_CON, 18, 1, 0),
834*4882a593Smuzhiyun };
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun static const struct snd_soc_dapm_widget mt2701_afe_pcm_widgets[] = {
837*4882a593Smuzhiyun /* inter-connections */
838*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I00", SND_SOC_NOPM, 0, 0, NULL, 0),
839*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I01", SND_SOC_NOPM, 0, 0, NULL, 0),
840*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I02", SND_SOC_NOPM, 0, 0, mt2701_afe_i02_mix,
841*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_i02_mix)),
842*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I03", SND_SOC_NOPM, 0, 0, NULL, 0),
843*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I12", SND_SOC_NOPM, 0, 0, NULL, 0),
844*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I13", SND_SOC_NOPM, 0, 0, NULL, 0),
845*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I14", SND_SOC_NOPM, 0, 0, NULL, 0),
846*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I15", SND_SOC_NOPM, 0, 0, NULL, 0),
847*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I16", SND_SOC_NOPM, 0, 0, NULL, 0),
848*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I17", SND_SOC_NOPM, 0, 0, NULL, 0),
849*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I18", SND_SOC_NOPM, 0, 0, NULL, 0),
850*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I19", SND_SOC_NOPM, 0, 0, NULL, 0),
851*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I26", SND_SOC_NOPM, 0, 0, NULL, 0),
852*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I35", SND_SOC_NOPM, 0, 0, NULL, 0),
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O00", SND_SOC_NOPM, 0, 0, mt2701_afe_o00_mix,
855*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o00_mix)),
856*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O01", SND_SOC_NOPM, 0, 0, mt2701_afe_o01_mix,
857*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o01_mix)),
858*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O02", SND_SOC_NOPM, 0, 0, mt2701_afe_o02_mix,
859*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o02_mix)),
860*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O03", SND_SOC_NOPM, 0, 0, mt2701_afe_o03_mix,
861*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o03_mix)),
862*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O14", SND_SOC_NOPM, 0, 0, mt2701_afe_o14_mix,
863*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o14_mix)),
864*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O15", SND_SOC_NOPM, 0, 0, mt2701_afe_o15_mix,
865*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o15_mix)),
866*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O16", SND_SOC_NOPM, 0, 0, mt2701_afe_o16_mix,
867*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o16_mix)),
868*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O17", SND_SOC_NOPM, 0, 0, mt2701_afe_o17_mix,
869*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o17_mix)),
870*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O18", SND_SOC_NOPM, 0, 0, mt2701_afe_o18_mix,
871*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o18_mix)),
872*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O19", SND_SOC_NOPM, 0, 0, mt2701_afe_o19_mix,
873*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o19_mix)),
874*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O20", SND_SOC_NOPM, 0, 0, mt2701_afe_o20_mix,
875*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o20_mix)),
876*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O21", SND_SOC_NOPM, 0, 0, mt2701_afe_o21_mix,
877*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o21_mix)),
878*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O22", SND_SOC_NOPM, 0, 0, mt2701_afe_o22_mix,
879*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o22_mix)),
880*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("O31", SND_SOC_NOPM, 0, 0, mt2701_afe_o31_mix,
881*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_o31_mix)),
882*4882a593Smuzhiyun
883*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I12I13", SND_SOC_NOPM, 0, 0,
884*4882a593Smuzhiyun mt2701_afe_multi_ch_out_i2s0,
885*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s0)),
886*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I14I15", SND_SOC_NOPM, 0, 0,
887*4882a593Smuzhiyun mt2701_afe_multi_ch_out_i2s1,
888*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s1)),
889*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I16I17", SND_SOC_NOPM, 0, 0,
890*4882a593Smuzhiyun mt2701_afe_multi_ch_out_i2s2,
891*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s2)),
892*4882a593Smuzhiyun SND_SOC_DAPM_MIXER("I18I19", SND_SOC_NOPM, 0, 0,
893*4882a593Smuzhiyun mt2701_afe_multi_ch_out_i2s3,
894*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s3)),
895*4882a593Smuzhiyun };
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun static const struct snd_soc_dapm_route mt2701_afe_pcm_routes[] = {
898*4882a593Smuzhiyun {"I12", NULL, "DL1"},
899*4882a593Smuzhiyun {"I13", NULL, "DL1"},
900*4882a593Smuzhiyun {"I35", NULL, "DLBT"},
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun {"I2S0 Playback", NULL, "O15"},
903*4882a593Smuzhiyun {"I2S0 Playback", NULL, "O16"},
904*4882a593Smuzhiyun {"I2S1 Playback", NULL, "O17"},
905*4882a593Smuzhiyun {"I2S1 Playback", NULL, "O18"},
906*4882a593Smuzhiyun {"I2S2 Playback", NULL, "O19"},
907*4882a593Smuzhiyun {"I2S2 Playback", NULL, "O20"},
908*4882a593Smuzhiyun {"I2S3 Playback", NULL, "O21"},
909*4882a593Smuzhiyun {"I2S3 Playback", NULL, "O22"},
910*4882a593Smuzhiyun {"BT Playback", NULL, "O31"},
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun {"UL1", NULL, "O00"},
913*4882a593Smuzhiyun {"UL1", NULL, "O01"},
914*4882a593Smuzhiyun {"UL2", NULL, "O02"},
915*4882a593Smuzhiyun {"UL2", NULL, "O03"},
916*4882a593Smuzhiyun {"ULBT", NULL, "O14"},
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun {"I00", NULL, "I2S0 Capture"},
919*4882a593Smuzhiyun {"I01", NULL, "I2S0 Capture"},
920*4882a593Smuzhiyun {"I02", NULL, "I2S1 Capture"},
921*4882a593Smuzhiyun {"I03", NULL, "I2S1 Capture"},
922*4882a593Smuzhiyun /* I02,03 link to UL2, also need to open I2S0 */
923*4882a593Smuzhiyun {"I02", "I2S0 Switch", "I2S0 Capture"},
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun {"I26", NULL, "BT Capture"},
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun {"I12I13", "Multich I2S0 Out Switch", "DLM"},
928*4882a593Smuzhiyun {"I14I15", "Multich I2S1 Out Switch", "DLM"},
929*4882a593Smuzhiyun {"I16I17", "Multich I2S2 Out Switch", "DLM"},
930*4882a593Smuzhiyun {"I18I19", "Multich I2S3 Out Switch", "DLM"},
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun { "I12", NULL, "I12I13" },
933*4882a593Smuzhiyun { "I13", NULL, "I12I13" },
934*4882a593Smuzhiyun { "I14", NULL, "I14I15" },
935*4882a593Smuzhiyun { "I15", NULL, "I14I15" },
936*4882a593Smuzhiyun { "I16", NULL, "I16I17" },
937*4882a593Smuzhiyun { "I17", NULL, "I16I17" },
938*4882a593Smuzhiyun { "I18", NULL, "I18I19" },
939*4882a593Smuzhiyun { "I19", NULL, "I18I19" },
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun { "O00", "I00 Switch", "I00" },
942*4882a593Smuzhiyun { "O01", "I01 Switch", "I01" },
943*4882a593Smuzhiyun { "O02", "I02 Switch", "I02" },
944*4882a593Smuzhiyun { "O03", "I03 Switch", "I03" },
945*4882a593Smuzhiyun { "O14", "I26 Switch", "I26" },
946*4882a593Smuzhiyun { "O15", "I12 Switch", "I12" },
947*4882a593Smuzhiyun { "O16", "I13 Switch", "I13" },
948*4882a593Smuzhiyun { "O17", "I14 Switch", "I14" },
949*4882a593Smuzhiyun { "O18", "I15 Switch", "I15" },
950*4882a593Smuzhiyun { "O19", "I16 Switch", "I16" },
951*4882a593Smuzhiyun { "O20", "I17 Switch", "I17" },
952*4882a593Smuzhiyun { "O21", "I18 Switch", "I18" },
953*4882a593Smuzhiyun { "O22", "I19 Switch", "I19" },
954*4882a593Smuzhiyun { "O31", "I35 Switch", "I35" },
955*4882a593Smuzhiyun };
956*4882a593Smuzhiyun
mt2701_afe_pcm_probe(struct snd_soc_component * component)957*4882a593Smuzhiyun static int mt2701_afe_pcm_probe(struct snd_soc_component *component)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun snd_soc_component_init_regmap(component, afe->regmap);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun static const struct snd_soc_component_driver mt2701_afe_pcm_dai_component = {
967*4882a593Smuzhiyun .probe = mt2701_afe_pcm_probe,
968*4882a593Smuzhiyun .name = "mt2701-afe-pcm-dai",
969*4882a593Smuzhiyun .dapm_widgets = mt2701_afe_pcm_widgets,
970*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(mt2701_afe_pcm_widgets),
971*4882a593Smuzhiyun .dapm_routes = mt2701_afe_pcm_routes,
972*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(mt2701_afe_pcm_routes),
973*4882a593Smuzhiyun .suspend = mtk_afe_suspend,
974*4882a593Smuzhiyun .resume = mtk_afe_resume,
975*4882a593Smuzhiyun };
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun static const struct mtk_base_memif_data memif_data[MT2701_MEMIF_NUM] = {
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun .name = "DL1",
980*4882a593Smuzhiyun .id = MT2701_MEMIF_DL1,
981*4882a593Smuzhiyun .reg_ofs_base = AFE_DL1_BASE,
982*4882a593Smuzhiyun .reg_ofs_cur = AFE_DL1_CUR,
983*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON1,
984*4882a593Smuzhiyun .fs_shift = 0,
985*4882a593Smuzhiyun .fs_maskbit = 0x1f,
986*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON3,
987*4882a593Smuzhiyun .mono_shift = 16,
988*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
989*4882a593Smuzhiyun .enable_shift = 1,
990*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
991*4882a593Smuzhiyun .hd_shift = 0,
992*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
993*4882a593Smuzhiyun .agent_disable_shift = 6,
994*4882a593Smuzhiyun .msb_reg = -1,
995*4882a593Smuzhiyun },
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun .name = "DL2",
998*4882a593Smuzhiyun .id = MT2701_MEMIF_DL2,
999*4882a593Smuzhiyun .reg_ofs_base = AFE_DL2_BASE,
1000*4882a593Smuzhiyun .reg_ofs_cur = AFE_DL2_CUR,
1001*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON1,
1002*4882a593Smuzhiyun .fs_shift = 5,
1003*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1004*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON3,
1005*4882a593Smuzhiyun .mono_shift = 17,
1006*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1007*4882a593Smuzhiyun .enable_shift = 2,
1008*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1009*4882a593Smuzhiyun .hd_shift = 2,
1010*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1011*4882a593Smuzhiyun .agent_disable_shift = 7,
1012*4882a593Smuzhiyun .msb_reg = -1,
1013*4882a593Smuzhiyun },
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun .name = "DL3",
1016*4882a593Smuzhiyun .id = MT2701_MEMIF_DL3,
1017*4882a593Smuzhiyun .reg_ofs_base = AFE_DL3_BASE,
1018*4882a593Smuzhiyun .reg_ofs_cur = AFE_DL3_CUR,
1019*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON1,
1020*4882a593Smuzhiyun .fs_shift = 10,
1021*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1022*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON3,
1023*4882a593Smuzhiyun .mono_shift = 18,
1024*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1025*4882a593Smuzhiyun .enable_shift = 3,
1026*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1027*4882a593Smuzhiyun .hd_shift = 4,
1028*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1029*4882a593Smuzhiyun .agent_disable_shift = 8,
1030*4882a593Smuzhiyun .msb_reg = -1,
1031*4882a593Smuzhiyun },
1032*4882a593Smuzhiyun {
1033*4882a593Smuzhiyun .name = "DL4",
1034*4882a593Smuzhiyun .id = MT2701_MEMIF_DL4,
1035*4882a593Smuzhiyun .reg_ofs_base = AFE_DL4_BASE,
1036*4882a593Smuzhiyun .reg_ofs_cur = AFE_DL4_CUR,
1037*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON1,
1038*4882a593Smuzhiyun .fs_shift = 15,
1039*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1040*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON3,
1041*4882a593Smuzhiyun .mono_shift = 19,
1042*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1043*4882a593Smuzhiyun .enable_shift = 4,
1044*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1045*4882a593Smuzhiyun .hd_shift = 6,
1046*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1047*4882a593Smuzhiyun .agent_disable_shift = 9,
1048*4882a593Smuzhiyun .msb_reg = -1,
1049*4882a593Smuzhiyun },
1050*4882a593Smuzhiyun {
1051*4882a593Smuzhiyun .name = "DL5",
1052*4882a593Smuzhiyun .id = MT2701_MEMIF_DL5,
1053*4882a593Smuzhiyun .reg_ofs_base = AFE_DL5_BASE,
1054*4882a593Smuzhiyun .reg_ofs_cur = AFE_DL5_CUR,
1055*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON1,
1056*4882a593Smuzhiyun .fs_shift = 20,
1057*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1058*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON3,
1059*4882a593Smuzhiyun .mono_shift = 20,
1060*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1061*4882a593Smuzhiyun .enable_shift = 5,
1062*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1063*4882a593Smuzhiyun .hd_shift = 8,
1064*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1065*4882a593Smuzhiyun .agent_disable_shift = 10,
1066*4882a593Smuzhiyun .msb_reg = -1,
1067*4882a593Smuzhiyun },
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun .name = "DLM",
1070*4882a593Smuzhiyun .id = MT2701_MEMIF_DLM,
1071*4882a593Smuzhiyun .reg_ofs_base = AFE_DLMCH_BASE,
1072*4882a593Smuzhiyun .reg_ofs_cur = AFE_DLMCH_CUR,
1073*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON1,
1074*4882a593Smuzhiyun .fs_shift = 0,
1075*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1076*4882a593Smuzhiyun .mono_reg = -1,
1077*4882a593Smuzhiyun .mono_shift = -1,
1078*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1079*4882a593Smuzhiyun .enable_shift = 7,
1080*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_PBUF_SIZE,
1081*4882a593Smuzhiyun .hd_shift = 28,
1082*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1083*4882a593Smuzhiyun .agent_disable_shift = 12,
1084*4882a593Smuzhiyun .msb_reg = -1,
1085*4882a593Smuzhiyun },
1086*4882a593Smuzhiyun {
1087*4882a593Smuzhiyun .name = "UL1",
1088*4882a593Smuzhiyun .id = MT2701_MEMIF_UL1,
1089*4882a593Smuzhiyun .reg_ofs_base = AFE_VUL_BASE,
1090*4882a593Smuzhiyun .reg_ofs_cur = AFE_VUL_CUR,
1091*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON2,
1092*4882a593Smuzhiyun .fs_shift = 0,
1093*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1094*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON4,
1095*4882a593Smuzhiyun .mono_shift = 0,
1096*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1097*4882a593Smuzhiyun .enable_shift = 10,
1098*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON1,
1099*4882a593Smuzhiyun .hd_shift = 0,
1100*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1101*4882a593Smuzhiyun .agent_disable_shift = 0,
1102*4882a593Smuzhiyun .msb_reg = -1,
1103*4882a593Smuzhiyun },
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun .name = "UL2",
1106*4882a593Smuzhiyun .id = MT2701_MEMIF_UL2,
1107*4882a593Smuzhiyun .reg_ofs_base = AFE_UL2_BASE,
1108*4882a593Smuzhiyun .reg_ofs_cur = AFE_UL2_CUR,
1109*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON2,
1110*4882a593Smuzhiyun .fs_shift = 5,
1111*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1112*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON4,
1113*4882a593Smuzhiyun .mono_shift = 2,
1114*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1115*4882a593Smuzhiyun .enable_shift = 11,
1116*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON1,
1117*4882a593Smuzhiyun .hd_shift = 2,
1118*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1119*4882a593Smuzhiyun .agent_disable_shift = 1,
1120*4882a593Smuzhiyun .msb_reg = -1,
1121*4882a593Smuzhiyun },
1122*4882a593Smuzhiyun {
1123*4882a593Smuzhiyun .name = "UL3",
1124*4882a593Smuzhiyun .id = MT2701_MEMIF_UL3,
1125*4882a593Smuzhiyun .reg_ofs_base = AFE_UL3_BASE,
1126*4882a593Smuzhiyun .reg_ofs_cur = AFE_UL3_CUR,
1127*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON2,
1128*4882a593Smuzhiyun .fs_shift = 10,
1129*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1130*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON4,
1131*4882a593Smuzhiyun .mono_shift = 4,
1132*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1133*4882a593Smuzhiyun .enable_shift = 12,
1134*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1135*4882a593Smuzhiyun .hd_shift = 0,
1136*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1137*4882a593Smuzhiyun .agent_disable_shift = 2,
1138*4882a593Smuzhiyun .msb_reg = -1,
1139*4882a593Smuzhiyun },
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun .name = "UL4",
1142*4882a593Smuzhiyun .id = MT2701_MEMIF_UL4,
1143*4882a593Smuzhiyun .reg_ofs_base = AFE_UL4_BASE,
1144*4882a593Smuzhiyun .reg_ofs_cur = AFE_UL4_CUR,
1145*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON2,
1146*4882a593Smuzhiyun .fs_shift = 15,
1147*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1148*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON4,
1149*4882a593Smuzhiyun .mono_shift = 6,
1150*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1151*4882a593Smuzhiyun .enable_shift = 13,
1152*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1153*4882a593Smuzhiyun .hd_shift = 6,
1154*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1155*4882a593Smuzhiyun .agent_disable_shift = 3,
1156*4882a593Smuzhiyun .msb_reg = -1,
1157*4882a593Smuzhiyun },
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun .name = "UL5",
1160*4882a593Smuzhiyun .id = MT2701_MEMIF_UL5,
1161*4882a593Smuzhiyun .reg_ofs_base = AFE_UL5_BASE,
1162*4882a593Smuzhiyun .reg_ofs_cur = AFE_UL5_CUR,
1163*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON2,
1164*4882a593Smuzhiyun .fs_shift = 20,
1165*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON4,
1166*4882a593Smuzhiyun .mono_shift = 8,
1167*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1168*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1169*4882a593Smuzhiyun .enable_shift = 14,
1170*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1171*4882a593Smuzhiyun .hd_shift = 8,
1172*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1173*4882a593Smuzhiyun .agent_disable_shift = 4,
1174*4882a593Smuzhiyun .msb_reg = -1,
1175*4882a593Smuzhiyun },
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun .name = "DLBT",
1178*4882a593Smuzhiyun .id = MT2701_MEMIF_DLBT,
1179*4882a593Smuzhiyun .reg_ofs_base = AFE_ARB1_BASE,
1180*4882a593Smuzhiyun .reg_ofs_cur = AFE_ARB1_CUR,
1181*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON3,
1182*4882a593Smuzhiyun .fs_shift = 10,
1183*4882a593Smuzhiyun .fs_maskbit = 0x1f,
1184*4882a593Smuzhiyun .mono_reg = AFE_DAC_CON3,
1185*4882a593Smuzhiyun .mono_shift = 22,
1186*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1187*4882a593Smuzhiyun .enable_shift = 8,
1188*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON0,
1189*4882a593Smuzhiyun .hd_shift = 14,
1190*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1191*4882a593Smuzhiyun .agent_disable_shift = 13,
1192*4882a593Smuzhiyun .msb_reg = -1,
1193*4882a593Smuzhiyun },
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun .name = "ULBT",
1196*4882a593Smuzhiyun .id = MT2701_MEMIF_ULBT,
1197*4882a593Smuzhiyun .reg_ofs_base = AFE_DAI_BASE,
1198*4882a593Smuzhiyun .reg_ofs_cur = AFE_DAI_CUR,
1199*4882a593Smuzhiyun .fs_reg = AFE_DAC_CON2,
1200*4882a593Smuzhiyun .fs_shift = 30,
1201*4882a593Smuzhiyun .fs_maskbit = 0x1,
1202*4882a593Smuzhiyun .mono_reg = -1,
1203*4882a593Smuzhiyun .mono_shift = -1,
1204*4882a593Smuzhiyun .enable_reg = AFE_DAC_CON0,
1205*4882a593Smuzhiyun .enable_shift = 17,
1206*4882a593Smuzhiyun .hd_reg = AFE_MEMIF_HD_CON1,
1207*4882a593Smuzhiyun .hd_shift = 20,
1208*4882a593Smuzhiyun .agent_disable_reg = AUDIO_TOP_CON5,
1209*4882a593Smuzhiyun .agent_disable_shift = 16,
1210*4882a593Smuzhiyun .msb_reg = -1,
1211*4882a593Smuzhiyun },
1212*4882a593Smuzhiyun };
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun static const struct mtk_base_irq_data irq_data[MT2701_IRQ_ASYS_END] = {
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun .id = MT2701_IRQ_ASYS_IRQ1,
1217*4882a593Smuzhiyun .irq_cnt_reg = ASYS_IRQ1_CON,
1218*4882a593Smuzhiyun .irq_cnt_shift = 0,
1219*4882a593Smuzhiyun .irq_cnt_maskbit = 0xffffff,
1220*4882a593Smuzhiyun .irq_fs_reg = ASYS_IRQ1_CON,
1221*4882a593Smuzhiyun .irq_fs_shift = 24,
1222*4882a593Smuzhiyun .irq_fs_maskbit = 0x1f,
1223*4882a593Smuzhiyun .irq_en_reg = ASYS_IRQ1_CON,
1224*4882a593Smuzhiyun .irq_en_shift = 31,
1225*4882a593Smuzhiyun .irq_clr_reg = ASYS_IRQ_CLR,
1226*4882a593Smuzhiyun .irq_clr_shift = 0,
1227*4882a593Smuzhiyun },
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun .id = MT2701_IRQ_ASYS_IRQ2,
1230*4882a593Smuzhiyun .irq_cnt_reg = ASYS_IRQ2_CON,
1231*4882a593Smuzhiyun .irq_cnt_shift = 0,
1232*4882a593Smuzhiyun .irq_cnt_maskbit = 0xffffff,
1233*4882a593Smuzhiyun .irq_fs_reg = ASYS_IRQ2_CON,
1234*4882a593Smuzhiyun .irq_fs_shift = 24,
1235*4882a593Smuzhiyun .irq_fs_maskbit = 0x1f,
1236*4882a593Smuzhiyun .irq_en_reg = ASYS_IRQ2_CON,
1237*4882a593Smuzhiyun .irq_en_shift = 31,
1238*4882a593Smuzhiyun .irq_clr_reg = ASYS_IRQ_CLR,
1239*4882a593Smuzhiyun .irq_clr_shift = 1,
1240*4882a593Smuzhiyun },
1241*4882a593Smuzhiyun {
1242*4882a593Smuzhiyun .id = MT2701_IRQ_ASYS_IRQ3,
1243*4882a593Smuzhiyun .irq_cnt_reg = ASYS_IRQ3_CON,
1244*4882a593Smuzhiyun .irq_cnt_shift = 0,
1245*4882a593Smuzhiyun .irq_cnt_maskbit = 0xffffff,
1246*4882a593Smuzhiyun .irq_fs_reg = ASYS_IRQ3_CON,
1247*4882a593Smuzhiyun .irq_fs_shift = 24,
1248*4882a593Smuzhiyun .irq_fs_maskbit = 0x1f,
1249*4882a593Smuzhiyun .irq_en_reg = ASYS_IRQ3_CON,
1250*4882a593Smuzhiyun .irq_en_shift = 31,
1251*4882a593Smuzhiyun .irq_clr_reg = ASYS_IRQ_CLR,
1252*4882a593Smuzhiyun .irq_clr_shift = 2,
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun };
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun static const struct mt2701_i2s_data mt2701_i2s_data[][2] = {
1257*4882a593Smuzhiyun {
1258*4882a593Smuzhiyun { ASYS_I2SO1_CON, 0, 0x1f },
1259*4882a593Smuzhiyun { ASYS_I2SIN1_CON, 0, 0x1f },
1260*4882a593Smuzhiyun },
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun { ASYS_I2SO2_CON, 5, 0x1f },
1263*4882a593Smuzhiyun { ASYS_I2SIN2_CON, 5, 0x1f },
1264*4882a593Smuzhiyun },
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun { ASYS_I2SO3_CON, 10, 0x1f },
1267*4882a593Smuzhiyun { ASYS_I2SIN3_CON, 10, 0x1f },
1268*4882a593Smuzhiyun },
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun { ASYS_I2SO4_CON, 15, 0x1f },
1271*4882a593Smuzhiyun { ASYS_I2SIN4_CON, 15, 0x1f },
1272*4882a593Smuzhiyun },
1273*4882a593Smuzhiyun /* TODO - extend control registers supported by newer SoCs */
1274*4882a593Smuzhiyun };
1275*4882a593Smuzhiyun
mt2701_asys_isr(int irq_id,void * dev)1276*4882a593Smuzhiyun static irqreturn_t mt2701_asys_isr(int irq_id, void *dev)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun int id;
1279*4882a593Smuzhiyun struct mtk_base_afe *afe = dev;
1280*4882a593Smuzhiyun struct mtk_base_afe_memif *memif;
1281*4882a593Smuzhiyun struct mtk_base_afe_irq *irq;
1282*4882a593Smuzhiyun u32 status;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun regmap_read(afe->regmap, ASYS_IRQ_STATUS, &status);
1285*4882a593Smuzhiyun regmap_write(afe->regmap, ASYS_IRQ_CLR, status);
1286*4882a593Smuzhiyun
1287*4882a593Smuzhiyun for (id = 0; id < MT2701_MEMIF_NUM; ++id) {
1288*4882a593Smuzhiyun memif = &afe->memif[id];
1289*4882a593Smuzhiyun if (memif->irq_usage < 0)
1290*4882a593Smuzhiyun continue;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun irq = &afe->irqs[memif->irq_usage];
1293*4882a593Smuzhiyun if (status & 1 << irq->irq_data->irq_clr_shift)
1294*4882a593Smuzhiyun snd_pcm_period_elapsed(memif->substream);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun return IRQ_HANDLED;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
mt2701_afe_runtime_suspend(struct device * dev)1300*4882a593Smuzhiyun static int mt2701_afe_runtime_suspend(struct device *dev)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun struct mtk_base_afe *afe = dev_get_drvdata(dev);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun return mt2701_afe_disable_clock(afe);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
mt2701_afe_runtime_resume(struct device * dev)1307*4882a593Smuzhiyun static int mt2701_afe_runtime_resume(struct device *dev)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct mtk_base_afe *afe = dev_get_drvdata(dev);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun return mt2701_afe_enable_clock(afe);
1312*4882a593Smuzhiyun }
1313*4882a593Smuzhiyun
mt2701_afe_pcm_dev_probe(struct platform_device * pdev)1314*4882a593Smuzhiyun static int mt2701_afe_pcm_dev_probe(struct platform_device *pdev)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun struct mtk_base_afe *afe;
1317*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv;
1318*4882a593Smuzhiyun struct device *dev;
1319*4882a593Smuzhiyun int i, irq_id, ret;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
1322*4882a593Smuzhiyun if (!afe)
1323*4882a593Smuzhiyun return -ENOMEM;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
1326*4882a593Smuzhiyun GFP_KERNEL);
1327*4882a593Smuzhiyun if (!afe->platform_priv)
1328*4882a593Smuzhiyun return -ENOMEM;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun afe_priv = afe->platform_priv;
1331*4882a593Smuzhiyun afe_priv->soc = of_device_get_match_data(&pdev->dev);
1332*4882a593Smuzhiyun afe->dev = &pdev->dev;
1333*4882a593Smuzhiyun dev = afe->dev;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun afe_priv->i2s_path = devm_kcalloc(dev,
1336*4882a593Smuzhiyun afe_priv->soc->i2s_num,
1337*4882a593Smuzhiyun sizeof(struct mt2701_i2s_path),
1338*4882a593Smuzhiyun GFP_KERNEL);
1339*4882a593Smuzhiyun if (!afe_priv->i2s_path)
1340*4882a593Smuzhiyun return -ENOMEM;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun irq_id = platform_get_irq_byname(pdev, "asys");
1343*4882a593Smuzhiyun if (irq_id < 0)
1344*4882a593Smuzhiyun return irq_id;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun ret = devm_request_irq(dev, irq_id, mt2701_asys_isr,
1347*4882a593Smuzhiyun IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
1348*4882a593Smuzhiyun if (ret) {
1349*4882a593Smuzhiyun dev_err(dev, "could not request_irq for asys-isr\n");
1350*4882a593Smuzhiyun return ret;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun afe->regmap = syscon_node_to_regmap(dev->parent->of_node);
1354*4882a593Smuzhiyun if (IS_ERR(afe->regmap)) {
1355*4882a593Smuzhiyun dev_err(dev, "could not get regmap from parent\n");
1356*4882a593Smuzhiyun return PTR_ERR(afe->regmap);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun mutex_init(&afe->irq_alloc_lock);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun /* memif initialize */
1362*4882a593Smuzhiyun afe->memif_size = MT2701_MEMIF_NUM;
1363*4882a593Smuzhiyun afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
1364*4882a593Smuzhiyun GFP_KERNEL);
1365*4882a593Smuzhiyun if (!afe->memif)
1366*4882a593Smuzhiyun return -ENOMEM;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun for (i = 0; i < afe->memif_size; i++) {
1369*4882a593Smuzhiyun afe->memif[i].data = &memif_data[i];
1370*4882a593Smuzhiyun afe->memif[i].irq_usage = -1;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /* irq initialize */
1374*4882a593Smuzhiyun afe->irqs_size = MT2701_IRQ_ASYS_END;
1375*4882a593Smuzhiyun afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
1376*4882a593Smuzhiyun GFP_KERNEL);
1377*4882a593Smuzhiyun if (!afe->irqs)
1378*4882a593Smuzhiyun return -ENOMEM;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun for (i = 0; i < afe->irqs_size; i++)
1381*4882a593Smuzhiyun afe->irqs[i].irq_data = &irq_data[i];
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun /* I2S initialize */
1384*4882a593Smuzhiyun for (i = 0; i < afe_priv->soc->i2s_num; i++) {
1385*4882a593Smuzhiyun afe_priv->i2s_path[i].i2s_data[SNDRV_PCM_STREAM_PLAYBACK] =
1386*4882a593Smuzhiyun &mt2701_i2s_data[i][SNDRV_PCM_STREAM_PLAYBACK];
1387*4882a593Smuzhiyun afe_priv->i2s_path[i].i2s_data[SNDRV_PCM_STREAM_CAPTURE] =
1388*4882a593Smuzhiyun &mt2701_i2s_data[i][SNDRV_PCM_STREAM_CAPTURE];
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun afe->mtk_afe_hardware = &mt2701_afe_hardware;
1392*4882a593Smuzhiyun afe->memif_fs = mt2701_memif_fs;
1393*4882a593Smuzhiyun afe->irq_fs = mt2701_irq_fs;
1394*4882a593Smuzhiyun afe->reg_back_up_list = mt2701_afe_backup_list;
1395*4882a593Smuzhiyun afe->reg_back_up_list_num = ARRAY_SIZE(mt2701_afe_backup_list);
1396*4882a593Smuzhiyun afe->runtime_resume = mt2701_afe_runtime_resume;
1397*4882a593Smuzhiyun afe->runtime_suspend = mt2701_afe_runtime_suspend;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* initial audio related clock */
1400*4882a593Smuzhiyun ret = mt2701_init_clock(afe);
1401*4882a593Smuzhiyun if (ret) {
1402*4882a593Smuzhiyun dev_err(dev, "init clock error\n");
1403*4882a593Smuzhiyun return ret;
1404*4882a593Smuzhiyun }
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun platform_set_drvdata(pdev, afe);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun pm_runtime_enable(dev);
1409*4882a593Smuzhiyun if (!pm_runtime_enabled(dev)) {
1410*4882a593Smuzhiyun ret = mt2701_afe_runtime_resume(dev);
1411*4882a593Smuzhiyun if (ret)
1412*4882a593Smuzhiyun goto err_pm_disable;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun pm_runtime_get_sync(dev);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &mtk_afe_pcm_platform,
1417*4882a593Smuzhiyun NULL, 0);
1418*4882a593Smuzhiyun if (ret) {
1419*4882a593Smuzhiyun dev_warn(dev, "err_platform\n");
1420*4882a593Smuzhiyun goto err_platform;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev,
1424*4882a593Smuzhiyun &mt2701_afe_pcm_dai_component,
1425*4882a593Smuzhiyun mt2701_afe_pcm_dais,
1426*4882a593Smuzhiyun ARRAY_SIZE(mt2701_afe_pcm_dais));
1427*4882a593Smuzhiyun if (ret) {
1428*4882a593Smuzhiyun dev_warn(dev, "err_dai_component\n");
1429*4882a593Smuzhiyun goto err_platform;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun return 0;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun err_platform:
1435*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1436*4882a593Smuzhiyun err_pm_disable:
1437*4882a593Smuzhiyun pm_runtime_disable(dev);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun return ret;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun
mt2701_afe_pcm_dev_remove(struct platform_device * pdev)1442*4882a593Smuzhiyun static int mt2701_afe_pcm_dev_remove(struct platform_device *pdev)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
1445*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1446*4882a593Smuzhiyun if (!pm_runtime_status_suspended(&pdev->dev))
1447*4882a593Smuzhiyun mt2701_afe_runtime_suspend(&pdev->dev);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun return 0;
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun static const struct mt2701_soc_variants mt2701_soc_v1 = {
1453*4882a593Smuzhiyun .i2s_num = 4,
1454*4882a593Smuzhiyun };
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun static const struct mt2701_soc_variants mt2701_soc_v2 = {
1457*4882a593Smuzhiyun .has_one_heart_mode = true,
1458*4882a593Smuzhiyun .i2s_num = 4,
1459*4882a593Smuzhiyun };
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun static const struct of_device_id mt2701_afe_pcm_dt_match[] = {
1462*4882a593Smuzhiyun { .compatible = "mediatek,mt2701-audio", .data = &mt2701_soc_v1 },
1463*4882a593Smuzhiyun { .compatible = "mediatek,mt7622-audio", .data = &mt2701_soc_v2 },
1464*4882a593Smuzhiyun {},
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mt2701_afe_pcm_dt_match);
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static const struct dev_pm_ops mt2701_afe_pm_ops = {
1469*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(mt2701_afe_runtime_suspend,
1470*4882a593Smuzhiyun mt2701_afe_runtime_resume, NULL)
1471*4882a593Smuzhiyun };
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun static struct platform_driver mt2701_afe_pcm_driver = {
1474*4882a593Smuzhiyun .driver = {
1475*4882a593Smuzhiyun .name = "mt2701-audio",
1476*4882a593Smuzhiyun .of_match_table = mt2701_afe_pcm_dt_match,
1477*4882a593Smuzhiyun #ifdef CONFIG_PM
1478*4882a593Smuzhiyun .pm = &mt2701_afe_pm_ops,
1479*4882a593Smuzhiyun #endif
1480*4882a593Smuzhiyun },
1481*4882a593Smuzhiyun .probe = mt2701_afe_pcm_dev_probe,
1482*4882a593Smuzhiyun .remove = mt2701_afe_pcm_dev_remove,
1483*4882a593Smuzhiyun };
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun module_platform_driver(mt2701_afe_pcm_driver);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 2701");
1488*4882a593Smuzhiyun MODULE_AUTHOR("Garlic Tseng <garlic.tseng@mediatek.com>");
1489*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1490