1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * mt2701-afe-clock-ctrl.c -- Mediatek 2701 afe clock ctrl
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2016 MediaTek Inc.
6*4882a593Smuzhiyun * Author: Garlic Tseng <garlic.tseng@mediatek.com>
7*4882a593Smuzhiyun * Ryder Lee <ryder.lee@mediatek.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "mt2701-afe-common.h"
11*4882a593Smuzhiyun #include "mt2701-afe-clock-ctrl.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static const char *const base_clks[] = {
14*4882a593Smuzhiyun [MT2701_INFRA_SYS_AUDIO] = "infra_sys_audio_clk",
15*4882a593Smuzhiyun [MT2701_TOP_AUD_MCLK_SRC0] = "top_audio_mux1_sel",
16*4882a593Smuzhiyun [MT2701_TOP_AUD_MCLK_SRC1] = "top_audio_mux2_sel",
17*4882a593Smuzhiyun [MT2701_TOP_AUD_A1SYS] = "top_audio_a1sys_hp",
18*4882a593Smuzhiyun [MT2701_TOP_AUD_A2SYS] = "top_audio_a2sys_hp",
19*4882a593Smuzhiyun [MT2701_AUDSYS_AFE] = "audio_afe_pd",
20*4882a593Smuzhiyun [MT2701_AUDSYS_AFE_CONN] = "audio_afe_conn_pd",
21*4882a593Smuzhiyun [MT2701_AUDSYS_A1SYS] = "audio_a1sys_pd",
22*4882a593Smuzhiyun [MT2701_AUDSYS_A2SYS] = "audio_a2sys_pd",
23*4882a593Smuzhiyun };
24*4882a593Smuzhiyun
mt2701_init_clock(struct mtk_base_afe * afe)25*4882a593Smuzhiyun int mt2701_init_clock(struct mtk_base_afe *afe)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
28*4882a593Smuzhiyun int i;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun for (i = 0; i < MT2701_BASE_CLK_NUM; i++) {
31*4882a593Smuzhiyun afe_priv->base_ck[i] = devm_clk_get(afe->dev, base_clks[i]);
32*4882a593Smuzhiyun if (IS_ERR(afe_priv->base_ck[i])) {
33*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", base_clks[i]);
34*4882a593Smuzhiyun return PTR_ERR(afe_priv->base_ck[i]);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /* Get I2S related clocks */
39*4882a593Smuzhiyun for (i = 0; i < afe_priv->soc->i2s_num; i++) {
40*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path = &afe_priv->i2s_path[i];
41*4882a593Smuzhiyun struct clk *i2s_ck;
42*4882a593Smuzhiyun char name[13];
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun snprintf(name, sizeof(name), "i2s%d_src_sel", i);
45*4882a593Smuzhiyun i2s_path->sel_ck = devm_clk_get(afe->dev, name);
46*4882a593Smuzhiyun if (IS_ERR(i2s_path->sel_ck)) {
47*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", name);
48*4882a593Smuzhiyun return PTR_ERR(i2s_path->sel_ck);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun snprintf(name, sizeof(name), "i2s%d_src_div", i);
52*4882a593Smuzhiyun i2s_path->div_ck = devm_clk_get(afe->dev, name);
53*4882a593Smuzhiyun if (IS_ERR(i2s_path->div_ck)) {
54*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", name);
55*4882a593Smuzhiyun return PTR_ERR(i2s_path->div_ck);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun snprintf(name, sizeof(name), "i2s%d_mclk_en", i);
59*4882a593Smuzhiyun i2s_path->mclk_ck = devm_clk_get(afe->dev, name);
60*4882a593Smuzhiyun if (IS_ERR(i2s_path->mclk_ck)) {
61*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", name);
62*4882a593Smuzhiyun return PTR_ERR(i2s_path->mclk_ck);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun snprintf(name, sizeof(name), "i2so%d_hop_ck", i);
66*4882a593Smuzhiyun i2s_ck = devm_clk_get(afe->dev, name);
67*4882a593Smuzhiyun if (IS_ERR(i2s_ck)) {
68*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", name);
69*4882a593Smuzhiyun return PTR_ERR(i2s_ck);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun i2s_path->hop_ck[SNDRV_PCM_STREAM_PLAYBACK] = i2s_ck;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun snprintf(name, sizeof(name), "i2si%d_hop_ck", i);
74*4882a593Smuzhiyun i2s_ck = devm_clk_get(afe->dev, name);
75*4882a593Smuzhiyun if (IS_ERR(i2s_ck)) {
76*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", name);
77*4882a593Smuzhiyun return PTR_ERR(i2s_ck);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun i2s_path->hop_ck[SNDRV_PCM_STREAM_CAPTURE] = i2s_ck;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun snprintf(name, sizeof(name), "asrc%d_out_ck", i);
82*4882a593Smuzhiyun i2s_path->asrco_ck = devm_clk_get(afe->dev, name);
83*4882a593Smuzhiyun if (IS_ERR(i2s_path->asrco_ck)) {
84*4882a593Smuzhiyun dev_err(afe->dev, "failed to get %s\n", name);
85*4882a593Smuzhiyun return PTR_ERR(i2s_path->asrco_ck);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Some platforms may support BT path */
90*4882a593Smuzhiyun afe_priv->mrgif_ck = devm_clk_get(afe->dev, "audio_mrgif_pd");
91*4882a593Smuzhiyun if (IS_ERR(afe_priv->mrgif_ck)) {
92*4882a593Smuzhiyun if (PTR_ERR(afe_priv->mrgif_ck) == -EPROBE_DEFER)
93*4882a593Smuzhiyun return -EPROBE_DEFER;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun afe_priv->mrgif_ck = NULL;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
mt2701_afe_enable_i2s(struct mtk_base_afe * afe,struct mt2701_i2s_path * i2s_path,int dir)101*4882a593Smuzhiyun int mt2701_afe_enable_i2s(struct mtk_base_afe *afe,
102*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path,
103*4882a593Smuzhiyun int dir)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int ret;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun ret = clk_prepare_enable(i2s_path->asrco_ck);
108*4882a593Smuzhiyun if (ret) {
109*4882a593Smuzhiyun dev_err(afe->dev, "failed to enable ASRC clock %d\n", ret);
110*4882a593Smuzhiyun return ret;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun ret = clk_prepare_enable(i2s_path->hop_ck[dir]);
114*4882a593Smuzhiyun if (ret) {
115*4882a593Smuzhiyun dev_err(afe->dev, "failed to enable I2S clock %d\n", ret);
116*4882a593Smuzhiyun goto err_hop_ck;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun err_hop_ck:
122*4882a593Smuzhiyun clk_disable_unprepare(i2s_path->asrco_ck);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return ret;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
mt2701_afe_disable_i2s(struct mtk_base_afe * afe,struct mt2701_i2s_path * i2s_path,int dir)127*4882a593Smuzhiyun void mt2701_afe_disable_i2s(struct mtk_base_afe *afe,
128*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path,
129*4882a593Smuzhiyun int dir)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun clk_disable_unprepare(i2s_path->hop_ck[dir]);
132*4882a593Smuzhiyun clk_disable_unprepare(i2s_path->asrco_ck);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
mt2701_afe_enable_mclk(struct mtk_base_afe * afe,int id)135*4882a593Smuzhiyun int mt2701_afe_enable_mclk(struct mtk_base_afe *afe, int id)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
138*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path = &afe_priv->i2s_path[id];
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return clk_prepare_enable(i2s_path->mclk_ck);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
mt2701_afe_disable_mclk(struct mtk_base_afe * afe,int id)143*4882a593Smuzhiyun void mt2701_afe_disable_mclk(struct mtk_base_afe *afe, int id)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
146*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path = &afe_priv->i2s_path[id];
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun clk_disable_unprepare(i2s_path->mclk_ck);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
mt2701_enable_btmrg_clk(struct mtk_base_afe * afe)151*4882a593Smuzhiyun int mt2701_enable_btmrg_clk(struct mtk_base_afe *afe)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return clk_prepare_enable(afe_priv->mrgif_ck);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
mt2701_disable_btmrg_clk(struct mtk_base_afe * afe)158*4882a593Smuzhiyun void mt2701_disable_btmrg_clk(struct mtk_base_afe *afe)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->mrgif_ck);
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
mt2701_afe_enable_audsys(struct mtk_base_afe * afe)165*4882a593Smuzhiyun static int mt2701_afe_enable_audsys(struct mtk_base_afe *afe)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
168*4882a593Smuzhiyun int ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Enable infra clock gate */
171*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_INFRA_SYS_AUDIO]);
172*4882a593Smuzhiyun if (ret)
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* Enable top a1sys clock gate */
176*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_TOP_AUD_A1SYS]);
177*4882a593Smuzhiyun if (ret)
178*4882a593Smuzhiyun goto err_a1sys;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Enable top a2sys clock gate */
181*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_TOP_AUD_A2SYS]);
182*4882a593Smuzhiyun if (ret)
183*4882a593Smuzhiyun goto err_a2sys;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Internal clock gates */
186*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_AUDSYS_AFE]);
187*4882a593Smuzhiyun if (ret)
188*4882a593Smuzhiyun goto err_afe;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_AUDSYS_A1SYS]);
191*4882a593Smuzhiyun if (ret)
192*4882a593Smuzhiyun goto err_audio_a1sys;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_AUDSYS_A2SYS]);
195*4882a593Smuzhiyun if (ret)
196*4882a593Smuzhiyun goto err_audio_a2sys;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun ret = clk_prepare_enable(afe_priv->base_ck[MT2701_AUDSYS_AFE_CONN]);
199*4882a593Smuzhiyun if (ret)
200*4882a593Smuzhiyun goto err_afe_conn;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun err_afe_conn:
205*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_A2SYS]);
206*4882a593Smuzhiyun err_audio_a2sys:
207*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_A1SYS]);
208*4882a593Smuzhiyun err_audio_a1sys:
209*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_AFE]);
210*4882a593Smuzhiyun err_afe:
211*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_TOP_AUD_A2SYS]);
212*4882a593Smuzhiyun err_a2sys:
213*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_TOP_AUD_A1SYS]);
214*4882a593Smuzhiyun err_a1sys:
215*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_INFRA_SYS_AUDIO]);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return ret;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
mt2701_afe_disable_audsys(struct mtk_base_afe * afe)220*4882a593Smuzhiyun static void mt2701_afe_disable_audsys(struct mtk_base_afe *afe)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct mt2701_afe_private *afe_priv = afe->platform_priv;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_AFE_CONN]);
225*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_A2SYS]);
226*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_A1SYS]);
227*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_AUDSYS_AFE]);
228*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_TOP_AUD_A1SYS]);
229*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_TOP_AUD_A2SYS]);
230*4882a593Smuzhiyun clk_disable_unprepare(afe_priv->base_ck[MT2701_INFRA_SYS_AUDIO]);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
mt2701_afe_enable_clock(struct mtk_base_afe * afe)233*4882a593Smuzhiyun int mt2701_afe_enable_clock(struct mtk_base_afe *afe)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun int ret;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Enable audio system */
238*4882a593Smuzhiyun ret = mt2701_afe_enable_audsys(afe);
239*4882a593Smuzhiyun if (ret) {
240*4882a593Smuzhiyun dev_err(afe->dev, "failed to enable audio system %d\n", ret);
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun regmap_update_bits(afe->regmap, ASYS_TOP_CON,
245*4882a593Smuzhiyun ASYS_TOP_CON_ASYS_TIMING_ON,
246*4882a593Smuzhiyun ASYS_TOP_CON_ASYS_TIMING_ON);
247*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_DAC_CON0,
248*4882a593Smuzhiyun AFE_DAC_CON0_AFE_ON,
249*4882a593Smuzhiyun AFE_DAC_CON0_AFE_ON);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* Configure ASRC */
252*4882a593Smuzhiyun regmap_write(afe->regmap, PWR1_ASM_CON1, PWR1_ASM_CON1_INIT_VAL);
253*4882a593Smuzhiyun regmap_write(afe->regmap, PWR2_ASM_CON1, PWR2_ASM_CON1_INIT_VAL);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
mt2701_afe_disable_clock(struct mtk_base_afe * afe)258*4882a593Smuzhiyun int mt2701_afe_disable_clock(struct mtk_base_afe *afe)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun regmap_update_bits(afe->regmap, ASYS_TOP_CON,
261*4882a593Smuzhiyun ASYS_TOP_CON_ASYS_TIMING_ON, 0);
262*4882a593Smuzhiyun regmap_update_bits(afe->regmap, AFE_DAC_CON0,
263*4882a593Smuzhiyun AFE_DAC_CON0_AFE_ON, 0);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun mt2701_afe_disable_audsys(afe);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
mt2701_mclk_configuration(struct mtk_base_afe * afe,int id)270*4882a593Smuzhiyun int mt2701_mclk_configuration(struct mtk_base_afe *afe, int id)
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun struct mt2701_afe_private *priv = afe->platform_priv;
274*4882a593Smuzhiyun struct mt2701_i2s_path *i2s_path = &priv->i2s_path[id];
275*4882a593Smuzhiyun int ret = -EINVAL;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Set mclk source */
278*4882a593Smuzhiyun if (!(MT2701_PLL_DOMAIN_0_RATE % i2s_path->mclk_rate))
279*4882a593Smuzhiyun ret = clk_set_parent(i2s_path->sel_ck,
280*4882a593Smuzhiyun priv->base_ck[MT2701_TOP_AUD_MCLK_SRC0]);
281*4882a593Smuzhiyun else if (!(MT2701_PLL_DOMAIN_1_RATE % i2s_path->mclk_rate))
282*4882a593Smuzhiyun ret = clk_set_parent(i2s_path->sel_ck,
283*4882a593Smuzhiyun priv->base_ck[MT2701_TOP_AUD_MCLK_SRC1]);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (ret) {
286*4882a593Smuzhiyun dev_err(afe->dev, "failed to set mclk source\n");
287*4882a593Smuzhiyun return ret;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Set mclk divider */
291*4882a593Smuzhiyun ret = clk_set_rate(i2s_path->div_ck, i2s_path->mclk_rate);
292*4882a593Smuzhiyun if (ret) {
293*4882a593Smuzhiyun dev_err(afe->dev, "failed to set mclk divider %d\n", ret);
294*4882a593Smuzhiyun return ret;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299