1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/init.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/of.h>
9*4882a593Smuzhiyun #include <linux/of_device.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/dma-mapping.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/pcm.h>
22*4882a593Smuzhiyun #include <sound/pcm_params.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun #include <sound/initval.h>
25*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "jz4740-i2s.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define JZ4740_DMA_TYPE_AIC_TRANSMIT 24
30*4882a593Smuzhiyun #define JZ4740_DMA_TYPE_AIC_RECEIVE 25
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define JZ_REG_AIC_CONF 0x00
33*4882a593Smuzhiyun #define JZ_REG_AIC_CTRL 0x04
34*4882a593Smuzhiyun #define JZ_REG_AIC_I2S_FMT 0x10
35*4882a593Smuzhiyun #define JZ_REG_AIC_FIFO_STATUS 0x14
36*4882a593Smuzhiyun #define JZ_REG_AIC_I2S_STATUS 0x1c
37*4882a593Smuzhiyun #define JZ_REG_AIC_CLK_DIV 0x30
38*4882a593Smuzhiyun #define JZ_REG_AIC_FIFO 0x34
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
41*4882a593Smuzhiyun #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
42*4882a593Smuzhiyun #define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
43*4882a593Smuzhiyun #define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
44*4882a593Smuzhiyun #define JZ_AIC_CONF_I2S BIT(4)
45*4882a593Smuzhiyun #define JZ_AIC_CONF_RESET BIT(3)
46*4882a593Smuzhiyun #define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
47*4882a593Smuzhiyun #define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
48*4882a593Smuzhiyun #define JZ_AIC_CONF_ENABLE BIT(0)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
51*4882a593Smuzhiyun #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
52*4882a593Smuzhiyun #define JZ4760_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 24
53*4882a593Smuzhiyun #define JZ4760_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 16
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
56*4882a593Smuzhiyun #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
57*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
58*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
59*4882a593Smuzhiyun #define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
60*4882a593Smuzhiyun #define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
61*4882a593Smuzhiyun #define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
62*4882a593Smuzhiyun #define JZ_AIC_CTRL_FLUSH BIT(8)
63*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
64*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
65*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
66*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
67*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
68*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
69*4882a593Smuzhiyun #define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
72*4882a593Smuzhiyun #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
75*4882a593Smuzhiyun #define JZ_AIC_I2S_FMT_DISABLE_BIT_ICLK BIT(13)
76*4882a593Smuzhiyun #define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
77*4882a593Smuzhiyun #define JZ_AIC_I2S_FMT_MSB BIT(0)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define JZ_AIC_I2S_STATUS_BUSY BIT(2)
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define JZ_AIC_CLK_DIV_MASK 0xf
82*4882a593Smuzhiyun #define I2SDIV_DV_SHIFT 0
83*4882a593Smuzhiyun #define I2SDIV_DV_MASK (0xf << I2SDIV_DV_SHIFT)
84*4882a593Smuzhiyun #define I2SDIV_IDV_SHIFT 8
85*4882a593Smuzhiyun #define I2SDIV_IDV_MASK (0xf << I2SDIV_IDV_SHIFT)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun enum jz47xx_i2s_version {
88*4882a593Smuzhiyun JZ_I2S_JZ4740,
89*4882a593Smuzhiyun JZ_I2S_JZ4760,
90*4882a593Smuzhiyun JZ_I2S_JZ4770,
91*4882a593Smuzhiyun JZ_I2S_JZ4780,
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct i2s_soc_info {
95*4882a593Smuzhiyun enum jz47xx_i2s_version version;
96*4882a593Smuzhiyun struct snd_soc_dai_driver *dai;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct jz4740_i2s {
100*4882a593Smuzhiyun struct resource *mem;
101*4882a593Smuzhiyun void __iomem *base;
102*4882a593Smuzhiyun dma_addr_t phys_base;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun struct clk *clk_aic;
105*4882a593Smuzhiyun struct clk *clk_i2s;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data playback_dma_data;
108*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data capture_dma_data;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun const struct i2s_soc_info *soc_info;
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
jz4740_i2s_read(const struct jz4740_i2s * i2s,unsigned int reg)113*4882a593Smuzhiyun static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
114*4882a593Smuzhiyun unsigned int reg)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun return readl(i2s->base + reg);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
jz4740_i2s_write(const struct jz4740_i2s * i2s,unsigned int reg,uint32_t value)119*4882a593Smuzhiyun static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
120*4882a593Smuzhiyun unsigned int reg, uint32_t value)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun writel(value, i2s->base + reg);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
jz4740_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)125*4882a593Smuzhiyun static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
126*4882a593Smuzhiyun struct snd_soc_dai *dai)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
129*4882a593Smuzhiyun uint32_t conf, ctrl;
130*4882a593Smuzhiyun int ret;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (snd_soc_dai_active(dai))
133*4882a593Smuzhiyun return 0;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
136*4882a593Smuzhiyun ctrl |= JZ_AIC_CTRL_FLUSH;
137*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->clk_i2s);
140*4882a593Smuzhiyun if (ret)
141*4882a593Smuzhiyun return ret;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
144*4882a593Smuzhiyun conf |= JZ_AIC_CONF_ENABLE;
145*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
jz4740_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)150*4882a593Smuzhiyun static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
151*4882a593Smuzhiyun struct snd_soc_dai *dai)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
154*4882a593Smuzhiyun uint32_t conf;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (snd_soc_dai_active(dai))
157*4882a593Smuzhiyun return;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
160*4882a593Smuzhiyun conf &= ~JZ_AIC_CONF_ENABLE;
161*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun clk_disable_unprepare(i2s->clk_i2s);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
jz4740_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)166*4882a593Smuzhiyun static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
167*4882a593Smuzhiyun struct snd_soc_dai *dai)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun uint32_t ctrl;
172*4882a593Smuzhiyun uint32_t mask;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
175*4882a593Smuzhiyun mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
176*4882a593Smuzhiyun else
177*4882a593Smuzhiyun mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun switch (cmd) {
182*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
183*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
184*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
185*4882a593Smuzhiyun ctrl |= mask;
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
188*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
189*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
190*4882a593Smuzhiyun ctrl &= ~mask;
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun default:
193*4882a593Smuzhiyun return -EINVAL;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
jz4740_i2s_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)201*4882a593Smuzhiyun static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun uint32_t format = 0;
206*4882a593Smuzhiyun uint32_t conf;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
213*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
214*4882a593Smuzhiyun conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
215*4882a593Smuzhiyun format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
218*4882a593Smuzhiyun conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
221*4882a593Smuzhiyun conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
222*4882a593Smuzhiyun break;
223*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun default:
226*4882a593Smuzhiyun return -EINVAL;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
230*4882a593Smuzhiyun case SND_SOC_DAIFMT_MSB:
231*4882a593Smuzhiyun format |= JZ_AIC_I2S_FMT_MSB;
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
234*4882a593Smuzhiyun break;
235*4882a593Smuzhiyun default:
236*4882a593Smuzhiyun return -EINVAL;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
240*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun default:
243*4882a593Smuzhiyun return -EINVAL;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
247*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
jz4740_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)252*4882a593Smuzhiyun static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
253*4882a593Smuzhiyun struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
256*4882a593Smuzhiyun unsigned int sample_size;
257*4882a593Smuzhiyun uint32_t ctrl, div_reg;
258*4882a593Smuzhiyun int div;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun div_reg = jz4740_i2s_read(i2s, JZ_REG_AIC_CLK_DIV);
263*4882a593Smuzhiyun div = clk_get_rate(i2s->clk_i2s) / (64 * params_rate(params));
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun switch (params_format(params)) {
266*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S8:
267*4882a593Smuzhiyun sample_size = 0;
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun case SNDRV_PCM_FORMAT_S16:
270*4882a593Smuzhiyun sample_size = 1;
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun default:
273*4882a593Smuzhiyun return -EINVAL;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
277*4882a593Smuzhiyun ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
278*4882a593Smuzhiyun ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
279*4882a593Smuzhiyun if (params_channels(params) == 1)
280*4882a593Smuzhiyun ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
281*4882a593Smuzhiyun else
282*4882a593Smuzhiyun ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun div_reg &= ~I2SDIV_DV_MASK;
285*4882a593Smuzhiyun div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
286*4882a593Smuzhiyun } else {
287*4882a593Smuzhiyun ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
288*4882a593Smuzhiyun ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (i2s->soc_info->version >= JZ_I2S_JZ4770) {
291*4882a593Smuzhiyun div_reg &= ~I2SDIV_IDV_MASK;
292*4882a593Smuzhiyun div_reg |= (div - 1) << I2SDIV_IDV_SHIFT;
293*4882a593Smuzhiyun } else {
294*4882a593Smuzhiyun div_reg &= ~I2SDIV_DV_MASK;
295*4882a593Smuzhiyun div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
300*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CLK_DIV, div_reg);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
jz4740_i2s_set_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)305*4882a593Smuzhiyun static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
306*4882a593Smuzhiyun unsigned int freq, int dir)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
309*4882a593Smuzhiyun struct clk *parent;
310*4882a593Smuzhiyun int ret = 0;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun switch (clk_id) {
313*4882a593Smuzhiyun case JZ4740_I2S_CLKSRC_EXT:
314*4882a593Smuzhiyun parent = clk_get(NULL, "ext");
315*4882a593Smuzhiyun if (IS_ERR(parent))
316*4882a593Smuzhiyun return PTR_ERR(parent);
317*4882a593Smuzhiyun clk_set_parent(i2s->clk_i2s, parent);
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case JZ4740_I2S_CLKSRC_PLL:
320*4882a593Smuzhiyun parent = clk_get(NULL, "pll half");
321*4882a593Smuzhiyun if (IS_ERR(parent))
322*4882a593Smuzhiyun return PTR_ERR(parent);
323*4882a593Smuzhiyun clk_set_parent(i2s->clk_i2s, parent);
324*4882a593Smuzhiyun ret = clk_set_rate(i2s->clk_i2s, freq);
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun default:
327*4882a593Smuzhiyun return -EINVAL;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun clk_put(parent);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
jz4740_i2s_suspend(struct snd_soc_component * component)334*4882a593Smuzhiyun static int jz4740_i2s_suspend(struct snd_soc_component *component)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_component_get_drvdata(component);
337*4882a593Smuzhiyun uint32_t conf;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (snd_soc_component_active(component)) {
340*4882a593Smuzhiyun conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
341*4882a593Smuzhiyun conf &= ~JZ_AIC_CONF_ENABLE;
342*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun clk_disable_unprepare(i2s->clk_i2s);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun clk_disable_unprepare(i2s->clk_aic);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
jz4740_i2s_resume(struct snd_soc_component * component)352*4882a593Smuzhiyun static int jz4740_i2s_resume(struct snd_soc_component *component)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_component_get_drvdata(component);
355*4882a593Smuzhiyun uint32_t conf;
356*4882a593Smuzhiyun int ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->clk_aic);
359*4882a593Smuzhiyun if (ret)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (snd_soc_component_active(component)) {
363*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->clk_i2s);
364*4882a593Smuzhiyun if (ret) {
365*4882a593Smuzhiyun clk_disable_unprepare(i2s->clk_aic);
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
370*4882a593Smuzhiyun conf |= JZ_AIC_CONF_ENABLE;
371*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
jz4740_i2c_init_pcm_config(struct jz4740_i2s * i2s)377*4882a593Smuzhiyun static void jz4740_i2c_init_pcm_config(struct jz4740_i2s *i2s)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data *dma_data;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* Playback */
382*4882a593Smuzhiyun dma_data = &i2s->playback_dma_data;
383*4882a593Smuzhiyun dma_data->maxburst = 16;
384*4882a593Smuzhiyun dma_data->slave_id = JZ4740_DMA_TYPE_AIC_TRANSMIT;
385*4882a593Smuzhiyun dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* Capture */
388*4882a593Smuzhiyun dma_data = &i2s->capture_dma_data;
389*4882a593Smuzhiyun dma_data->maxburst = 16;
390*4882a593Smuzhiyun dma_data->slave_id = JZ4740_DMA_TYPE_AIC_RECEIVE;
391*4882a593Smuzhiyun dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
jz4740_i2s_dai_probe(struct snd_soc_dai * dai)394*4882a593Smuzhiyun static int jz4740_i2s_dai_probe(struct snd_soc_dai *dai)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
397*4882a593Smuzhiyun uint32_t conf;
398*4882a593Smuzhiyun int ret;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun ret = clk_prepare_enable(i2s->clk_aic);
401*4882a593Smuzhiyun if (ret)
402*4882a593Smuzhiyun return ret;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun jz4740_i2c_init_pcm_config(i2s);
405*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &i2s->playback_dma_data,
406*4882a593Smuzhiyun &i2s->capture_dma_data);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (i2s->soc_info->version >= JZ_I2S_JZ4760) {
409*4882a593Smuzhiyun conf = (7 << JZ4760_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
410*4882a593Smuzhiyun (8 << JZ4760_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
411*4882a593Smuzhiyun JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
412*4882a593Smuzhiyun JZ_AIC_CONF_I2S |
413*4882a593Smuzhiyun JZ_AIC_CONF_INTERNAL_CODEC;
414*4882a593Smuzhiyun } else {
415*4882a593Smuzhiyun conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
416*4882a593Smuzhiyun (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
417*4882a593Smuzhiyun JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
418*4882a593Smuzhiyun JZ_AIC_CONF_I2S |
419*4882a593Smuzhiyun JZ_AIC_CONF_INTERNAL_CODEC;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
423*4882a593Smuzhiyun jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
jz4740_i2s_dai_remove(struct snd_soc_dai * dai)428*4882a593Smuzhiyun static int jz4740_i2s_dai_remove(struct snd_soc_dai *dai)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun clk_disable_unprepare(i2s->clk_aic);
433*4882a593Smuzhiyun return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
437*4882a593Smuzhiyun .startup = jz4740_i2s_startup,
438*4882a593Smuzhiyun .shutdown = jz4740_i2s_shutdown,
439*4882a593Smuzhiyun .trigger = jz4740_i2s_trigger,
440*4882a593Smuzhiyun .hw_params = jz4740_i2s_hw_params,
441*4882a593Smuzhiyun .set_fmt = jz4740_i2s_set_fmt,
442*4882a593Smuzhiyun .set_sysclk = jz4740_i2s_set_sysclk,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun #define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
446*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE)
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun static struct snd_soc_dai_driver jz4740_i2s_dai = {
449*4882a593Smuzhiyun .probe = jz4740_i2s_dai_probe,
450*4882a593Smuzhiyun .remove = jz4740_i2s_dai_remove,
451*4882a593Smuzhiyun .playback = {
452*4882a593Smuzhiyun .channels_min = 1,
453*4882a593Smuzhiyun .channels_max = 2,
454*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
455*4882a593Smuzhiyun .formats = JZ4740_I2S_FMTS,
456*4882a593Smuzhiyun },
457*4882a593Smuzhiyun .capture = {
458*4882a593Smuzhiyun .channels_min = 2,
459*4882a593Smuzhiyun .channels_max = 2,
460*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
461*4882a593Smuzhiyun .formats = JZ4740_I2S_FMTS,
462*4882a593Smuzhiyun },
463*4882a593Smuzhiyun .symmetric_rates = 1,
464*4882a593Smuzhiyun .ops = &jz4740_i2s_dai_ops,
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun static const struct i2s_soc_info jz4740_i2s_soc_info = {
468*4882a593Smuzhiyun .version = JZ_I2S_JZ4740,
469*4882a593Smuzhiyun .dai = &jz4740_i2s_dai,
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun static const struct i2s_soc_info jz4760_i2s_soc_info = {
473*4882a593Smuzhiyun .version = JZ_I2S_JZ4760,
474*4882a593Smuzhiyun .dai = &jz4740_i2s_dai,
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static struct snd_soc_dai_driver jz4770_i2s_dai = {
478*4882a593Smuzhiyun .probe = jz4740_i2s_dai_probe,
479*4882a593Smuzhiyun .remove = jz4740_i2s_dai_remove,
480*4882a593Smuzhiyun .playback = {
481*4882a593Smuzhiyun .channels_min = 1,
482*4882a593Smuzhiyun .channels_max = 2,
483*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
484*4882a593Smuzhiyun .formats = JZ4740_I2S_FMTS,
485*4882a593Smuzhiyun },
486*4882a593Smuzhiyun .capture = {
487*4882a593Smuzhiyun .channels_min = 2,
488*4882a593Smuzhiyun .channels_max = 2,
489*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_48000,
490*4882a593Smuzhiyun .formats = JZ4740_I2S_FMTS,
491*4882a593Smuzhiyun },
492*4882a593Smuzhiyun .ops = &jz4740_i2s_dai_ops,
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun static const struct i2s_soc_info jz4770_i2s_soc_info = {
496*4882a593Smuzhiyun .version = JZ_I2S_JZ4770,
497*4882a593Smuzhiyun .dai = &jz4770_i2s_dai,
498*4882a593Smuzhiyun };
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun static const struct i2s_soc_info jz4780_i2s_soc_info = {
501*4882a593Smuzhiyun .version = JZ_I2S_JZ4780,
502*4882a593Smuzhiyun .dai = &jz4770_i2s_dai,
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static const struct snd_soc_component_driver jz4740_i2s_component = {
506*4882a593Smuzhiyun .name = "jz4740-i2s",
507*4882a593Smuzhiyun .suspend = jz4740_i2s_suspend,
508*4882a593Smuzhiyun .resume = jz4740_i2s_resume,
509*4882a593Smuzhiyun };
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static const struct of_device_id jz4740_of_matches[] = {
512*4882a593Smuzhiyun { .compatible = "ingenic,jz4740-i2s", .data = &jz4740_i2s_soc_info },
513*4882a593Smuzhiyun { .compatible = "ingenic,jz4760-i2s", .data = &jz4760_i2s_soc_info },
514*4882a593Smuzhiyun { .compatible = "ingenic,jz4770-i2s", .data = &jz4770_i2s_soc_info },
515*4882a593Smuzhiyun { .compatible = "ingenic,jz4780-i2s", .data = &jz4780_i2s_soc_info },
516*4882a593Smuzhiyun { /* sentinel */ }
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, jz4740_of_matches);
519*4882a593Smuzhiyun
jz4740_i2s_dev_probe(struct platform_device * pdev)520*4882a593Smuzhiyun static int jz4740_i2s_dev_probe(struct platform_device *pdev)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct device *dev = &pdev->dev;
523*4882a593Smuzhiyun struct jz4740_i2s *i2s;
524*4882a593Smuzhiyun struct resource *mem;
525*4882a593Smuzhiyun int ret;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun i2s = devm_kzalloc(dev, sizeof(*i2s), GFP_KERNEL);
528*4882a593Smuzhiyun if (!i2s)
529*4882a593Smuzhiyun return -ENOMEM;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun i2s->soc_info = device_get_match_data(dev);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
534*4882a593Smuzhiyun i2s->base = devm_ioremap_resource(dev, mem);
535*4882a593Smuzhiyun if (IS_ERR(i2s->base))
536*4882a593Smuzhiyun return PTR_ERR(i2s->base);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun i2s->phys_base = mem->start;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun i2s->clk_aic = devm_clk_get(dev, "aic");
541*4882a593Smuzhiyun if (IS_ERR(i2s->clk_aic))
542*4882a593Smuzhiyun return PTR_ERR(i2s->clk_aic);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun i2s->clk_i2s = devm_clk_get(dev, "i2s");
545*4882a593Smuzhiyun if (IS_ERR(i2s->clk_i2s))
546*4882a593Smuzhiyun return PTR_ERR(i2s->clk_i2s);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun platform_set_drvdata(pdev, i2s);
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &jz4740_i2s_component,
551*4882a593Smuzhiyun i2s->soc_info->dai, 1);
552*4882a593Smuzhiyun if (ret)
553*4882a593Smuzhiyun return ret;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return devm_snd_dmaengine_pcm_register(dev, NULL,
556*4882a593Smuzhiyun SND_DMAENGINE_PCM_FLAG_COMPAT);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun static struct platform_driver jz4740_i2s_driver = {
560*4882a593Smuzhiyun .probe = jz4740_i2s_dev_probe,
561*4882a593Smuzhiyun .driver = {
562*4882a593Smuzhiyun .name = "jz4740-i2s",
563*4882a593Smuzhiyun .of_match_table = jz4740_of_matches,
564*4882a593Smuzhiyun },
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun module_platform_driver(jz4740_i2s_driver);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun MODULE_AUTHOR("Lars-Peter Clausen, <lars@metafoo.de>");
570*4882a593Smuzhiyun MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
571*4882a593Smuzhiyun MODULE_LICENSE("GPL");
572*4882a593Smuzhiyun MODULE_ALIAS("platform:jz4740-i2s");
573