xref: /OK3568_Linux_fs/kernel/sound/soc/intel/skylake/skl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  skl.c - Implementation of ASoC Intel SKL HD Audio driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2014-2015 Intel Corp
6*4882a593Smuzhiyun  *  Author: Jeeja KP <jeeja.kp@intel.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *  Derived mostly from Intel HDA driver with following copyrights:
9*4882a593Smuzhiyun  *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
10*4882a593Smuzhiyun  *                     PeiSen Hou <pshou@realtek.com.tw>
11*4882a593Smuzhiyun  *  ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/firmware.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include <sound/pcm.h>
23*4882a593Smuzhiyun #include <sound/soc-acpi.h>
24*4882a593Smuzhiyun #include <sound/soc-acpi-intel-match.h>
25*4882a593Smuzhiyun #include <sound/hda_register.h>
26*4882a593Smuzhiyun #include <sound/hdaudio.h>
27*4882a593Smuzhiyun #include <sound/hda_i915.h>
28*4882a593Smuzhiyun #include <sound/hda_codec.h>
29*4882a593Smuzhiyun #include <sound/intel-nhlt.h>
30*4882a593Smuzhiyun #include <sound/intel-dsp-config.h>
31*4882a593Smuzhiyun #include "skl.h"
32*4882a593Smuzhiyun #include "skl-sst-dsp.h"
33*4882a593Smuzhiyun #include "skl-sst-ipc.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC)
36*4882a593Smuzhiyun #include "../../../soc/codecs/hdac_hda.h"
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun static int skl_pci_binding;
39*4882a593Smuzhiyun module_param_named(pci_binding, skl_pci_binding, int, 0444);
40*4882a593Smuzhiyun MODULE_PARM_DESC(pci_binding, "PCI binding (0=auto, 1=only legacy, 2=only asoc");
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun  * initialize the PCI registers
44*4882a593Smuzhiyun  */
skl_update_pci_byte(struct pci_dev * pci,unsigned int reg,unsigned char mask,unsigned char val)45*4882a593Smuzhiyun static void skl_update_pci_byte(struct pci_dev *pci, unsigned int reg,
46*4882a593Smuzhiyun 			    unsigned char mask, unsigned char val)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	unsigned char data;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	pci_read_config_byte(pci, reg, &data);
51*4882a593Smuzhiyun 	data &= ~mask;
52*4882a593Smuzhiyun 	data |= (val & mask);
53*4882a593Smuzhiyun 	pci_write_config_byte(pci, reg, data);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
skl_init_pci(struct skl_dev * skl)56*4882a593Smuzhiyun static void skl_init_pci(struct skl_dev *skl)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	struct hdac_bus *bus = skl_to_bus(skl);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/*
61*4882a593Smuzhiyun 	 * Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
62*4882a593Smuzhiyun 	 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
63*4882a593Smuzhiyun 	 * Ensuring these bits are 0 clears playback static on some HD Audio
64*4882a593Smuzhiyun 	 * codecs.
65*4882a593Smuzhiyun 	 * The PCI register TCSEL is defined in the Intel manuals.
66*4882a593Smuzhiyun 	 */
67*4882a593Smuzhiyun 	dev_dbg(bus->dev, "Clearing TCSEL\n");
68*4882a593Smuzhiyun 	skl_update_pci_byte(skl->pci, AZX_PCIREG_TCSEL, 0x07, 0);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
update_pci_dword(struct pci_dev * pci,unsigned int reg,u32 mask,u32 val)71*4882a593Smuzhiyun static void update_pci_dword(struct pci_dev *pci,
72*4882a593Smuzhiyun 			unsigned int reg, u32 mask, u32 val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	u32 data = 0;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	pci_read_config_dword(pci, reg, &data);
77*4882a593Smuzhiyun 	data &= ~mask;
78*4882a593Smuzhiyun 	data |= (val & mask);
79*4882a593Smuzhiyun 	pci_write_config_dword(pci, reg, data);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * skl_enable_miscbdcge - enable/dsiable CGCTL.MISCBDCGE bits
84*4882a593Smuzhiyun  *
85*4882a593Smuzhiyun  * @dev: device pointer
86*4882a593Smuzhiyun  * @enable: enable/disable flag
87*4882a593Smuzhiyun  */
skl_enable_miscbdcge(struct device * dev,bool enable)88*4882a593Smuzhiyun static void skl_enable_miscbdcge(struct device *dev, bool enable)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
91*4882a593Smuzhiyun 	u32 val;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	val = enable ? AZX_CGCTL_MISCBDCGE_MASK : 0;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	update_pci_dword(pci, AZX_PCIREG_CGCTL, AZX_CGCTL_MISCBDCGE_MASK, val);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /**
99*4882a593Smuzhiyun  * skl_clock_power_gating: Enable/Disable clock and power gating
100*4882a593Smuzhiyun  *
101*4882a593Smuzhiyun  * @dev: Device pointer
102*4882a593Smuzhiyun  * @enable: Enable/Disable flag
103*4882a593Smuzhiyun  */
skl_clock_power_gating(struct device * dev,bool enable)104*4882a593Smuzhiyun static void skl_clock_power_gating(struct device *dev, bool enable)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
107*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
108*4882a593Smuzhiyun 	u32 val;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Update PDCGE bit of CGCTL register */
111*4882a593Smuzhiyun 	val = enable ? AZX_CGCTL_ADSPDCGE : 0;
112*4882a593Smuzhiyun 	update_pci_dword(pci, AZX_PCIREG_CGCTL, AZX_CGCTL_ADSPDCGE, val);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Update L1SEN bit of EM2 register */
115*4882a593Smuzhiyun 	val = enable ? AZX_REG_VS_EM2_L1SEN : 0;
116*4882a593Smuzhiyun 	snd_hdac_chip_updatel(bus, VS_EM2, AZX_REG_VS_EM2_L1SEN, val);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Update ADSPPGD bit of PGCTL register */
119*4882a593Smuzhiyun 	val = enable ? 0 : AZX_PGCTL_ADSPPGD;
120*4882a593Smuzhiyun 	update_pci_dword(pci, AZX_PCIREG_PGCTL, AZX_PGCTL_ADSPPGD, val);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun  * While performing reset, controller may not come back properly causing
125*4882a593Smuzhiyun  * issues, so recommendation is to set CGCTL.MISCBDCGE to 0 then do reset
126*4882a593Smuzhiyun  * (init chip) and then again set CGCTL.MISCBDCGE to 1
127*4882a593Smuzhiyun  */
skl_init_chip(struct hdac_bus * bus,bool full_reset)128*4882a593Smuzhiyun static int skl_init_chip(struct hdac_bus *bus, bool full_reset)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun 	struct hdac_ext_link *hlink;
131*4882a593Smuzhiyun 	int ret;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	snd_hdac_set_codec_wakeup(bus, true);
134*4882a593Smuzhiyun 	skl_enable_miscbdcge(bus->dev, false);
135*4882a593Smuzhiyun 	ret = snd_hdac_bus_init_chip(bus, full_reset);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* Reset stream-to-link mapping */
138*4882a593Smuzhiyun 	list_for_each_entry(hlink, &bus->hlink_list, list)
139*4882a593Smuzhiyun 		writel(0, hlink->ml_addr + AZX_REG_ML_LOSIDV);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	skl_enable_miscbdcge(bus->dev, true);
142*4882a593Smuzhiyun 	snd_hdac_set_codec_wakeup(bus, false);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	return ret;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
skl_update_d0i3c(struct device * dev,bool enable)147*4882a593Smuzhiyun void skl_update_d0i3c(struct device *dev, bool enable)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
150*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
151*4882a593Smuzhiyun 	u8 reg;
152*4882a593Smuzhiyun 	int timeout = 50;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	reg = snd_hdac_chip_readb(bus, VS_D0I3C);
155*4882a593Smuzhiyun 	/* Do not write to D0I3C until command in progress bit is cleared */
156*4882a593Smuzhiyun 	while ((reg & AZX_REG_VS_D0I3C_CIP) && --timeout) {
157*4882a593Smuzhiyun 		udelay(10);
158*4882a593Smuzhiyun 		reg = snd_hdac_chip_readb(bus, VS_D0I3C);
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Highly unlikely. But if it happens, flag error explicitly */
162*4882a593Smuzhiyun 	if (!timeout) {
163*4882a593Smuzhiyun 		dev_err(bus->dev, "Before D0I3C update: D0I3C CIP timeout\n");
164*4882a593Smuzhiyun 		return;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (enable)
168*4882a593Smuzhiyun 		reg = reg | AZX_REG_VS_D0I3C_I3;
169*4882a593Smuzhiyun 	else
170*4882a593Smuzhiyun 		reg = reg & (~AZX_REG_VS_D0I3C_I3);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	snd_hdac_chip_writeb(bus, VS_D0I3C, reg);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	timeout = 50;
175*4882a593Smuzhiyun 	/* Wait for cmd in progress to be cleared before exiting the function */
176*4882a593Smuzhiyun 	reg = snd_hdac_chip_readb(bus, VS_D0I3C);
177*4882a593Smuzhiyun 	while ((reg & AZX_REG_VS_D0I3C_CIP) && --timeout) {
178*4882a593Smuzhiyun 		udelay(10);
179*4882a593Smuzhiyun 		reg = snd_hdac_chip_readb(bus, VS_D0I3C);
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* Highly unlikely. But if it happens, flag error explicitly */
183*4882a593Smuzhiyun 	if (!timeout) {
184*4882a593Smuzhiyun 		dev_err(bus->dev, "After D0I3C update: D0I3C CIP timeout\n");
185*4882a593Smuzhiyun 		return;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	dev_dbg(bus->dev, "D0I3C register = 0x%x\n",
189*4882a593Smuzhiyun 			snd_hdac_chip_readb(bus, VS_D0I3C));
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /**
193*4882a593Smuzhiyun  * skl_dum_set - set DUM bit in EM2 register
194*4882a593Smuzhiyun  * @bus: HD-audio core bus
195*4882a593Smuzhiyun  *
196*4882a593Smuzhiyun  * Addresses incorrect position reporting for capture streams.
197*4882a593Smuzhiyun  * Used on device power up.
198*4882a593Smuzhiyun  */
skl_dum_set(struct hdac_bus * bus)199*4882a593Smuzhiyun static void skl_dum_set(struct hdac_bus *bus)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	/* For the DUM bit to be set, CRST needs to be out of reset state */
202*4882a593Smuzhiyun 	if (!(snd_hdac_chip_readb(bus, GCTL) & AZX_GCTL_RESET)) {
203*4882a593Smuzhiyun 		skl_enable_miscbdcge(bus->dev, false);
204*4882a593Smuzhiyun 		snd_hdac_bus_exit_link_reset(bus);
205*4882a593Smuzhiyun 		skl_enable_miscbdcge(bus->dev, true);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	snd_hdac_chip_updatel(bus, VS_EM2, AZX_VS_EM2_DUM, AZX_VS_EM2_DUM);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* called from IRQ */
skl_stream_update(struct hdac_bus * bus,struct hdac_stream * hstr)212*4882a593Smuzhiyun static void skl_stream_update(struct hdac_bus *bus, struct hdac_stream *hstr)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	snd_pcm_period_elapsed(hstr->substream);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
skl_interrupt(int irq,void * dev_id)217*4882a593Smuzhiyun static irqreturn_t skl_interrupt(int irq, void *dev_id)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct hdac_bus *bus = dev_id;
220*4882a593Smuzhiyun 	u32 status;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (!pm_runtime_active(bus->dev))
223*4882a593Smuzhiyun 		return IRQ_NONE;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	spin_lock(&bus->reg_lock);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	status = snd_hdac_chip_readl(bus, INTSTS);
228*4882a593Smuzhiyun 	if (status == 0 || status == 0xffffffff) {
229*4882a593Smuzhiyun 		spin_unlock(&bus->reg_lock);
230*4882a593Smuzhiyun 		return IRQ_NONE;
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* clear rirb int */
234*4882a593Smuzhiyun 	status = snd_hdac_chip_readb(bus, RIRBSTS);
235*4882a593Smuzhiyun 	if (status & RIRB_INT_MASK) {
236*4882a593Smuzhiyun 		if (status & RIRB_INT_RESPONSE)
237*4882a593Smuzhiyun 			snd_hdac_bus_update_rirb(bus);
238*4882a593Smuzhiyun 		snd_hdac_chip_writeb(bus, RIRBSTS, RIRB_INT_MASK);
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	spin_unlock(&bus->reg_lock);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	return snd_hdac_chip_readl(bus, INTSTS) ? IRQ_WAKE_THREAD : IRQ_HANDLED;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
skl_threaded_handler(int irq,void * dev_id)246*4882a593Smuzhiyun static irqreturn_t skl_threaded_handler(int irq, void *dev_id)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	struct hdac_bus *bus = dev_id;
249*4882a593Smuzhiyun 	u32 status;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	status = snd_hdac_chip_readl(bus, INTSTS);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	snd_hdac_bus_handle_stream_irq(bus, status, skl_stream_update);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return IRQ_HANDLED;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
skl_acquire_irq(struct hdac_bus * bus,int do_disconnect)258*4882a593Smuzhiyun static int skl_acquire_irq(struct hdac_bus *bus, int do_disconnect)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
261*4882a593Smuzhiyun 	int ret;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	ret = request_threaded_irq(skl->pci->irq, skl_interrupt,
264*4882a593Smuzhiyun 			skl_threaded_handler,
265*4882a593Smuzhiyun 			IRQF_SHARED,
266*4882a593Smuzhiyun 			KBUILD_MODNAME, bus);
267*4882a593Smuzhiyun 	if (ret) {
268*4882a593Smuzhiyun 		dev_err(bus->dev,
269*4882a593Smuzhiyun 			"unable to grab IRQ %d, disabling device\n",
270*4882a593Smuzhiyun 			skl->pci->irq);
271*4882a593Smuzhiyun 		return ret;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	bus->irq = skl->pci->irq;
275*4882a593Smuzhiyun 	pci_intx(skl->pci, 1);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
skl_suspend_late(struct device * dev)280*4882a593Smuzhiyun static int skl_suspend_late(struct device *dev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
283*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
284*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return skl_suspend_late_dsp(skl);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #ifdef CONFIG_PM
_skl_suspend(struct hdac_bus * bus)290*4882a593Smuzhiyun static int _skl_suspend(struct hdac_bus *bus)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
293*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(bus->dev);
294*4882a593Smuzhiyun 	int ret;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	snd_hdac_ext_bus_link_power_down_all(bus);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	ret = skl_suspend_dsp(skl);
299*4882a593Smuzhiyun 	if (ret < 0)
300*4882a593Smuzhiyun 		return ret;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	snd_hdac_bus_stop_chip(bus);
303*4882a593Smuzhiyun 	update_pci_dword(pci, AZX_PCIREG_PGCTL,
304*4882a593Smuzhiyun 		AZX_PGCTL_LSRMD_MASK, AZX_PGCTL_LSRMD_MASK);
305*4882a593Smuzhiyun 	skl_enable_miscbdcge(bus->dev, false);
306*4882a593Smuzhiyun 	snd_hdac_bus_enter_link_reset(bus);
307*4882a593Smuzhiyun 	skl_enable_miscbdcge(bus->dev, true);
308*4882a593Smuzhiyun 	skl_cleanup_resources(skl);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
_skl_resume(struct hdac_bus * bus)313*4882a593Smuzhiyun static int _skl_resume(struct hdac_bus *bus)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	skl_init_pci(skl);
318*4882a593Smuzhiyun 	skl_dum_set(bus);
319*4882a593Smuzhiyun 	skl_init_chip(bus, true);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	return skl_resume_dsp(skl);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun #endif
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun  * power management
328*4882a593Smuzhiyun  */
skl_suspend(struct device * dev)329*4882a593Smuzhiyun static int skl_suspend(struct device *dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
332*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
333*4882a593Smuzhiyun 	struct skl_dev *skl  = bus_to_skl(bus);
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/*
337*4882a593Smuzhiyun 	 * Do not suspend if streams which are marked ignore suspend are
338*4882a593Smuzhiyun 	 * running, we need to save the state for these and continue
339*4882a593Smuzhiyun 	 */
340*4882a593Smuzhiyun 	if (skl->supend_active) {
341*4882a593Smuzhiyun 		/* turn off the links and stop the CORB/RIRB DMA if it is On */
342*4882a593Smuzhiyun 		snd_hdac_ext_bus_link_power_down_all(bus);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 		if (bus->cmd_dma_state)
345*4882a593Smuzhiyun 			snd_hdac_bus_stop_cmd_io(bus);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		enable_irq_wake(bus->irq);
348*4882a593Smuzhiyun 		pci_save_state(pci);
349*4882a593Smuzhiyun 	} else {
350*4882a593Smuzhiyun 		ret = _skl_suspend(bus);
351*4882a593Smuzhiyun 		if (ret < 0)
352*4882a593Smuzhiyun 			return ret;
353*4882a593Smuzhiyun 		skl->fw_loaded = false;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return 0;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
skl_resume(struct device * dev)359*4882a593Smuzhiyun static int skl_resume(struct device *dev)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
362*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
363*4882a593Smuzhiyun 	struct skl_dev *skl  = bus_to_skl(bus);
364*4882a593Smuzhiyun 	struct hdac_ext_link *hlink;
365*4882a593Smuzhiyun 	int ret;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * resume only when we are not in suspend active, otherwise need to
369*4882a593Smuzhiyun 	 * restore the device
370*4882a593Smuzhiyun 	 */
371*4882a593Smuzhiyun 	if (skl->supend_active) {
372*4882a593Smuzhiyun 		pci_restore_state(pci);
373*4882a593Smuzhiyun 		snd_hdac_ext_bus_link_power_up_all(bus);
374*4882a593Smuzhiyun 		disable_irq_wake(bus->irq);
375*4882a593Smuzhiyun 		/*
376*4882a593Smuzhiyun 		 * turn On the links which are On before active suspend
377*4882a593Smuzhiyun 		 * and start the CORB/RIRB DMA if On before
378*4882a593Smuzhiyun 		 * active suspend.
379*4882a593Smuzhiyun 		 */
380*4882a593Smuzhiyun 		list_for_each_entry(hlink, &bus->hlink_list, list) {
381*4882a593Smuzhiyun 			if (hlink->ref_count)
382*4882a593Smuzhiyun 				snd_hdac_ext_bus_link_power_up(hlink);
383*4882a593Smuzhiyun 		}
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		ret = 0;
386*4882a593Smuzhiyun 		if (bus->cmd_dma_state)
387*4882a593Smuzhiyun 			snd_hdac_bus_init_cmd_io(bus);
388*4882a593Smuzhiyun 	} else {
389*4882a593Smuzhiyun 		ret = _skl_resume(bus);
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 		/* turn off the links which are off before suspend */
392*4882a593Smuzhiyun 		list_for_each_entry(hlink, &bus->hlink_list, list) {
393*4882a593Smuzhiyun 			if (!hlink->ref_count)
394*4882a593Smuzhiyun 				snd_hdac_ext_bus_link_power_down(hlink);
395*4882a593Smuzhiyun 		}
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 		if (!bus->cmd_dma_state)
398*4882a593Smuzhiyun 			snd_hdac_bus_stop_cmd_io(bus);
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun #ifdef CONFIG_PM
skl_runtime_suspend(struct device * dev)406*4882a593Smuzhiyun static int skl_runtime_suspend(struct device *dev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
409*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	dev_dbg(bus->dev, "in %s\n", __func__);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return _skl_suspend(bus);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
skl_runtime_resume(struct device * dev)416*4882a593Smuzhiyun static int skl_runtime_resume(struct device *dev)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
419*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	dev_dbg(bus->dev, "in %s\n", __func__);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return _skl_resume(bus);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun #endif /* CONFIG_PM */
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const struct dev_pm_ops skl_pm = {
428*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(skl_suspend, skl_resume)
429*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(skl_runtime_suspend, skl_runtime_resume, NULL)
430*4882a593Smuzhiyun 	.suspend_late = skl_suspend_late,
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun  * destructor
435*4882a593Smuzhiyun  */
skl_free(struct hdac_bus * bus)436*4882a593Smuzhiyun static int skl_free(struct hdac_bus *bus)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct skl_dev *skl  = bus_to_skl(bus);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	skl->init_done = 0; /* to be sure */
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	snd_hdac_ext_stop_streams(bus);
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	if (bus->irq >= 0)
445*4882a593Smuzhiyun 		free_irq(bus->irq, (void *)bus);
446*4882a593Smuzhiyun 	snd_hdac_bus_free_stream_pages(bus);
447*4882a593Smuzhiyun 	snd_hdac_stream_free_all(bus);
448*4882a593Smuzhiyun 	snd_hdac_link_free_all(bus);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	if (bus->remap_addr)
451*4882a593Smuzhiyun 		iounmap(bus->remap_addr);
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	pci_release_regions(skl->pci);
454*4882a593Smuzhiyun 	pci_disable_device(skl->pci);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	snd_hdac_ext_bus_exit(bus);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI)) {
459*4882a593Smuzhiyun 		snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
460*4882a593Smuzhiyun 		snd_hdac_i915_exit(bus);
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	return 0;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun  * For each ssp there are 3 clocks (mclk/sclk/sclkfs).
468*4882a593Smuzhiyun  * e.g. for ssp0, clocks will be named as
469*4882a593Smuzhiyun  *      "ssp0_mclk", "ssp0_sclk", "ssp0_sclkfs"
470*4882a593Smuzhiyun  * So for skl+, there are 6 ssps, so 18 clocks will be created.
471*4882a593Smuzhiyun  */
472*4882a593Smuzhiyun static struct skl_ssp_clk skl_ssp_clks[] = {
473*4882a593Smuzhiyun 	{.name = "ssp0_mclk"}, {.name = "ssp1_mclk"}, {.name = "ssp2_mclk"},
474*4882a593Smuzhiyun 	{.name = "ssp3_mclk"}, {.name = "ssp4_mclk"}, {.name = "ssp5_mclk"},
475*4882a593Smuzhiyun 	{.name = "ssp0_sclk"}, {.name = "ssp1_sclk"}, {.name = "ssp2_sclk"},
476*4882a593Smuzhiyun 	{.name = "ssp3_sclk"}, {.name = "ssp4_sclk"}, {.name = "ssp5_sclk"},
477*4882a593Smuzhiyun 	{.name = "ssp0_sclkfs"}, {.name = "ssp1_sclkfs"},
478*4882a593Smuzhiyun 						{.name = "ssp2_sclkfs"},
479*4882a593Smuzhiyun 	{.name = "ssp3_sclkfs"}, {.name = "ssp4_sclkfs"},
480*4882a593Smuzhiyun 						{.name = "ssp5_sclkfs"},
481*4882a593Smuzhiyun };
482*4882a593Smuzhiyun 
skl_find_hda_machine(struct skl_dev * skl,struct snd_soc_acpi_mach * machines)483*4882a593Smuzhiyun static struct snd_soc_acpi_mach *skl_find_hda_machine(struct skl_dev *skl,
484*4882a593Smuzhiyun 					struct snd_soc_acpi_mach *machines)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct snd_soc_acpi_mach *mach;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* point to common table */
489*4882a593Smuzhiyun 	mach = snd_soc_acpi_intel_hda_machines;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* all entries in the machine table use the same firmware */
492*4882a593Smuzhiyun 	mach->fw_filename = machines->fw_filename;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return mach;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
skl_find_machine(struct skl_dev * skl,void * driver_data)497*4882a593Smuzhiyun static int skl_find_machine(struct skl_dev *skl, void *driver_data)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct hdac_bus *bus = skl_to_bus(skl);
500*4882a593Smuzhiyun 	struct snd_soc_acpi_mach *mach = driver_data;
501*4882a593Smuzhiyun 	struct skl_machine_pdata *pdata;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	mach = snd_soc_acpi_find_machine(mach);
504*4882a593Smuzhiyun 	if (!mach) {
505*4882a593Smuzhiyun 		dev_dbg(bus->dev, "No matching I2S machine driver found\n");
506*4882a593Smuzhiyun 		mach = skl_find_hda_machine(skl, driver_data);
507*4882a593Smuzhiyun 		if (!mach) {
508*4882a593Smuzhiyun 			dev_err(bus->dev, "No matching machine driver found\n");
509*4882a593Smuzhiyun 			return -ENODEV;
510*4882a593Smuzhiyun 		}
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	skl->mach = mach;
514*4882a593Smuzhiyun 	skl->fw_name = mach->fw_filename;
515*4882a593Smuzhiyun 	pdata = mach->pdata;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (pdata) {
518*4882a593Smuzhiyun 		skl->use_tplg_pcm = pdata->use_tplg_pcm;
519*4882a593Smuzhiyun 		mach->mach_params.dmic_num =
520*4882a593Smuzhiyun 			intel_nhlt_get_dmic_geo(&skl->pci->dev,
521*4882a593Smuzhiyun 						skl->nhlt);
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
skl_machine_device_register(struct skl_dev * skl)527*4882a593Smuzhiyun static int skl_machine_device_register(struct skl_dev *skl)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	struct snd_soc_acpi_mach *mach = skl->mach;
530*4882a593Smuzhiyun 	struct hdac_bus *bus = skl_to_bus(skl);
531*4882a593Smuzhiyun 	struct platform_device *pdev;
532*4882a593Smuzhiyun 	int ret;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	pdev = platform_device_alloc(mach->drv_name, -1);
535*4882a593Smuzhiyun 	if (pdev == NULL) {
536*4882a593Smuzhiyun 		dev_err(bus->dev, "platform device alloc failed\n");
537*4882a593Smuzhiyun 		return -EIO;
538*4882a593Smuzhiyun 	}
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	mach->mach_params.platform = dev_name(bus->dev);
541*4882a593Smuzhiyun 	mach->mach_params.codec_mask = bus->codec_mask;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	ret = platform_device_add_data(pdev, (const void *)mach, sizeof(*mach));
544*4882a593Smuzhiyun 	if (ret) {
545*4882a593Smuzhiyun 		dev_err(bus->dev, "failed to add machine device platform data\n");
546*4882a593Smuzhiyun 		platform_device_put(pdev);
547*4882a593Smuzhiyun 		return ret;
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	ret = platform_device_add(pdev);
551*4882a593Smuzhiyun 	if (ret) {
552*4882a593Smuzhiyun 		dev_err(bus->dev, "failed to add machine device\n");
553*4882a593Smuzhiyun 		platform_device_put(pdev);
554*4882a593Smuzhiyun 		return -EIO;
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	skl->i2s_dev = pdev;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return 0;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
skl_machine_device_unregister(struct skl_dev * skl)563*4882a593Smuzhiyun static void skl_machine_device_unregister(struct skl_dev *skl)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	if (skl->i2s_dev)
566*4882a593Smuzhiyun 		platform_device_unregister(skl->i2s_dev);
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun 
skl_dmic_device_register(struct skl_dev * skl)569*4882a593Smuzhiyun static int skl_dmic_device_register(struct skl_dev *skl)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct hdac_bus *bus = skl_to_bus(skl);
572*4882a593Smuzhiyun 	struct platform_device *pdev;
573*4882a593Smuzhiyun 	int ret;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	/* SKL has one dmic port, so allocate dmic device for this */
576*4882a593Smuzhiyun 	pdev = platform_device_alloc("dmic-codec", -1);
577*4882a593Smuzhiyun 	if (!pdev) {
578*4882a593Smuzhiyun 		dev_err(bus->dev, "failed to allocate dmic device\n");
579*4882a593Smuzhiyun 		return -ENOMEM;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	ret = platform_device_add(pdev);
583*4882a593Smuzhiyun 	if (ret) {
584*4882a593Smuzhiyun 		dev_err(bus->dev, "failed to add dmic device: %d\n", ret);
585*4882a593Smuzhiyun 		platform_device_put(pdev);
586*4882a593Smuzhiyun 		return ret;
587*4882a593Smuzhiyun 	}
588*4882a593Smuzhiyun 	skl->dmic_dev = pdev;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	return 0;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun 
skl_dmic_device_unregister(struct skl_dev * skl)593*4882a593Smuzhiyun static void skl_dmic_device_unregister(struct skl_dev *skl)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	if (skl->dmic_dev)
596*4882a593Smuzhiyun 		platform_device_unregister(skl->dmic_dev);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun static struct skl_clk_parent_src skl_clk_src[] = {
600*4882a593Smuzhiyun 	{ .clk_id = SKL_XTAL, .name = "xtal" },
601*4882a593Smuzhiyun 	{ .clk_id = SKL_CARDINAL, .name = "cardinal", .rate = 24576000 },
602*4882a593Smuzhiyun 	{ .clk_id = SKL_PLL, .name = "pll", .rate = 96000000 },
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
skl_get_parent_clk(u8 clk_id)605*4882a593Smuzhiyun struct skl_clk_parent_src *skl_get_parent_clk(u8 clk_id)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	unsigned int i;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(skl_clk_src); i++) {
610*4882a593Smuzhiyun 		if (skl_clk_src[i].clk_id == clk_id)
611*4882a593Smuzhiyun 			return &skl_clk_src[i];
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	return NULL;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
init_skl_xtal_rate(int pci_id)617*4882a593Smuzhiyun static void init_skl_xtal_rate(int pci_id)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	switch (pci_id) {
620*4882a593Smuzhiyun 	case 0x9d70:
621*4882a593Smuzhiyun 	case 0x9d71:
622*4882a593Smuzhiyun 		skl_clk_src[0].rate = 24000000;
623*4882a593Smuzhiyun 		return;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	default:
626*4882a593Smuzhiyun 		skl_clk_src[0].rate = 19200000;
627*4882a593Smuzhiyun 		return;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
skl_clock_device_register(struct skl_dev * skl)631*4882a593Smuzhiyun static int skl_clock_device_register(struct skl_dev *skl)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct platform_device_info pdevinfo = {NULL};
634*4882a593Smuzhiyun 	struct skl_clk_pdata *clk_pdata;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	if (!skl->nhlt)
637*4882a593Smuzhiyun 		return 0;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	clk_pdata = devm_kzalloc(&skl->pci->dev, sizeof(*clk_pdata),
640*4882a593Smuzhiyun 							GFP_KERNEL);
641*4882a593Smuzhiyun 	if (!clk_pdata)
642*4882a593Smuzhiyun 		return -ENOMEM;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	init_skl_xtal_rate(skl->pci->device);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	clk_pdata->parent_clks = skl_clk_src;
647*4882a593Smuzhiyun 	clk_pdata->ssp_clks = skl_ssp_clks;
648*4882a593Smuzhiyun 	clk_pdata->num_clks = ARRAY_SIZE(skl_ssp_clks);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* Query NHLT to fill the rates and parent */
651*4882a593Smuzhiyun 	skl_get_clks(skl, clk_pdata->ssp_clks);
652*4882a593Smuzhiyun 	clk_pdata->pvt_data = skl;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	/* Register Platform device */
655*4882a593Smuzhiyun 	pdevinfo.parent = &skl->pci->dev;
656*4882a593Smuzhiyun 	pdevinfo.id = -1;
657*4882a593Smuzhiyun 	pdevinfo.name = "skl-ssp-clk";
658*4882a593Smuzhiyun 	pdevinfo.data = clk_pdata;
659*4882a593Smuzhiyun 	pdevinfo.size_data = sizeof(*clk_pdata);
660*4882a593Smuzhiyun 	skl->clk_dev = platform_device_register_full(&pdevinfo);
661*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(skl->clk_dev);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
skl_clock_device_unregister(struct skl_dev * skl)664*4882a593Smuzhiyun static void skl_clock_device_unregister(struct skl_dev *skl)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	if (skl->clk_dev)
667*4882a593Smuzhiyun 		platform_device_unregister(skl->clk_dev);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC)
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun #define IDISP_INTEL_VENDOR_ID	0x80860000
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun  * load the legacy codec driver
676*4882a593Smuzhiyun  */
load_codec_module(struct hda_codec * codec)677*4882a593Smuzhiyun static void load_codec_module(struct hda_codec *codec)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun #ifdef MODULE
680*4882a593Smuzhiyun 	char modalias[MODULE_NAME_LEN];
681*4882a593Smuzhiyun 	const char *mod = NULL;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	snd_hdac_codec_modalias(&codec->core, modalias, sizeof(modalias));
684*4882a593Smuzhiyun 	mod = modalias;
685*4882a593Smuzhiyun 	dev_dbg(&codec->core.dev, "loading %s codec module\n", mod);
686*4882a593Smuzhiyun 	request_module(mod);
687*4882a593Smuzhiyun #endif
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun #endif /* CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC */
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun  * Probe the given codec address
694*4882a593Smuzhiyun  */
probe_codec(struct hdac_bus * bus,int addr)695*4882a593Smuzhiyun static int probe_codec(struct hdac_bus *bus, int addr)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
698*4882a593Smuzhiyun 		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
699*4882a593Smuzhiyun 	unsigned int res = -1;
700*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
701*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC)
702*4882a593Smuzhiyun 	struct hdac_hda_priv *hda_codec;
703*4882a593Smuzhiyun 	int err;
704*4882a593Smuzhiyun #endif
705*4882a593Smuzhiyun 	struct hdac_device *hdev;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	mutex_lock(&bus->cmd_mutex);
708*4882a593Smuzhiyun 	snd_hdac_bus_send_cmd(bus, cmd);
709*4882a593Smuzhiyun 	snd_hdac_bus_get_response(bus, addr, &res);
710*4882a593Smuzhiyun 	mutex_unlock(&bus->cmd_mutex);
711*4882a593Smuzhiyun 	if (res == -1)
712*4882a593Smuzhiyun 		return -EIO;
713*4882a593Smuzhiyun 	dev_dbg(bus->dev, "codec #%d probed OK: %x\n", addr, res);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC)
716*4882a593Smuzhiyun 	hda_codec = devm_kzalloc(&skl->pci->dev, sizeof(*hda_codec),
717*4882a593Smuzhiyun 				 GFP_KERNEL);
718*4882a593Smuzhiyun 	if (!hda_codec)
719*4882a593Smuzhiyun 		return -ENOMEM;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	hda_codec->codec.bus = skl_to_hbus(skl);
722*4882a593Smuzhiyun 	hdev = &hda_codec->codec.core;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	err = snd_hdac_ext_bus_device_init(bus, addr, hdev, HDA_DEV_ASOC);
725*4882a593Smuzhiyun 	if (err < 0)
726*4882a593Smuzhiyun 		return err;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	/* use legacy bus only for HDA codecs, idisp uses ext bus */
729*4882a593Smuzhiyun 	if ((res & 0xFFFF0000) != IDISP_INTEL_VENDOR_ID) {
730*4882a593Smuzhiyun 		hdev->type = HDA_DEV_LEGACY;
731*4882a593Smuzhiyun 		load_codec_module(&hda_codec->codec);
732*4882a593Smuzhiyun 	}
733*4882a593Smuzhiyun 	return 0;
734*4882a593Smuzhiyun #else
735*4882a593Smuzhiyun 	hdev = devm_kzalloc(&skl->pci->dev, sizeof(*hdev), GFP_KERNEL);
736*4882a593Smuzhiyun 	if (!hdev)
737*4882a593Smuzhiyun 		return -ENOMEM;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 	return snd_hdac_ext_bus_device_init(bus, addr, hdev, HDA_DEV_ASOC);
740*4882a593Smuzhiyun #endif /* CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC */
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun /* Codec initialization */
skl_codec_create(struct hdac_bus * bus)744*4882a593Smuzhiyun static void skl_codec_create(struct hdac_bus *bus)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun 	int c, max_slots;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	max_slots = HDA_MAX_CODECS;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	/* First try to probe all given codec slots */
751*4882a593Smuzhiyun 	for (c = 0; c < max_slots; c++) {
752*4882a593Smuzhiyun 		if ((bus->codec_mask & (1 << c))) {
753*4882a593Smuzhiyun 			if (probe_codec(bus, c) < 0) {
754*4882a593Smuzhiyun 				/*
755*4882a593Smuzhiyun 				 * Some BIOSen give you wrong codec addresses
756*4882a593Smuzhiyun 				 * that don't exist
757*4882a593Smuzhiyun 				 */
758*4882a593Smuzhiyun 				dev_warn(bus->dev,
759*4882a593Smuzhiyun 					 "Codec #%d probe error; disabling it...\n", c);
760*4882a593Smuzhiyun 				bus->codec_mask &= ~(1 << c);
761*4882a593Smuzhiyun 				/*
762*4882a593Smuzhiyun 				 * More badly, accessing to a non-existing
763*4882a593Smuzhiyun 				 * codec often screws up the controller bus,
764*4882a593Smuzhiyun 				 * and disturbs the further communications.
765*4882a593Smuzhiyun 				 * Thus if an error occurs during probing,
766*4882a593Smuzhiyun 				 * better to reset the controller bus to get
767*4882a593Smuzhiyun 				 * back to the sanity state.
768*4882a593Smuzhiyun 				 */
769*4882a593Smuzhiyun 				snd_hdac_bus_stop_chip(bus);
770*4882a593Smuzhiyun 				skl_init_chip(bus, true);
771*4882a593Smuzhiyun 			}
772*4882a593Smuzhiyun 		}
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
skl_i915_init(struct hdac_bus * bus)776*4882a593Smuzhiyun static int skl_i915_init(struct hdac_bus *bus)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	int err;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/*
781*4882a593Smuzhiyun 	 * The HDMI codec is in GPU so we need to ensure that it is powered
782*4882a593Smuzhiyun 	 * up and ready for probe
783*4882a593Smuzhiyun 	 */
784*4882a593Smuzhiyun 	err = snd_hdac_i915_init(bus);
785*4882a593Smuzhiyun 	if (err < 0)
786*4882a593Smuzhiyun 		return err;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, true);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
skl_probe_work(struct work_struct * work)793*4882a593Smuzhiyun static void skl_probe_work(struct work_struct *work)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	struct skl_dev *skl = container_of(work, struct skl_dev, probe_work);
796*4882a593Smuzhiyun 	struct hdac_bus *bus = skl_to_bus(skl);
797*4882a593Smuzhiyun 	struct hdac_ext_link *hlink;
798*4882a593Smuzhiyun 	int err;
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI)) {
801*4882a593Smuzhiyun 		err = skl_i915_init(bus);
802*4882a593Smuzhiyun 		if (err < 0)
803*4882a593Smuzhiyun 			return;
804*4882a593Smuzhiyun 	}
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	skl_init_pci(skl);
807*4882a593Smuzhiyun 	skl_dum_set(bus);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	err = skl_init_chip(bus, true);
810*4882a593Smuzhiyun 	if (err < 0) {
811*4882a593Smuzhiyun 		dev_err(bus->dev, "Init chip failed with err: %d\n", err);
812*4882a593Smuzhiyun 		goto out_err;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	/* codec detection */
816*4882a593Smuzhiyun 	if (!bus->codec_mask)
817*4882a593Smuzhiyun 		dev_info(bus->dev, "no hda codecs found!\n");
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* create codec instances */
820*4882a593Smuzhiyun 	skl_codec_create(bus);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* register platform dai and controls */
823*4882a593Smuzhiyun 	err = skl_platform_register(bus->dev);
824*4882a593Smuzhiyun 	if (err < 0) {
825*4882a593Smuzhiyun 		dev_err(bus->dev, "platform register failed: %d\n", err);
826*4882a593Smuzhiyun 		goto out_err;
827*4882a593Smuzhiyun 	}
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	err = skl_machine_device_register(skl);
830*4882a593Smuzhiyun 	if (err < 0) {
831*4882a593Smuzhiyun 		dev_err(bus->dev, "machine register failed: %d\n", err);
832*4882a593Smuzhiyun 		goto out_err;
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	/*
836*4882a593Smuzhiyun 	 * we are done probing so decrement link counts
837*4882a593Smuzhiyun 	 */
838*4882a593Smuzhiyun 	list_for_each_entry(hlink, &bus->hlink_list, list)
839*4882a593Smuzhiyun 		snd_hdac_ext_bus_link_put(bus, hlink);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI))
842*4882a593Smuzhiyun 		snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	/* configure PM */
845*4882a593Smuzhiyun 	pm_runtime_put_noidle(bus->dev);
846*4882a593Smuzhiyun 	pm_runtime_allow(bus->dev);
847*4882a593Smuzhiyun 	skl->init_done = 1;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	return;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun out_err:
852*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_SND_SOC_HDAC_HDMI))
853*4882a593Smuzhiyun 		snd_hdac_display_power(bus, HDA_CODEC_IDX_CONTROLLER, false);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun /*
857*4882a593Smuzhiyun  * constructor
858*4882a593Smuzhiyun  */
skl_create(struct pci_dev * pci,struct skl_dev ** rskl)859*4882a593Smuzhiyun static int skl_create(struct pci_dev *pci,
860*4882a593Smuzhiyun 		      struct skl_dev **rskl)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	struct hdac_ext_bus_ops *ext_ops = NULL;
863*4882a593Smuzhiyun 	struct skl_dev *skl;
864*4882a593Smuzhiyun 	struct hdac_bus *bus;
865*4882a593Smuzhiyun 	struct hda_bus *hbus;
866*4882a593Smuzhiyun 	int err;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	*rskl = NULL;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	err = pci_enable_device(pci);
871*4882a593Smuzhiyun 	if (err < 0)
872*4882a593Smuzhiyun 		return err;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	skl = devm_kzalloc(&pci->dev, sizeof(*skl), GFP_KERNEL);
875*4882a593Smuzhiyun 	if (!skl) {
876*4882a593Smuzhiyun 		pci_disable_device(pci);
877*4882a593Smuzhiyun 		return -ENOMEM;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	hbus = skl_to_hbus(skl);
881*4882a593Smuzhiyun 	bus = skl_to_bus(skl);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	INIT_LIST_HEAD(&skl->ppl_list);
884*4882a593Smuzhiyun 	INIT_LIST_HEAD(&skl->bind_list);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC)
887*4882a593Smuzhiyun 	ext_ops = snd_soc_hdac_hda_get_ops();
888*4882a593Smuzhiyun #endif
889*4882a593Smuzhiyun 	snd_hdac_ext_bus_init(bus, &pci->dev, NULL, ext_ops);
890*4882a593Smuzhiyun 	bus->use_posbuf = 1;
891*4882a593Smuzhiyun 	skl->pci = pci;
892*4882a593Smuzhiyun 	INIT_WORK(&skl->probe_work, skl_probe_work);
893*4882a593Smuzhiyun 	bus->bdl_pos_adj = 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	mutex_init(&hbus->prepare_mutex);
896*4882a593Smuzhiyun 	hbus->pci = pci;
897*4882a593Smuzhiyun 	hbus->mixer_assigned = -1;
898*4882a593Smuzhiyun 	hbus->modelname = "sklbus";
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	*rskl = skl;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun 
skl_first_init(struct hdac_bus * bus)905*4882a593Smuzhiyun static int skl_first_init(struct hdac_bus *bus)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
908*4882a593Smuzhiyun 	struct pci_dev *pci = skl->pci;
909*4882a593Smuzhiyun 	int err;
910*4882a593Smuzhiyun 	unsigned short gcap;
911*4882a593Smuzhiyun 	int cp_streams, pb_streams, start_idx;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	err = pci_request_regions(pci, "Skylake HD audio");
914*4882a593Smuzhiyun 	if (err < 0)
915*4882a593Smuzhiyun 		return err;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	bus->addr = pci_resource_start(pci, 0);
918*4882a593Smuzhiyun 	bus->remap_addr = pci_ioremap_bar(pci, 0);
919*4882a593Smuzhiyun 	if (bus->remap_addr == NULL) {
920*4882a593Smuzhiyun 		dev_err(bus->dev, "ioremap error\n");
921*4882a593Smuzhiyun 		return -ENXIO;
922*4882a593Smuzhiyun 	}
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	snd_hdac_bus_parse_capabilities(bus);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* check if PPCAP exists */
927*4882a593Smuzhiyun 	if (!bus->ppcap) {
928*4882a593Smuzhiyun 		dev_err(bus->dev, "bus ppcap not set, HDAudio or DSP not present?\n");
929*4882a593Smuzhiyun 		return -ENODEV;
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	if (skl_acquire_irq(bus, 0) < 0)
933*4882a593Smuzhiyun 		return -EBUSY;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	pci_set_master(pci);
936*4882a593Smuzhiyun 	synchronize_irq(bus->irq);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	gcap = snd_hdac_chip_readw(bus, GCAP);
939*4882a593Smuzhiyun 	dev_dbg(bus->dev, "chipset global capabilities = 0x%x\n", gcap);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	/* read number of streams from GCAP register */
942*4882a593Smuzhiyun 	cp_streams = (gcap >> 8) & 0x0f;
943*4882a593Smuzhiyun 	pb_streams = (gcap >> 12) & 0x0f;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (!pb_streams && !cp_streams) {
946*4882a593Smuzhiyun 		dev_err(bus->dev, "no streams found in GCAP definitions?\n");
947*4882a593Smuzhiyun 		return -EIO;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	bus->num_streams = cp_streams + pb_streams;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* allow 64bit DMA address if supported by H/W */
953*4882a593Smuzhiyun 	if (!dma_set_mask(bus->dev, DMA_BIT_MASK(64))) {
954*4882a593Smuzhiyun 		dma_set_coherent_mask(bus->dev, DMA_BIT_MASK(64));
955*4882a593Smuzhiyun 	} else {
956*4882a593Smuzhiyun 		dma_set_mask(bus->dev, DMA_BIT_MASK(32));
957*4882a593Smuzhiyun 		dma_set_coherent_mask(bus->dev, DMA_BIT_MASK(32));
958*4882a593Smuzhiyun 	}
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	/* initialize streams */
961*4882a593Smuzhiyun 	snd_hdac_ext_stream_init_all
962*4882a593Smuzhiyun 		(bus, 0, cp_streams, SNDRV_PCM_STREAM_CAPTURE);
963*4882a593Smuzhiyun 	start_idx = cp_streams;
964*4882a593Smuzhiyun 	snd_hdac_ext_stream_init_all
965*4882a593Smuzhiyun 		(bus, start_idx, pb_streams, SNDRV_PCM_STREAM_PLAYBACK);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	err = snd_hdac_bus_alloc_stream_pages(bus);
968*4882a593Smuzhiyun 	if (err < 0)
969*4882a593Smuzhiyun 		return err;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	return 0;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun 
skl_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)974*4882a593Smuzhiyun static int skl_probe(struct pci_dev *pci,
975*4882a593Smuzhiyun 		     const struct pci_device_id *pci_id)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	struct skl_dev *skl;
978*4882a593Smuzhiyun 	struct hdac_bus *bus = NULL;
979*4882a593Smuzhiyun 	int err;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	switch (skl_pci_binding) {
982*4882a593Smuzhiyun 	case SND_SKL_PCI_BIND_AUTO:
983*4882a593Smuzhiyun 		err = snd_intel_dsp_driver_probe(pci);
984*4882a593Smuzhiyun 		if (err != SND_INTEL_DSP_DRIVER_ANY &&
985*4882a593Smuzhiyun 		    err != SND_INTEL_DSP_DRIVER_SST)
986*4882a593Smuzhiyun 			return -ENODEV;
987*4882a593Smuzhiyun 		break;
988*4882a593Smuzhiyun 	case SND_SKL_PCI_BIND_LEGACY:
989*4882a593Smuzhiyun 		dev_info(&pci->dev, "Module parameter forced binding with HDAudio legacy, aborting probe\n");
990*4882a593Smuzhiyun 		return -ENODEV;
991*4882a593Smuzhiyun 	case SND_SKL_PCI_BIND_ASOC:
992*4882a593Smuzhiyun 		dev_info(&pci->dev, "Module parameter forced binding with SKL driver, bypassed detection logic\n");
993*4882a593Smuzhiyun 		break;
994*4882a593Smuzhiyun 	default:
995*4882a593Smuzhiyun 		dev_err(&pci->dev, "invalid value for skl_pci_binding module parameter, ignored\n");
996*4882a593Smuzhiyun 		break;
997*4882a593Smuzhiyun 	}
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/* we use ext core ops, so provide NULL for ops here */
1000*4882a593Smuzhiyun 	err = skl_create(pci, &skl);
1001*4882a593Smuzhiyun 	if (err < 0)
1002*4882a593Smuzhiyun 		return err;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	bus = skl_to_bus(skl);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	err = skl_first_init(bus);
1007*4882a593Smuzhiyun 	if (err < 0) {
1008*4882a593Smuzhiyun 		dev_err(bus->dev, "skl_first_init failed with err: %d\n", err);
1009*4882a593Smuzhiyun 		goto out_free;
1010*4882a593Smuzhiyun 	}
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	skl->pci_id = pci->device;
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	device_disable_async_suspend(bus->dev);
1015*4882a593Smuzhiyun 
1016*4882a593Smuzhiyun 	skl->nhlt = intel_nhlt_init(bus->dev);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	if (skl->nhlt == NULL) {
1019*4882a593Smuzhiyun #if !IS_ENABLED(CONFIG_SND_SOC_INTEL_SKYLAKE_HDAUDIO_CODEC)
1020*4882a593Smuzhiyun 		dev_err(bus->dev, "no nhlt info found\n");
1021*4882a593Smuzhiyun 		err = -ENODEV;
1022*4882a593Smuzhiyun 		goto out_free;
1023*4882a593Smuzhiyun #else
1024*4882a593Smuzhiyun 		dev_warn(bus->dev, "no nhlt info found, continuing to try to enable HDAudio codec\n");
1025*4882a593Smuzhiyun #endif
1026*4882a593Smuzhiyun 	} else {
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 		err = skl_nhlt_create_sysfs(skl);
1029*4882a593Smuzhiyun 		if (err < 0) {
1030*4882a593Smuzhiyun 			dev_err(bus->dev, "skl_nhlt_create_sysfs failed with err: %d\n", err);
1031*4882a593Smuzhiyun 			goto out_nhlt_free;
1032*4882a593Smuzhiyun 		}
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		skl_nhlt_update_topology_bin(skl);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 		/* create device for dsp clk */
1037*4882a593Smuzhiyun 		err = skl_clock_device_register(skl);
1038*4882a593Smuzhiyun 		if (err < 0) {
1039*4882a593Smuzhiyun 			dev_err(bus->dev, "skl_clock_device_register failed with err: %d\n", err);
1040*4882a593Smuzhiyun 			goto out_clk_free;
1041*4882a593Smuzhiyun 		}
1042*4882a593Smuzhiyun 	}
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	pci_set_drvdata(skl->pci, bus);
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	err = skl_find_machine(skl, (void *)pci_id->driver_data);
1048*4882a593Smuzhiyun 	if (err < 0) {
1049*4882a593Smuzhiyun 		dev_err(bus->dev, "skl_find_machine failed with err: %d\n", err);
1050*4882a593Smuzhiyun 		goto out_nhlt_free;
1051*4882a593Smuzhiyun 	}
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	err = skl_init_dsp(skl);
1054*4882a593Smuzhiyun 	if (err < 0) {
1055*4882a593Smuzhiyun 		dev_dbg(bus->dev, "error failed to register dsp\n");
1056*4882a593Smuzhiyun 		goto out_nhlt_free;
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 	skl->enable_miscbdcge = skl_enable_miscbdcge;
1059*4882a593Smuzhiyun 	skl->clock_power_gating = skl_clock_power_gating;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (bus->mlcap)
1062*4882a593Smuzhiyun 		snd_hdac_ext_bus_get_ml_capabilities(bus);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	/* create device for soc dmic */
1065*4882a593Smuzhiyun 	err = skl_dmic_device_register(skl);
1066*4882a593Smuzhiyun 	if (err < 0) {
1067*4882a593Smuzhiyun 		dev_err(bus->dev, "skl_dmic_device_register failed with err: %d\n", err);
1068*4882a593Smuzhiyun 		goto out_dsp_free;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	schedule_work(&skl->probe_work);
1072*4882a593Smuzhiyun 
1073*4882a593Smuzhiyun 	return 0;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun out_dsp_free:
1076*4882a593Smuzhiyun 	skl_free_dsp(skl);
1077*4882a593Smuzhiyun out_clk_free:
1078*4882a593Smuzhiyun 	skl_clock_device_unregister(skl);
1079*4882a593Smuzhiyun out_nhlt_free:
1080*4882a593Smuzhiyun 	if (skl->nhlt)
1081*4882a593Smuzhiyun 		intel_nhlt_free(skl->nhlt);
1082*4882a593Smuzhiyun out_free:
1083*4882a593Smuzhiyun 	skl_free(bus);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	return err;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
skl_shutdown(struct pci_dev * pci)1088*4882a593Smuzhiyun static void skl_shutdown(struct pci_dev *pci)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
1091*4882a593Smuzhiyun 	struct hdac_stream *s;
1092*4882a593Smuzhiyun 	struct hdac_ext_stream *stream;
1093*4882a593Smuzhiyun 	struct skl_dev *skl;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	if (!bus)
1096*4882a593Smuzhiyun 		return;
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	skl = bus_to_skl(bus);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	if (!skl->init_done)
1101*4882a593Smuzhiyun 		return;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	snd_hdac_ext_stop_streams(bus);
1104*4882a593Smuzhiyun 	list_for_each_entry(s, &bus->stream_list, list) {
1105*4882a593Smuzhiyun 		stream = stream_to_hdac_ext_stream(s);
1106*4882a593Smuzhiyun 		snd_hdac_ext_stream_decouple(bus, stream, false);
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	snd_hdac_bus_stop_chip(bus);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
skl_remove(struct pci_dev * pci)1112*4882a593Smuzhiyun static void skl_remove(struct pci_dev *pci)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun 	struct hdac_bus *bus = pci_get_drvdata(pci);
1115*4882a593Smuzhiyun 	struct skl_dev *skl = bus_to_skl(bus);
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	cancel_work_sync(&skl->probe_work);
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	pm_runtime_get_noresume(&pci->dev);
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	/* codec removal, invoke bus_device_remove */
1122*4882a593Smuzhiyun 	snd_hdac_ext_bus_device_remove(bus);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	skl_platform_unregister(&pci->dev);
1125*4882a593Smuzhiyun 	skl_free_dsp(skl);
1126*4882a593Smuzhiyun 	skl_machine_device_unregister(skl);
1127*4882a593Smuzhiyun 	skl_dmic_device_unregister(skl);
1128*4882a593Smuzhiyun 	skl_clock_device_unregister(skl);
1129*4882a593Smuzhiyun 	skl_nhlt_remove_sysfs(skl);
1130*4882a593Smuzhiyun 	if (skl->nhlt)
1131*4882a593Smuzhiyun 		intel_nhlt_free(skl->nhlt);
1132*4882a593Smuzhiyun 	skl_free(bus);
1133*4882a593Smuzhiyun 	dev_set_drvdata(&pci->dev, NULL);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun /* PCI IDs */
1137*4882a593Smuzhiyun static const struct pci_device_id skl_ids[] = {
1138*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_SKL)
1139*4882a593Smuzhiyun 	/* Sunrise Point-LP */
1140*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x9d70),
1141*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_skl_machines},
1142*4882a593Smuzhiyun #endif
1143*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_APL)
1144*4882a593Smuzhiyun 	/* BXT-P */
1145*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x5a98),
1146*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_bxt_machines},
1147*4882a593Smuzhiyun #endif
1148*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_KBL)
1149*4882a593Smuzhiyun 	/* KBL */
1150*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x9D71),
1151*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_kbl_machines},
1152*4882a593Smuzhiyun #endif
1153*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_GLK)
1154*4882a593Smuzhiyun 	/* GLK */
1155*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x3198),
1156*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_glk_machines},
1157*4882a593Smuzhiyun #endif
1158*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_CNL)
1159*4882a593Smuzhiyun 	/* CNL */
1160*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x9dc8),
1161*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_cnl_machines},
1162*4882a593Smuzhiyun #endif
1163*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_CFL)
1164*4882a593Smuzhiyun 	/* CFL */
1165*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0xa348),
1166*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_cnl_machines},
1167*4882a593Smuzhiyun #endif
1168*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_CML_LP)
1169*4882a593Smuzhiyun 	/* CML-LP */
1170*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x02c8),
1171*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_cnl_machines},
1172*4882a593Smuzhiyun #endif
1173*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_SOC_INTEL_CML_H)
1174*4882a593Smuzhiyun 	/* CML-H */
1175*4882a593Smuzhiyun 	{ PCI_DEVICE(0x8086, 0x06c8),
1176*4882a593Smuzhiyun 		.driver_data = (unsigned long)&snd_soc_acpi_intel_cnl_machines},
1177*4882a593Smuzhiyun #endif
1178*4882a593Smuzhiyun 	{ 0, }
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, skl_ids);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun /* pci_driver definition */
1183*4882a593Smuzhiyun static struct pci_driver skl_driver = {
1184*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
1185*4882a593Smuzhiyun 	.id_table = skl_ids,
1186*4882a593Smuzhiyun 	.probe = skl_probe,
1187*4882a593Smuzhiyun 	.remove = skl_remove,
1188*4882a593Smuzhiyun 	.shutdown = skl_shutdown,
1189*4882a593Smuzhiyun 	.driver = {
1190*4882a593Smuzhiyun 		.pm = &skl_pm,
1191*4882a593Smuzhiyun 	},
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun module_pci_driver(skl_driver);
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1196*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Skylake ASoC HDA driver");
1197