1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * skl-pcm.c -ASoC HDA Platform driver file implementing PCM functionality
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014-2015 Intel Corp
6*4882a593Smuzhiyun * Author: Jeeja KP <jeeja.kp@intel.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <sound/pcm_params.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include "skl.h"
19*4882a593Smuzhiyun #include "skl-topology.h"
20*4882a593Smuzhiyun #include "skl-sst-dsp.h"
21*4882a593Smuzhiyun #include "skl-sst-ipc.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define HDA_MONO 1
24*4882a593Smuzhiyun #define HDA_STEREO 2
25*4882a593Smuzhiyun #define HDA_QUAD 4
26*4882a593Smuzhiyun #define HDA_MAX 8
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static const struct snd_pcm_hardware azx_pcm_hw = {
29*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
30*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
31*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
32*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
33*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
34*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME |
35*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START |
36*4882a593Smuzhiyun SNDRV_PCM_INFO_HAS_WALL_CLOCK | /* legacy */
37*4882a593Smuzhiyun SNDRV_PCM_INFO_HAS_LINK_ATIME |
38*4882a593Smuzhiyun SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
39*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
40*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE |
41*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE,
42*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 |
43*4882a593Smuzhiyun SNDRV_PCM_RATE_8000,
44*4882a593Smuzhiyun .rate_min = 8000,
45*4882a593Smuzhiyun .rate_max = 48000,
46*4882a593Smuzhiyun .channels_min = 1,
47*4882a593Smuzhiyun .channels_max = 8,
48*4882a593Smuzhiyun .buffer_bytes_max = AZX_MAX_BUF_SIZE,
49*4882a593Smuzhiyun .period_bytes_min = 128,
50*4882a593Smuzhiyun .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
51*4882a593Smuzhiyun .periods_min = 2,
52*4882a593Smuzhiyun .periods_max = AZX_MAX_FRAG,
53*4882a593Smuzhiyun .fifo_size = 0,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun static inline
get_hdac_ext_stream(struct snd_pcm_substream * substream)57*4882a593Smuzhiyun struct hdac_ext_stream *get_hdac_ext_stream(struct snd_pcm_substream *substream)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun return substream->runtime->private_data;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
get_bus_ctx(struct snd_pcm_substream * substream)62*4882a593Smuzhiyun static struct hdac_bus *get_bus_ctx(struct snd_pcm_substream *substream)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
65*4882a593Smuzhiyun struct hdac_stream *hstream = hdac_stream(stream);
66*4882a593Smuzhiyun struct hdac_bus *bus = hstream->bus;
67*4882a593Smuzhiyun return bus;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
skl_substream_alloc_pages(struct hdac_bus * bus,struct snd_pcm_substream * substream,size_t size)70*4882a593Smuzhiyun static int skl_substream_alloc_pages(struct hdac_bus *bus,
71*4882a593Smuzhiyun struct snd_pcm_substream *substream,
72*4882a593Smuzhiyun size_t size)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun hdac_stream(stream)->bufsize = 0;
77*4882a593Smuzhiyun hdac_stream(stream)->period_bytes = 0;
78*4882a593Smuzhiyun hdac_stream(stream)->format_val = 0;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun return 0;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
skl_set_pcm_constrains(struct hdac_bus * bus,struct snd_pcm_runtime * runtime)83*4882a593Smuzhiyun static void skl_set_pcm_constrains(struct hdac_bus *bus,
84*4882a593Smuzhiyun struct snd_pcm_runtime *runtime)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* avoid wrap-around with wall-clock */
89*4882a593Smuzhiyun snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
90*4882a593Smuzhiyun 20, 178000000);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
skl_get_host_stream_type(struct hdac_bus * bus)93*4882a593Smuzhiyun static enum hdac_ext_stream_type skl_get_host_stream_type(struct hdac_bus *bus)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun if (bus->ppcap)
96*4882a593Smuzhiyun return HDAC_EXT_STREAM_TYPE_HOST;
97*4882a593Smuzhiyun else
98*4882a593Smuzhiyun return HDAC_EXT_STREAM_TYPE_COUPLED;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * check if the stream opened is marked as ignore_suspend by machine, if so
103*4882a593Smuzhiyun * then enable suspend_active refcount
104*4882a593Smuzhiyun *
105*4882a593Smuzhiyun * The count supend_active does not need lock as it is used in open/close
106*4882a593Smuzhiyun * and suspend context
107*4882a593Smuzhiyun */
skl_set_suspend_active(struct snd_pcm_substream * substream,struct snd_soc_dai * dai,bool enable)108*4882a593Smuzhiyun static void skl_set_suspend_active(struct snd_pcm_substream *substream,
109*4882a593Smuzhiyun struct snd_soc_dai *dai, bool enable)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
112*4882a593Smuzhiyun struct snd_soc_dapm_widget *w;
113*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun w = snd_soc_dai_get_widget(dai, substream->stream);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (w->ignore_suspend && enable)
118*4882a593Smuzhiyun skl->supend_active++;
119*4882a593Smuzhiyun else if (w->ignore_suspend && !enable)
120*4882a593Smuzhiyun skl->supend_active--;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
skl_pcm_host_dma_prepare(struct device * dev,struct skl_pipe_params * params)123*4882a593Smuzhiyun int skl_pcm_host_dma_prepare(struct device *dev, struct skl_pipe_params *params)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dev);
126*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
127*4882a593Smuzhiyun unsigned int format_val;
128*4882a593Smuzhiyun struct hdac_stream *hstream;
129*4882a593Smuzhiyun struct hdac_ext_stream *stream;
130*4882a593Smuzhiyun int err;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun hstream = snd_hdac_get_stream(bus, params->stream,
133*4882a593Smuzhiyun params->host_dma_id + 1);
134*4882a593Smuzhiyun if (!hstream)
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun stream = stream_to_hdac_ext_stream(hstream);
138*4882a593Smuzhiyun snd_hdac_ext_stream_decouple(bus, stream, true);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun format_val = snd_hdac_calc_stream_format(params->s_freq,
141*4882a593Smuzhiyun params->ch, params->format, params->host_bps, 0);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun dev_dbg(dev, "format_val=%d, rate=%d, ch=%d, format=%d\n",
144*4882a593Smuzhiyun format_val, params->s_freq, params->ch, params->format);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun snd_hdac_stream_reset(hdac_stream(stream));
147*4882a593Smuzhiyun err = snd_hdac_stream_set_params(hdac_stream(stream), format_val);
148*4882a593Smuzhiyun if (err < 0)
149*4882a593Smuzhiyun return err;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * The recommended SDxFMT programming sequence for BXT
153*4882a593Smuzhiyun * platforms is to couple the stream before writing the format
154*4882a593Smuzhiyun */
155*4882a593Smuzhiyun if (IS_BXT(skl->pci)) {
156*4882a593Smuzhiyun snd_hdac_ext_stream_decouple(bus, stream, false);
157*4882a593Smuzhiyun err = snd_hdac_stream_setup(hdac_stream(stream));
158*4882a593Smuzhiyun snd_hdac_ext_stream_decouple(bus, stream, true);
159*4882a593Smuzhiyun } else {
160*4882a593Smuzhiyun err = snd_hdac_stream_setup(hdac_stream(stream));
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (err < 0)
164*4882a593Smuzhiyun return err;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun hdac_stream(stream)->prepared = 1;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
skl_pcm_link_dma_prepare(struct device * dev,struct skl_pipe_params * params)171*4882a593Smuzhiyun int skl_pcm_link_dma_prepare(struct device *dev, struct skl_pipe_params *params)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dev);
174*4882a593Smuzhiyun unsigned int format_val;
175*4882a593Smuzhiyun struct hdac_stream *hstream;
176*4882a593Smuzhiyun struct hdac_ext_stream *stream;
177*4882a593Smuzhiyun struct hdac_ext_link *link;
178*4882a593Smuzhiyun unsigned char stream_tag;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun hstream = snd_hdac_get_stream(bus, params->stream,
181*4882a593Smuzhiyun params->link_dma_id + 1);
182*4882a593Smuzhiyun if (!hstream)
183*4882a593Smuzhiyun return -EINVAL;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun stream = stream_to_hdac_ext_stream(hstream);
186*4882a593Smuzhiyun snd_hdac_ext_stream_decouple(bus, stream, true);
187*4882a593Smuzhiyun format_val = snd_hdac_calc_stream_format(params->s_freq, params->ch,
188*4882a593Smuzhiyun params->format, params->link_bps, 0);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun dev_dbg(dev, "format_val=%d, rate=%d, ch=%d, format=%d\n",
191*4882a593Smuzhiyun format_val, params->s_freq, params->ch, params->format);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun snd_hdac_ext_link_stream_reset(stream);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun snd_hdac_ext_link_stream_setup(stream, format_val);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun stream_tag = hstream->stream_tag;
198*4882a593Smuzhiyun if (stream->hstream.direction == SNDRV_PCM_STREAM_PLAYBACK) {
199*4882a593Smuzhiyun list_for_each_entry(link, &bus->hlink_list, list) {
200*4882a593Smuzhiyun if (link->index == params->link_index)
201*4882a593Smuzhiyun snd_hdac_ext_link_set_stream_id(link,
202*4882a593Smuzhiyun stream_tag);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun stream->link_prepared = 1;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
skl_pcm_open(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)211*4882a593Smuzhiyun static int skl_pcm_open(struct snd_pcm_substream *substream,
212*4882a593Smuzhiyun struct snd_soc_dai *dai)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
215*4882a593Smuzhiyun struct hdac_ext_stream *stream;
216*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
217*4882a593Smuzhiyun struct skl_dma_params *dma_params;
218*4882a593Smuzhiyun struct skl_dev *skl = get_skl_ctx(dai->dev);
219*4882a593Smuzhiyun struct skl_module_cfg *mconfig;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun stream = snd_hdac_ext_stream_assign(bus, substream,
224*4882a593Smuzhiyun skl_get_host_stream_type(bus));
225*4882a593Smuzhiyun if (stream == NULL)
226*4882a593Smuzhiyun return -EBUSY;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun skl_set_pcm_constrains(bus, runtime);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /*
231*4882a593Smuzhiyun * disable WALLCLOCK timestamps for capture streams
232*4882a593Smuzhiyun * until we figure out how to handle digital inputs
233*4882a593Smuzhiyun */
234*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
235*4882a593Smuzhiyun runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK; /* legacy */
236*4882a593Smuzhiyun runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_LINK_ATIME;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun runtime->private_data = stream;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun dma_params = kzalloc(sizeof(*dma_params), GFP_KERNEL);
242*4882a593Smuzhiyun if (!dma_params)
243*4882a593Smuzhiyun return -ENOMEM;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun dma_params->stream_tag = hdac_stream(stream)->stream_tag;
246*4882a593Smuzhiyun snd_soc_dai_set_dma_data(dai, substream, dma_params);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun dev_dbg(dai->dev, "stream tag set in dma params=%d\n",
249*4882a593Smuzhiyun dma_params->stream_tag);
250*4882a593Smuzhiyun skl_set_suspend_active(substream, dai, true);
251*4882a593Smuzhiyun snd_pcm_set_sync(substream);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
254*4882a593Smuzhiyun if (!mconfig)
255*4882a593Smuzhiyun return -EINVAL;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun skl_tplg_d0i3_get(skl, mconfig->d0i3_caps);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
skl_pcm_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)262*4882a593Smuzhiyun static int skl_pcm_prepare(struct snd_pcm_substream *substream,
263*4882a593Smuzhiyun struct snd_soc_dai *dai)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct skl_dev *skl = get_skl_ctx(dai->dev);
266*4882a593Smuzhiyun struct skl_module_cfg *mconfig;
267*4882a593Smuzhiyun int ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun * In case of XRUN recovery or in the case when the application
275*4882a593Smuzhiyun * calls prepare another time, reset the FW pipe to clean state
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun if (mconfig &&
278*4882a593Smuzhiyun (substream->runtime->status->state == SNDRV_PCM_STATE_XRUN ||
279*4882a593Smuzhiyun mconfig->pipe->state == SKL_PIPE_CREATED ||
280*4882a593Smuzhiyun mconfig->pipe->state == SKL_PIPE_PAUSED)) {
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ret = skl_reset_pipe(skl, mconfig->pipe);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (ret < 0)
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun ret = skl_pcm_host_dma_prepare(dai->dev,
288*4882a593Smuzhiyun mconfig->pipe->p_params);
289*4882a593Smuzhiyun if (ret < 0)
290*4882a593Smuzhiyun return ret;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
skl_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)296*4882a593Smuzhiyun static int skl_pcm_hw_params(struct snd_pcm_substream *substream,
297*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
298*4882a593Smuzhiyun struct snd_soc_dai *dai)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
301*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
302*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
303*4882a593Smuzhiyun struct skl_pipe_params p_params = {0};
304*4882a593Smuzhiyun struct skl_module_cfg *m_cfg;
305*4882a593Smuzhiyun int ret, dma_id;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
308*4882a593Smuzhiyun ret = skl_substream_alloc_pages(bus, substream,
309*4882a593Smuzhiyun params_buffer_bytes(params));
310*4882a593Smuzhiyun if (ret < 0)
311*4882a593Smuzhiyun return ret;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun dev_dbg(dai->dev, "format_val, rate=%d, ch=%d, format=%d\n",
314*4882a593Smuzhiyun runtime->rate, runtime->channels, runtime->format);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun dma_id = hdac_stream(stream)->stream_tag - 1;
317*4882a593Smuzhiyun dev_dbg(dai->dev, "dma_id=%d\n", dma_id);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun p_params.s_fmt = snd_pcm_format_width(params_format(params));
320*4882a593Smuzhiyun p_params.ch = params_channels(params);
321*4882a593Smuzhiyun p_params.s_freq = params_rate(params);
322*4882a593Smuzhiyun p_params.host_dma_id = dma_id;
323*4882a593Smuzhiyun p_params.stream = substream->stream;
324*4882a593Smuzhiyun p_params.format = params_format(params);
325*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
326*4882a593Smuzhiyun p_params.host_bps = dai->driver->playback.sig_bits;
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun p_params.host_bps = dai->driver->capture.sig_bits;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun m_cfg = skl_tplg_fe_get_cpr_module(dai, p_params.stream);
332*4882a593Smuzhiyun if (m_cfg)
333*4882a593Smuzhiyun skl_tplg_update_pipe_params(dai->dev, m_cfg, &p_params);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
skl_pcm_close(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)338*4882a593Smuzhiyun static void skl_pcm_close(struct snd_pcm_substream *substream,
339*4882a593Smuzhiyun struct snd_soc_dai *dai)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
342*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
343*4882a593Smuzhiyun struct skl_dma_params *dma_params = NULL;
344*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
345*4882a593Smuzhiyun struct skl_module_cfg *mconfig;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun snd_hdac_ext_stream_release(stream, skl_get_host_stream_type(bus));
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun dma_params = snd_soc_dai_get_dma_data(dai, substream);
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * now we should set this to NULL as we are freeing by the
354*4882a593Smuzhiyun * dma_params
355*4882a593Smuzhiyun */
356*4882a593Smuzhiyun snd_soc_dai_set_dma_data(dai, substream, NULL);
357*4882a593Smuzhiyun skl_set_suspend_active(substream, dai, false);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /*
360*4882a593Smuzhiyun * check if close is for "Reference Pin" and set back the
361*4882a593Smuzhiyun * CGCTL.MISCBDCGE if disabled by driver
362*4882a593Smuzhiyun */
363*4882a593Smuzhiyun if (!strncmp(dai->name, "Reference Pin", 13) &&
364*4882a593Smuzhiyun skl->miscbdcg_disabled) {
365*4882a593Smuzhiyun skl->enable_miscbdcge(dai->dev, true);
366*4882a593Smuzhiyun skl->miscbdcg_disabled = false;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
370*4882a593Smuzhiyun if (mconfig)
371*4882a593Smuzhiyun skl_tplg_d0i3_put(skl, mconfig->d0i3_caps);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun kfree(dma_params);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
skl_pcm_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)376*4882a593Smuzhiyun static int skl_pcm_hw_free(struct snd_pcm_substream *substream,
377*4882a593Smuzhiyun struct snd_soc_dai *dai)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
380*4882a593Smuzhiyun struct skl_dev *skl = get_skl_ctx(dai->dev);
381*4882a593Smuzhiyun struct skl_module_cfg *mconfig;
382*4882a593Smuzhiyun int ret;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (mconfig) {
389*4882a593Smuzhiyun ret = skl_reset_pipe(skl, mconfig->pipe);
390*4882a593Smuzhiyun if (ret < 0)
391*4882a593Smuzhiyun dev_err(dai->dev, "%s:Reset failed ret =%d",
392*4882a593Smuzhiyun __func__, ret);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun snd_hdac_stream_cleanup(hdac_stream(stream));
396*4882a593Smuzhiyun hdac_stream(stream)->prepared = 0;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
skl_be_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)401*4882a593Smuzhiyun static int skl_be_hw_params(struct snd_pcm_substream *substream,
402*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
403*4882a593Smuzhiyun struct snd_soc_dai *dai)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun struct skl_pipe_params p_params = {0};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun p_params.s_fmt = snd_pcm_format_width(params_format(params));
408*4882a593Smuzhiyun p_params.ch = params_channels(params);
409*4882a593Smuzhiyun p_params.s_freq = params_rate(params);
410*4882a593Smuzhiyun p_params.stream = substream->stream;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return skl_tplg_be_update_params(dai, &p_params);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
skl_decoupled_trigger(struct snd_pcm_substream * substream,int cmd)415*4882a593Smuzhiyun static int skl_decoupled_trigger(struct snd_pcm_substream *substream,
416*4882a593Smuzhiyun int cmd)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct hdac_bus *bus = get_bus_ctx(substream);
419*4882a593Smuzhiyun struct hdac_ext_stream *stream;
420*4882a593Smuzhiyun int start;
421*4882a593Smuzhiyun unsigned long cookie;
422*4882a593Smuzhiyun struct hdac_stream *hstr;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun stream = get_hdac_ext_stream(substream);
425*4882a593Smuzhiyun hstr = hdac_stream(stream);
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (!hstr->prepared)
428*4882a593Smuzhiyun return -EPIPE;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun switch (cmd) {
431*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
432*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
433*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
434*4882a593Smuzhiyun start = 1;
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
438*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
439*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
440*4882a593Smuzhiyun start = 0;
441*4882a593Smuzhiyun break;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun default:
444*4882a593Smuzhiyun return -EINVAL;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun spin_lock_irqsave(&bus->reg_lock, cookie);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (start) {
450*4882a593Smuzhiyun snd_hdac_stream_start(hdac_stream(stream), true);
451*4882a593Smuzhiyun snd_hdac_stream_timecounter_init(hstr, 0);
452*4882a593Smuzhiyun } else {
453*4882a593Smuzhiyun snd_hdac_stream_stop(hdac_stream(stream));
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->reg_lock, cookie);
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
skl_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)461*4882a593Smuzhiyun static int skl_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
462*4882a593Smuzhiyun struct snd_soc_dai *dai)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun struct skl_dev *skl = get_skl_ctx(dai->dev);
465*4882a593Smuzhiyun struct skl_module_cfg *mconfig;
466*4882a593Smuzhiyun struct hdac_bus *bus = get_bus_ctx(substream);
467*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
468*4882a593Smuzhiyun struct snd_soc_dapm_widget *w;
469*4882a593Smuzhiyun int ret;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun mconfig = skl_tplg_fe_get_cpr_module(dai, substream->stream);
472*4882a593Smuzhiyun if (!mconfig)
473*4882a593Smuzhiyun return -EIO;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun w = snd_soc_dai_get_widget(dai, substream->stream);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun switch (cmd) {
478*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
479*4882a593Smuzhiyun if (!w->ignore_suspend) {
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * enable DMA Resume enable bit for the stream, set the
482*4882a593Smuzhiyun * dpib & lpib position to resume before starting the
483*4882a593Smuzhiyun * DMA
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun snd_hdac_ext_stream_drsm_enable(bus, true,
486*4882a593Smuzhiyun hdac_stream(stream)->index);
487*4882a593Smuzhiyun snd_hdac_ext_stream_set_dpibr(bus, stream,
488*4882a593Smuzhiyun stream->lpib);
489*4882a593Smuzhiyun snd_hdac_ext_stream_set_lpib(stream, stream->lpib);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun fallthrough;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
494*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun * Start HOST DMA and Start FE Pipe.This is to make sure that
497*4882a593Smuzhiyun * there are no underrun/overrun in the case when the FE
498*4882a593Smuzhiyun * pipeline is started but there is a delay in starting the
499*4882a593Smuzhiyun * DMA channel on the host.
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun ret = skl_decoupled_trigger(substream, cmd);
502*4882a593Smuzhiyun if (ret < 0)
503*4882a593Smuzhiyun return ret;
504*4882a593Smuzhiyun return skl_run_pipe(skl, mconfig->pipe);
505*4882a593Smuzhiyun break;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
508*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
509*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun * Stop FE Pipe first and stop DMA. This is to make sure that
512*4882a593Smuzhiyun * there are no underrun/overrun in the case if there is a delay
513*4882a593Smuzhiyun * between the two operations.
514*4882a593Smuzhiyun */
515*4882a593Smuzhiyun ret = skl_stop_pipe(skl, mconfig->pipe);
516*4882a593Smuzhiyun if (ret < 0)
517*4882a593Smuzhiyun return ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun ret = skl_decoupled_trigger(substream, cmd);
520*4882a593Smuzhiyun if ((cmd == SNDRV_PCM_TRIGGER_SUSPEND) && !w->ignore_suspend) {
521*4882a593Smuzhiyun /* save the dpib and lpib positions */
522*4882a593Smuzhiyun stream->dpib = readl(bus->remap_addr +
523*4882a593Smuzhiyun AZX_REG_VS_SDXDPIB_XBASE +
524*4882a593Smuzhiyun (AZX_REG_VS_SDXDPIB_XINTERVAL *
525*4882a593Smuzhiyun hdac_stream(stream)->index));
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun stream->lpib = snd_hdac_stream_get_pos_lpib(
528*4882a593Smuzhiyun hdac_stream(stream));
529*4882a593Smuzhiyun snd_hdac_ext_stream_decouple(bus, stream, false);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun break;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun default:
534*4882a593Smuzhiyun return -EINVAL;
535*4882a593Smuzhiyun }
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return 0;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun
skl_link_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)541*4882a593Smuzhiyun static int skl_link_hw_params(struct snd_pcm_substream *substream,
542*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
543*4882a593Smuzhiyun struct snd_soc_dai *dai)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
546*4882a593Smuzhiyun struct hdac_ext_stream *link_dev;
547*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
548*4882a593Smuzhiyun struct snd_soc_dai *codec_dai = asoc_rtd_to_codec(rtd, 0);
549*4882a593Smuzhiyun struct skl_pipe_params p_params = {0};
550*4882a593Smuzhiyun struct hdac_ext_link *link;
551*4882a593Smuzhiyun int stream_tag;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun link_dev = snd_hdac_ext_stream_assign(bus, substream,
554*4882a593Smuzhiyun HDAC_EXT_STREAM_TYPE_LINK);
555*4882a593Smuzhiyun if (!link_dev)
556*4882a593Smuzhiyun return -EBUSY;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun snd_soc_dai_set_dma_data(dai, substream, (void *)link_dev);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun link = snd_hdac_ext_bus_get_link(bus, codec_dai->component->name);
561*4882a593Smuzhiyun if (!link)
562*4882a593Smuzhiyun return -EINVAL;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun stream_tag = hdac_stream(link_dev)->stream_tag;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* set the stream tag in the codec dai dma params */
567*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
568*4882a593Smuzhiyun snd_soc_dai_set_tdm_slot(codec_dai, stream_tag, 0, 0, 0);
569*4882a593Smuzhiyun else
570*4882a593Smuzhiyun snd_soc_dai_set_tdm_slot(codec_dai, 0, stream_tag, 0, 0);
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun p_params.s_fmt = snd_pcm_format_width(params_format(params));
573*4882a593Smuzhiyun p_params.ch = params_channels(params);
574*4882a593Smuzhiyun p_params.s_freq = params_rate(params);
575*4882a593Smuzhiyun p_params.stream = substream->stream;
576*4882a593Smuzhiyun p_params.link_dma_id = stream_tag - 1;
577*4882a593Smuzhiyun p_params.link_index = link->index;
578*4882a593Smuzhiyun p_params.format = params_format(params);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
581*4882a593Smuzhiyun p_params.link_bps = codec_dai->driver->playback.sig_bits;
582*4882a593Smuzhiyun else
583*4882a593Smuzhiyun p_params.link_bps = codec_dai->driver->capture.sig_bits;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun return skl_tplg_be_update_params(dai, &p_params);
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
skl_link_pcm_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)588*4882a593Smuzhiyun static int skl_link_pcm_prepare(struct snd_pcm_substream *substream,
589*4882a593Smuzhiyun struct snd_soc_dai *dai)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun struct skl_dev *skl = get_skl_ctx(dai->dev);
592*4882a593Smuzhiyun struct skl_module_cfg *mconfig = NULL;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* In case of XRUN recovery, reset the FW pipe to clean state */
595*4882a593Smuzhiyun mconfig = skl_tplg_be_get_cpr_module(dai, substream->stream);
596*4882a593Smuzhiyun if (mconfig && !mconfig->pipe->passthru &&
597*4882a593Smuzhiyun (substream->runtime->status->state == SNDRV_PCM_STATE_XRUN))
598*4882a593Smuzhiyun skl_reset_pipe(skl, mconfig->pipe);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun return 0;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
skl_link_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)603*4882a593Smuzhiyun static int skl_link_pcm_trigger(struct snd_pcm_substream *substream,
604*4882a593Smuzhiyun int cmd, struct snd_soc_dai *dai)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct hdac_ext_stream *link_dev =
607*4882a593Smuzhiyun snd_soc_dai_get_dma_data(dai, substream);
608*4882a593Smuzhiyun struct hdac_bus *bus = get_bus_ctx(substream);
609*4882a593Smuzhiyun struct hdac_ext_stream *stream = get_hdac_ext_stream(substream);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun dev_dbg(dai->dev, "In %s cmd=%d\n", __func__, cmd);
612*4882a593Smuzhiyun switch (cmd) {
613*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
614*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
615*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
616*4882a593Smuzhiyun snd_hdac_ext_link_stream_start(link_dev);
617*4882a593Smuzhiyun break;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
620*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
621*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
622*4882a593Smuzhiyun snd_hdac_ext_link_stream_clear(link_dev);
623*4882a593Smuzhiyun if (cmd == SNDRV_PCM_TRIGGER_SUSPEND)
624*4882a593Smuzhiyun snd_hdac_ext_stream_decouple(bus, stream, false);
625*4882a593Smuzhiyun break;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun default:
628*4882a593Smuzhiyun return -EINVAL;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
skl_link_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)633*4882a593Smuzhiyun static int skl_link_hw_free(struct snd_pcm_substream *substream,
634*4882a593Smuzhiyun struct snd_soc_dai *dai)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
637*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
638*4882a593Smuzhiyun struct hdac_ext_stream *link_dev =
639*4882a593Smuzhiyun snd_soc_dai_get_dma_data(dai, substream);
640*4882a593Smuzhiyun struct hdac_ext_link *link;
641*4882a593Smuzhiyun unsigned char stream_tag;
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun dev_dbg(dai->dev, "%s: %s\n", __func__, dai->name);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun link_dev->link_prepared = 0;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun link = snd_hdac_ext_bus_get_link(bus, asoc_rtd_to_codec(rtd, 0)->component->name);
648*4882a593Smuzhiyun if (!link)
649*4882a593Smuzhiyun return -EINVAL;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
652*4882a593Smuzhiyun stream_tag = hdac_stream(link_dev)->stream_tag;
653*4882a593Smuzhiyun snd_hdac_ext_link_clear_stream_id(link, stream_tag);
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun snd_hdac_ext_stream_release(link_dev, HDAC_EXT_STREAM_TYPE_LINK);
657*4882a593Smuzhiyun return 0;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun static const struct snd_soc_dai_ops skl_pcm_dai_ops = {
661*4882a593Smuzhiyun .startup = skl_pcm_open,
662*4882a593Smuzhiyun .shutdown = skl_pcm_close,
663*4882a593Smuzhiyun .prepare = skl_pcm_prepare,
664*4882a593Smuzhiyun .hw_params = skl_pcm_hw_params,
665*4882a593Smuzhiyun .hw_free = skl_pcm_hw_free,
666*4882a593Smuzhiyun .trigger = skl_pcm_trigger,
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun static const struct snd_soc_dai_ops skl_dmic_dai_ops = {
670*4882a593Smuzhiyun .hw_params = skl_be_hw_params,
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun static const struct snd_soc_dai_ops skl_be_ssp_dai_ops = {
674*4882a593Smuzhiyun .hw_params = skl_be_hw_params,
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun static const struct snd_soc_dai_ops skl_link_dai_ops = {
678*4882a593Smuzhiyun .prepare = skl_link_pcm_prepare,
679*4882a593Smuzhiyun .hw_params = skl_link_hw_params,
680*4882a593Smuzhiyun .hw_free = skl_link_hw_free,
681*4882a593Smuzhiyun .trigger = skl_link_pcm_trigger,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun static struct snd_soc_dai_driver skl_fe_dai[] = {
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun .name = "System Pin",
687*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
688*4882a593Smuzhiyun .playback = {
689*4882a593Smuzhiyun .stream_name = "System Playback",
690*4882a593Smuzhiyun .channels_min = HDA_MONO,
691*4882a593Smuzhiyun .channels_max = HDA_STEREO,
692*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_8000,
693*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
694*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
695*4882a593Smuzhiyun .sig_bits = 32,
696*4882a593Smuzhiyun },
697*4882a593Smuzhiyun .capture = {
698*4882a593Smuzhiyun .stream_name = "System Capture",
699*4882a593Smuzhiyun .channels_min = HDA_MONO,
700*4882a593Smuzhiyun .channels_max = HDA_STEREO,
701*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
702*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
703*4882a593Smuzhiyun .sig_bits = 32,
704*4882a593Smuzhiyun },
705*4882a593Smuzhiyun },
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun .name = "System Pin2",
708*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
709*4882a593Smuzhiyun .playback = {
710*4882a593Smuzhiyun .stream_name = "Headset Playback",
711*4882a593Smuzhiyun .channels_min = HDA_MONO,
712*4882a593Smuzhiyun .channels_max = HDA_STEREO,
713*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 |
714*4882a593Smuzhiyun SNDRV_PCM_RATE_8000,
715*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
716*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
717*4882a593Smuzhiyun },
718*4882a593Smuzhiyun },
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun .name = "Echoref Pin",
721*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
722*4882a593Smuzhiyun .capture = {
723*4882a593Smuzhiyun .stream_name = "Echoreference Capture",
724*4882a593Smuzhiyun .channels_min = HDA_STEREO,
725*4882a593Smuzhiyun .channels_max = HDA_STEREO,
726*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000 |
727*4882a593Smuzhiyun SNDRV_PCM_RATE_8000,
728*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE |
729*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
730*4882a593Smuzhiyun },
731*4882a593Smuzhiyun },
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun .name = "Reference Pin",
734*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
735*4882a593Smuzhiyun .capture = {
736*4882a593Smuzhiyun .stream_name = "Reference Capture",
737*4882a593Smuzhiyun .channels_min = HDA_MONO,
738*4882a593Smuzhiyun .channels_max = HDA_QUAD,
739*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
740*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
741*4882a593Smuzhiyun .sig_bits = 32,
742*4882a593Smuzhiyun },
743*4882a593Smuzhiyun },
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun .name = "Deepbuffer Pin",
746*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
747*4882a593Smuzhiyun .playback = {
748*4882a593Smuzhiyun .stream_name = "Deepbuffer Playback",
749*4882a593Smuzhiyun .channels_min = HDA_STEREO,
750*4882a593Smuzhiyun .channels_max = HDA_STEREO,
751*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
752*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
753*4882a593Smuzhiyun .sig_bits = 32,
754*4882a593Smuzhiyun },
755*4882a593Smuzhiyun },
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun .name = "LowLatency Pin",
758*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
759*4882a593Smuzhiyun .playback = {
760*4882a593Smuzhiyun .stream_name = "Low Latency Playback",
761*4882a593Smuzhiyun .channels_min = HDA_STEREO,
762*4882a593Smuzhiyun .channels_max = HDA_STEREO,
763*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
764*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
765*4882a593Smuzhiyun .sig_bits = 32,
766*4882a593Smuzhiyun },
767*4882a593Smuzhiyun },
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun .name = "DMIC Pin",
770*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
771*4882a593Smuzhiyun .capture = {
772*4882a593Smuzhiyun .stream_name = "DMIC Capture",
773*4882a593Smuzhiyun .channels_min = HDA_MONO,
774*4882a593Smuzhiyun .channels_max = HDA_QUAD,
775*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
776*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
777*4882a593Smuzhiyun .sig_bits = 32,
778*4882a593Smuzhiyun },
779*4882a593Smuzhiyun },
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun .name = "HDMI1 Pin",
782*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
783*4882a593Smuzhiyun .playback = {
784*4882a593Smuzhiyun .stream_name = "HDMI1 Playback",
785*4882a593Smuzhiyun .channels_min = HDA_STEREO,
786*4882a593Smuzhiyun .channels_max = 8,
787*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
788*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
789*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
790*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
791*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
792*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
793*4882a593Smuzhiyun .sig_bits = 32,
794*4882a593Smuzhiyun },
795*4882a593Smuzhiyun },
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun .name = "HDMI2 Pin",
798*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
799*4882a593Smuzhiyun .playback = {
800*4882a593Smuzhiyun .stream_name = "HDMI2 Playback",
801*4882a593Smuzhiyun .channels_min = HDA_STEREO,
802*4882a593Smuzhiyun .channels_max = 8,
803*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
804*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
805*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
806*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
807*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
808*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
809*4882a593Smuzhiyun .sig_bits = 32,
810*4882a593Smuzhiyun },
811*4882a593Smuzhiyun },
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun .name = "HDMI3 Pin",
814*4882a593Smuzhiyun .ops = &skl_pcm_dai_ops,
815*4882a593Smuzhiyun .playback = {
816*4882a593Smuzhiyun .stream_name = "HDMI3 Playback",
817*4882a593Smuzhiyun .channels_min = HDA_STEREO,
818*4882a593Smuzhiyun .channels_max = 8,
819*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
820*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
821*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
822*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
823*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
824*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
825*4882a593Smuzhiyun .sig_bits = 32,
826*4882a593Smuzhiyun },
827*4882a593Smuzhiyun },
828*4882a593Smuzhiyun };
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun /* BE CPU Dais */
831*4882a593Smuzhiyun static struct snd_soc_dai_driver skl_platform_dai[] = {
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun .name = "SSP0 Pin",
834*4882a593Smuzhiyun .ops = &skl_be_ssp_dai_ops,
835*4882a593Smuzhiyun .playback = {
836*4882a593Smuzhiyun .stream_name = "ssp0 Tx",
837*4882a593Smuzhiyun .channels_min = HDA_STEREO,
838*4882a593Smuzhiyun .channels_max = HDA_STEREO,
839*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
840*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
841*4882a593Smuzhiyun },
842*4882a593Smuzhiyun .capture = {
843*4882a593Smuzhiyun .stream_name = "ssp0 Rx",
844*4882a593Smuzhiyun .channels_min = HDA_STEREO,
845*4882a593Smuzhiyun .channels_max = HDA_STEREO,
846*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
847*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
848*4882a593Smuzhiyun },
849*4882a593Smuzhiyun },
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun .name = "SSP1 Pin",
852*4882a593Smuzhiyun .ops = &skl_be_ssp_dai_ops,
853*4882a593Smuzhiyun .playback = {
854*4882a593Smuzhiyun .stream_name = "ssp1 Tx",
855*4882a593Smuzhiyun .channels_min = HDA_STEREO,
856*4882a593Smuzhiyun .channels_max = HDA_STEREO,
857*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
858*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
859*4882a593Smuzhiyun },
860*4882a593Smuzhiyun .capture = {
861*4882a593Smuzhiyun .stream_name = "ssp1 Rx",
862*4882a593Smuzhiyun .channels_min = HDA_STEREO,
863*4882a593Smuzhiyun .channels_max = HDA_STEREO,
864*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
865*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
866*4882a593Smuzhiyun },
867*4882a593Smuzhiyun },
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun .name = "SSP2 Pin",
870*4882a593Smuzhiyun .ops = &skl_be_ssp_dai_ops,
871*4882a593Smuzhiyun .playback = {
872*4882a593Smuzhiyun .stream_name = "ssp2 Tx",
873*4882a593Smuzhiyun .channels_min = HDA_STEREO,
874*4882a593Smuzhiyun .channels_max = HDA_STEREO,
875*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
876*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
877*4882a593Smuzhiyun },
878*4882a593Smuzhiyun .capture = {
879*4882a593Smuzhiyun .stream_name = "ssp2 Rx",
880*4882a593Smuzhiyun .channels_min = HDA_STEREO,
881*4882a593Smuzhiyun .channels_max = HDA_STEREO,
882*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
883*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
884*4882a593Smuzhiyun },
885*4882a593Smuzhiyun },
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun .name = "SSP3 Pin",
888*4882a593Smuzhiyun .ops = &skl_be_ssp_dai_ops,
889*4882a593Smuzhiyun .playback = {
890*4882a593Smuzhiyun .stream_name = "ssp3 Tx",
891*4882a593Smuzhiyun .channels_min = HDA_STEREO,
892*4882a593Smuzhiyun .channels_max = HDA_STEREO,
893*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
894*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
895*4882a593Smuzhiyun },
896*4882a593Smuzhiyun .capture = {
897*4882a593Smuzhiyun .stream_name = "ssp3 Rx",
898*4882a593Smuzhiyun .channels_min = HDA_STEREO,
899*4882a593Smuzhiyun .channels_max = HDA_STEREO,
900*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
901*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
902*4882a593Smuzhiyun },
903*4882a593Smuzhiyun },
904*4882a593Smuzhiyun {
905*4882a593Smuzhiyun .name = "SSP4 Pin",
906*4882a593Smuzhiyun .ops = &skl_be_ssp_dai_ops,
907*4882a593Smuzhiyun .playback = {
908*4882a593Smuzhiyun .stream_name = "ssp4 Tx",
909*4882a593Smuzhiyun .channels_min = HDA_STEREO,
910*4882a593Smuzhiyun .channels_max = HDA_STEREO,
911*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
912*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
913*4882a593Smuzhiyun },
914*4882a593Smuzhiyun .capture = {
915*4882a593Smuzhiyun .stream_name = "ssp4 Rx",
916*4882a593Smuzhiyun .channels_min = HDA_STEREO,
917*4882a593Smuzhiyun .channels_max = HDA_STEREO,
918*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
919*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
920*4882a593Smuzhiyun },
921*4882a593Smuzhiyun },
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun .name = "SSP5 Pin",
924*4882a593Smuzhiyun .ops = &skl_be_ssp_dai_ops,
925*4882a593Smuzhiyun .playback = {
926*4882a593Smuzhiyun .stream_name = "ssp5 Tx",
927*4882a593Smuzhiyun .channels_min = HDA_STEREO,
928*4882a593Smuzhiyun .channels_max = HDA_STEREO,
929*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
930*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
931*4882a593Smuzhiyun },
932*4882a593Smuzhiyun .capture = {
933*4882a593Smuzhiyun .stream_name = "ssp5 Rx",
934*4882a593Smuzhiyun .channels_min = HDA_STEREO,
935*4882a593Smuzhiyun .channels_max = HDA_STEREO,
936*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
937*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
938*4882a593Smuzhiyun },
939*4882a593Smuzhiyun },
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun .name = "iDisp1 Pin",
942*4882a593Smuzhiyun .ops = &skl_link_dai_ops,
943*4882a593Smuzhiyun .playback = {
944*4882a593Smuzhiyun .stream_name = "iDisp1 Tx",
945*4882a593Smuzhiyun .channels_min = HDA_STEREO,
946*4882a593Smuzhiyun .channels_max = 8,
947*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|SNDRV_PCM_RATE_48000,
948*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE |
949*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE,
950*4882a593Smuzhiyun },
951*4882a593Smuzhiyun },
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun .name = "iDisp2 Pin",
954*4882a593Smuzhiyun .ops = &skl_link_dai_ops,
955*4882a593Smuzhiyun .playback = {
956*4882a593Smuzhiyun .stream_name = "iDisp2 Tx",
957*4882a593Smuzhiyun .channels_min = HDA_STEREO,
958*4882a593Smuzhiyun .channels_max = 8,
959*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|
960*4882a593Smuzhiyun SNDRV_PCM_RATE_48000,
961*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE |
962*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE,
963*4882a593Smuzhiyun },
964*4882a593Smuzhiyun },
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun .name = "iDisp3 Pin",
967*4882a593Smuzhiyun .ops = &skl_link_dai_ops,
968*4882a593Smuzhiyun .playback = {
969*4882a593Smuzhiyun .stream_name = "iDisp3 Tx",
970*4882a593Smuzhiyun .channels_min = HDA_STEREO,
971*4882a593Smuzhiyun .channels_max = 8,
972*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|
973*4882a593Smuzhiyun SNDRV_PCM_RATE_48000,
974*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE |
975*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE,
976*4882a593Smuzhiyun },
977*4882a593Smuzhiyun },
978*4882a593Smuzhiyun {
979*4882a593Smuzhiyun .name = "DMIC01 Pin",
980*4882a593Smuzhiyun .ops = &skl_dmic_dai_ops,
981*4882a593Smuzhiyun .capture = {
982*4882a593Smuzhiyun .stream_name = "DMIC01 Rx",
983*4882a593Smuzhiyun .channels_min = HDA_MONO,
984*4882a593Smuzhiyun .channels_max = HDA_QUAD,
985*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_16000,
986*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun },
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun .name = "DMIC16k Pin",
991*4882a593Smuzhiyun .ops = &skl_dmic_dai_ops,
992*4882a593Smuzhiyun .capture = {
993*4882a593Smuzhiyun .stream_name = "DMIC16k Rx",
994*4882a593Smuzhiyun .channels_min = HDA_MONO,
995*4882a593Smuzhiyun .channels_max = HDA_QUAD,
996*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_16000,
997*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
998*4882a593Smuzhiyun },
999*4882a593Smuzhiyun },
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun .name = "Analog CPU DAI",
1002*4882a593Smuzhiyun .ops = &skl_link_dai_ops,
1003*4882a593Smuzhiyun .playback = {
1004*4882a593Smuzhiyun .stream_name = "Analog CPU Playback",
1005*4882a593Smuzhiyun .channels_min = HDA_MONO,
1006*4882a593Smuzhiyun .channels_max = HDA_MAX,
1007*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
1008*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
1009*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
1010*4882a593Smuzhiyun },
1011*4882a593Smuzhiyun .capture = {
1012*4882a593Smuzhiyun .stream_name = "Analog CPU Capture",
1013*4882a593Smuzhiyun .channels_min = HDA_MONO,
1014*4882a593Smuzhiyun .channels_max = HDA_MAX,
1015*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
1016*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
1017*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
1018*4882a593Smuzhiyun },
1019*4882a593Smuzhiyun },
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun .name = "Alt Analog CPU DAI",
1022*4882a593Smuzhiyun .ops = &skl_link_dai_ops,
1023*4882a593Smuzhiyun .playback = {
1024*4882a593Smuzhiyun .stream_name = "Alt Analog CPU Playback",
1025*4882a593Smuzhiyun .channels_min = HDA_MONO,
1026*4882a593Smuzhiyun .channels_max = HDA_MAX,
1027*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
1028*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
1029*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
1030*4882a593Smuzhiyun },
1031*4882a593Smuzhiyun .capture = {
1032*4882a593Smuzhiyun .stream_name = "Alt Analog CPU Capture",
1033*4882a593Smuzhiyun .channels_min = HDA_MONO,
1034*4882a593Smuzhiyun .channels_max = HDA_MAX,
1035*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
1036*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
1037*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
1038*4882a593Smuzhiyun },
1039*4882a593Smuzhiyun },
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun .name = "Digital CPU DAI",
1042*4882a593Smuzhiyun .ops = &skl_link_dai_ops,
1043*4882a593Smuzhiyun .playback = {
1044*4882a593Smuzhiyun .stream_name = "Digital CPU Playback",
1045*4882a593Smuzhiyun .channels_min = HDA_MONO,
1046*4882a593Smuzhiyun .channels_max = HDA_MAX,
1047*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
1048*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
1049*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
1050*4882a593Smuzhiyun },
1051*4882a593Smuzhiyun .capture = {
1052*4882a593Smuzhiyun .stream_name = "Digital CPU Capture",
1053*4882a593Smuzhiyun .channels_min = HDA_MONO,
1054*4882a593Smuzhiyun .channels_max = HDA_MAX,
1055*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
1056*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
1057*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE,
1058*4882a593Smuzhiyun },
1059*4882a593Smuzhiyun },
1060*4882a593Smuzhiyun };
1061*4882a593Smuzhiyun
skl_dai_load(struct snd_soc_component * cmp,int index,struct snd_soc_dai_driver * dai_drv,struct snd_soc_tplg_pcm * pcm,struct snd_soc_dai * dai)1062*4882a593Smuzhiyun int skl_dai_load(struct snd_soc_component *cmp, int index,
1063*4882a593Smuzhiyun struct snd_soc_dai_driver *dai_drv,
1064*4882a593Smuzhiyun struct snd_soc_tplg_pcm *pcm, struct snd_soc_dai *dai)
1065*4882a593Smuzhiyun {
1066*4882a593Smuzhiyun dai_drv->ops = &skl_pcm_dai_ops;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
skl_platform_soc_open(struct snd_soc_component * component,struct snd_pcm_substream * substream)1071*4882a593Smuzhiyun static int skl_platform_soc_open(struct snd_soc_component *component,
1072*4882a593Smuzhiyun struct snd_pcm_substream *substream)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
1075*4882a593Smuzhiyun struct snd_soc_dai_link *dai_link = rtd->dai_link;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun dev_dbg(asoc_rtd_to_cpu(rtd, 0)->dev, "In %s:%s\n", __func__,
1078*4882a593Smuzhiyun dai_link->cpus->dai_name);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun snd_soc_set_runtime_hwparams(substream, &azx_pcm_hw);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun return 0;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
skl_coupled_trigger(struct snd_pcm_substream * substream,int cmd)1085*4882a593Smuzhiyun static int skl_coupled_trigger(struct snd_pcm_substream *substream,
1086*4882a593Smuzhiyun int cmd)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct hdac_bus *bus = get_bus_ctx(substream);
1089*4882a593Smuzhiyun struct hdac_ext_stream *stream;
1090*4882a593Smuzhiyun struct snd_pcm_substream *s;
1091*4882a593Smuzhiyun bool start;
1092*4882a593Smuzhiyun int sbits = 0;
1093*4882a593Smuzhiyun unsigned long cookie;
1094*4882a593Smuzhiyun struct hdac_stream *hstr;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun stream = get_hdac_ext_stream(substream);
1097*4882a593Smuzhiyun hstr = hdac_stream(stream);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun dev_dbg(bus->dev, "In %s cmd=%d\n", __func__, cmd);
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun if (!hstr->prepared)
1102*4882a593Smuzhiyun return -EPIPE;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun switch (cmd) {
1105*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1106*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1107*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
1108*4882a593Smuzhiyun start = true;
1109*4882a593Smuzhiyun break;
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1112*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
1113*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1114*4882a593Smuzhiyun start = false;
1115*4882a593Smuzhiyun break;
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun default:
1118*4882a593Smuzhiyun return -EINVAL;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, substream) {
1122*4882a593Smuzhiyun if (s->pcm->card != substream->pcm->card)
1123*4882a593Smuzhiyun continue;
1124*4882a593Smuzhiyun stream = get_hdac_ext_stream(s);
1125*4882a593Smuzhiyun sbits |= 1 << hdac_stream(stream)->index;
1126*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun spin_lock_irqsave(&bus->reg_lock, cookie);
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /* first, set SYNC bits of corresponding streams */
1132*4882a593Smuzhiyun snd_hdac_stream_sync_trigger(hstr, true, sbits, AZX_REG_SSYNC);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, substream) {
1135*4882a593Smuzhiyun if (s->pcm->card != substream->pcm->card)
1136*4882a593Smuzhiyun continue;
1137*4882a593Smuzhiyun stream = get_hdac_ext_stream(s);
1138*4882a593Smuzhiyun if (start)
1139*4882a593Smuzhiyun snd_hdac_stream_start(hdac_stream(stream), true);
1140*4882a593Smuzhiyun else
1141*4882a593Smuzhiyun snd_hdac_stream_stop(hdac_stream(stream));
1142*4882a593Smuzhiyun }
1143*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->reg_lock, cookie);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun snd_hdac_stream_sync(hstr, start, sbits);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun spin_lock_irqsave(&bus->reg_lock, cookie);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun /* reset SYNC bits */
1150*4882a593Smuzhiyun snd_hdac_stream_sync_trigger(hstr, false, sbits, AZX_REG_SSYNC);
1151*4882a593Smuzhiyun if (start)
1152*4882a593Smuzhiyun snd_hdac_stream_timecounter_init(hstr, sbits);
1153*4882a593Smuzhiyun spin_unlock_irqrestore(&bus->reg_lock, cookie);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
skl_platform_soc_trigger(struct snd_soc_component * component,struct snd_pcm_substream * substream,int cmd)1158*4882a593Smuzhiyun static int skl_platform_soc_trigger(struct snd_soc_component *component,
1159*4882a593Smuzhiyun struct snd_pcm_substream *substream,
1160*4882a593Smuzhiyun int cmd)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun struct hdac_bus *bus = get_bus_ctx(substream);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (!bus->ppcap)
1165*4882a593Smuzhiyun return skl_coupled_trigger(substream, cmd);
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun return 0;
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
skl_platform_soc_pointer(struct snd_soc_component * component,struct snd_pcm_substream * substream)1170*4882a593Smuzhiyun static snd_pcm_uframes_t skl_platform_soc_pointer(
1171*4882a593Smuzhiyun struct snd_soc_component *component,
1172*4882a593Smuzhiyun struct snd_pcm_substream *substream)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct hdac_ext_stream *hstream = get_hdac_ext_stream(substream);
1175*4882a593Smuzhiyun struct hdac_bus *bus = get_bus_ctx(substream);
1176*4882a593Smuzhiyun unsigned int pos;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /*
1179*4882a593Smuzhiyun * Use DPIB for Playback stream as the periodic DMA Position-in-
1180*4882a593Smuzhiyun * Buffer Writes may be scheduled at the same time or later than
1181*4882a593Smuzhiyun * the MSI and does not guarantee to reflect the Position of the
1182*4882a593Smuzhiyun * last buffer that was transferred. Whereas DPIB register in
1183*4882a593Smuzhiyun * HAD space reflects the actual data that is transferred.
1184*4882a593Smuzhiyun * Use the position buffer for capture, as DPIB write gets
1185*4882a593Smuzhiyun * completed earlier than the actual data written to the DDR.
1186*4882a593Smuzhiyun *
1187*4882a593Smuzhiyun * For capture stream following workaround is required to fix the
1188*4882a593Smuzhiyun * incorrect position reporting.
1189*4882a593Smuzhiyun *
1190*4882a593Smuzhiyun * 1. Wait for 20us before reading the DMA position in buffer once
1191*4882a593Smuzhiyun * the interrupt is generated for stream completion as update happens
1192*4882a593Smuzhiyun * on the HDA frame boundary i.e. 20.833uSec.
1193*4882a593Smuzhiyun * 2. Read DPIB register to flush the DMA position value. This dummy
1194*4882a593Smuzhiyun * read is required to flush DMA position value.
1195*4882a593Smuzhiyun * 3. Read the DMA Position-in-Buffer. This value now will be equal to
1196*4882a593Smuzhiyun * or greater than period boundary.
1197*4882a593Smuzhiyun */
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1200*4882a593Smuzhiyun pos = readl(bus->remap_addr + AZX_REG_VS_SDXDPIB_XBASE +
1201*4882a593Smuzhiyun (AZX_REG_VS_SDXDPIB_XINTERVAL *
1202*4882a593Smuzhiyun hdac_stream(hstream)->index));
1203*4882a593Smuzhiyun } else {
1204*4882a593Smuzhiyun udelay(20);
1205*4882a593Smuzhiyun readl(bus->remap_addr +
1206*4882a593Smuzhiyun AZX_REG_VS_SDXDPIB_XBASE +
1207*4882a593Smuzhiyun (AZX_REG_VS_SDXDPIB_XINTERVAL *
1208*4882a593Smuzhiyun hdac_stream(hstream)->index));
1209*4882a593Smuzhiyun pos = snd_hdac_stream_get_pos_posbuf(hdac_stream(hstream));
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun if (pos >= hdac_stream(hstream)->bufsize)
1213*4882a593Smuzhiyun pos = 0;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun return bytes_to_frames(substream->runtime, pos);
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
skl_platform_soc_mmap(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct vm_area_struct * area)1218*4882a593Smuzhiyun static int skl_platform_soc_mmap(struct snd_soc_component *component,
1219*4882a593Smuzhiyun struct snd_pcm_substream *substream,
1220*4882a593Smuzhiyun struct vm_area_struct *area)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun return snd_pcm_lib_default_mmap(substream, area);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun
skl_adjust_codec_delay(struct snd_pcm_substream * substream,u64 nsec)1225*4882a593Smuzhiyun static u64 skl_adjust_codec_delay(struct snd_pcm_substream *substream,
1226*4882a593Smuzhiyun u64 nsec)
1227*4882a593Smuzhiyun {
1228*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
1229*4882a593Smuzhiyun struct snd_soc_dai *codec_dai = asoc_rtd_to_codec(rtd, 0);
1230*4882a593Smuzhiyun u64 codec_frames, codec_nsecs;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (!codec_dai->driver->ops->delay)
1233*4882a593Smuzhiyun return nsec;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun codec_frames = codec_dai->driver->ops->delay(substream, codec_dai);
1236*4882a593Smuzhiyun codec_nsecs = div_u64(codec_frames * 1000000000LL,
1237*4882a593Smuzhiyun substream->runtime->rate);
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1240*4882a593Smuzhiyun return nsec + codec_nsecs;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
skl_platform_soc_get_time_info(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct timespec64 * system_ts,struct timespec64 * audio_ts,struct snd_pcm_audio_tstamp_config * audio_tstamp_config,struct snd_pcm_audio_tstamp_report * audio_tstamp_report)1245*4882a593Smuzhiyun static int skl_platform_soc_get_time_info(
1246*4882a593Smuzhiyun struct snd_soc_component *component,
1247*4882a593Smuzhiyun struct snd_pcm_substream *substream,
1248*4882a593Smuzhiyun struct timespec64 *system_ts, struct timespec64 *audio_ts,
1249*4882a593Smuzhiyun struct snd_pcm_audio_tstamp_config *audio_tstamp_config,
1250*4882a593Smuzhiyun struct snd_pcm_audio_tstamp_report *audio_tstamp_report)
1251*4882a593Smuzhiyun {
1252*4882a593Smuzhiyun struct hdac_ext_stream *sstream = get_hdac_ext_stream(substream);
1253*4882a593Smuzhiyun struct hdac_stream *hstr = hdac_stream(sstream);
1254*4882a593Smuzhiyun u64 nsec;
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun if ((substream->runtime->hw.info & SNDRV_PCM_INFO_HAS_LINK_ATIME) &&
1257*4882a593Smuzhiyun (audio_tstamp_config->type_requested == SNDRV_PCM_AUDIO_TSTAMP_TYPE_LINK)) {
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun snd_pcm_gettime(substream->runtime, system_ts);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun nsec = timecounter_read(&hstr->tc);
1262*4882a593Smuzhiyun nsec = div_u64(nsec, 3); /* can be optimized */
1263*4882a593Smuzhiyun if (audio_tstamp_config->report_delay)
1264*4882a593Smuzhiyun nsec = skl_adjust_codec_delay(substream, nsec);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun *audio_ts = ns_to_timespec64(nsec);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun audio_tstamp_report->actual_type = SNDRV_PCM_AUDIO_TSTAMP_TYPE_LINK;
1269*4882a593Smuzhiyun audio_tstamp_report->accuracy_report = 1; /* rest of struct is valid */
1270*4882a593Smuzhiyun audio_tstamp_report->accuracy = 42; /* 24MHzWallClk == 42ns resolution */
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun } else {
1273*4882a593Smuzhiyun audio_tstamp_report->actual_type = SNDRV_PCM_AUDIO_TSTAMP_TYPE_DEFAULT;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun return 0;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun #define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
1280*4882a593Smuzhiyun
skl_platform_soc_new(struct snd_soc_component * component,struct snd_soc_pcm_runtime * rtd)1281*4882a593Smuzhiyun static int skl_platform_soc_new(struct snd_soc_component *component,
1282*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun struct snd_soc_dai *dai = asoc_rtd_to_cpu(rtd, 0);
1285*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dai->dev);
1286*4882a593Smuzhiyun struct snd_pcm *pcm = rtd->pcm;
1287*4882a593Smuzhiyun unsigned int size;
1288*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun if (dai->driver->playback.channels_min ||
1291*4882a593Smuzhiyun dai->driver->capture.channels_min) {
1292*4882a593Smuzhiyun /* buffer pre-allocation */
1293*4882a593Smuzhiyun size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
1294*4882a593Smuzhiyun if (size > MAX_PREALLOC_SIZE)
1295*4882a593Smuzhiyun size = MAX_PREALLOC_SIZE;
1296*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm,
1297*4882a593Smuzhiyun SNDRV_DMA_TYPE_DEV_SG,
1298*4882a593Smuzhiyun &skl->pci->dev,
1299*4882a593Smuzhiyun size, MAX_PREALLOC_SIZE);
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun return 0;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
skl_get_module_info(struct skl_dev * skl,struct skl_module_cfg * mconfig)1305*4882a593Smuzhiyun static int skl_get_module_info(struct skl_dev *skl,
1306*4882a593Smuzhiyun struct skl_module_cfg *mconfig)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun struct skl_module_inst_id *pin_id;
1309*4882a593Smuzhiyun guid_t *uuid_mod, *uuid_tplg;
1310*4882a593Smuzhiyun struct skl_module *skl_module;
1311*4882a593Smuzhiyun struct uuid_module *module;
1312*4882a593Smuzhiyun int i, ret = -EIO;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun uuid_mod = (guid_t *)mconfig->guid;
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun if (list_empty(&skl->uuid_list)) {
1317*4882a593Smuzhiyun dev_err(skl->dev, "Module list is empty\n");
1318*4882a593Smuzhiyun return -EIO;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun for (i = 0; i < skl->nr_modules; i++) {
1322*4882a593Smuzhiyun skl_module = skl->modules[i];
1323*4882a593Smuzhiyun uuid_tplg = &skl_module->uuid;
1324*4882a593Smuzhiyun if (guid_equal(uuid_mod, uuid_tplg)) {
1325*4882a593Smuzhiyun mconfig->module = skl_module;
1326*4882a593Smuzhiyun ret = 0;
1327*4882a593Smuzhiyun break;
1328*4882a593Smuzhiyun }
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun if (skl->nr_modules && ret)
1332*4882a593Smuzhiyun return ret;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun ret = -EIO;
1335*4882a593Smuzhiyun list_for_each_entry(module, &skl->uuid_list, list) {
1336*4882a593Smuzhiyun if (guid_equal(uuid_mod, &module->uuid)) {
1337*4882a593Smuzhiyun mconfig->id.module_id = module->id;
1338*4882a593Smuzhiyun mconfig->module->loadable = module->is_loadable;
1339*4882a593Smuzhiyun ret = 0;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun for (i = 0; i < MAX_IN_QUEUE; i++) {
1343*4882a593Smuzhiyun pin_id = &mconfig->m_in_pin[i].id;
1344*4882a593Smuzhiyun if (guid_equal(&pin_id->mod_uuid, &module->uuid))
1345*4882a593Smuzhiyun pin_id->module_id = module->id;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun for (i = 0; i < MAX_OUT_QUEUE; i++) {
1349*4882a593Smuzhiyun pin_id = &mconfig->m_out_pin[i].id;
1350*4882a593Smuzhiyun if (guid_equal(&pin_id->mod_uuid, &module->uuid))
1351*4882a593Smuzhiyun pin_id->module_id = module->id;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun return ret;
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
skl_populate_modules(struct skl_dev * skl)1358*4882a593Smuzhiyun static int skl_populate_modules(struct skl_dev *skl)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun struct skl_pipeline *p;
1361*4882a593Smuzhiyun struct skl_pipe_module *m;
1362*4882a593Smuzhiyun struct snd_soc_dapm_widget *w;
1363*4882a593Smuzhiyun struct skl_module_cfg *mconfig;
1364*4882a593Smuzhiyun int ret = 0;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun list_for_each_entry(p, &skl->ppl_list, node) {
1367*4882a593Smuzhiyun list_for_each_entry(m, &p->pipe->w_list, node) {
1368*4882a593Smuzhiyun w = m->w;
1369*4882a593Smuzhiyun mconfig = w->priv;
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun ret = skl_get_module_info(skl, mconfig);
1372*4882a593Smuzhiyun if (ret < 0) {
1373*4882a593Smuzhiyun dev_err(skl->dev,
1374*4882a593Smuzhiyun "query module info failed\n");
1375*4882a593Smuzhiyun return ret;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun skl_tplg_add_moduleid_in_bind_params(skl, w);
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun return ret;
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
skl_platform_soc_probe(struct snd_soc_component * component)1385*4882a593Smuzhiyun static int skl_platform_soc_probe(struct snd_soc_component *component)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(component->dev);
1388*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
1389*4882a593Smuzhiyun const struct skl_dsp_ops *ops;
1390*4882a593Smuzhiyun int ret;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun pm_runtime_get_sync(component->dev);
1393*4882a593Smuzhiyun if (bus->ppcap) {
1394*4882a593Smuzhiyun skl->component = component;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun /* init debugfs */
1397*4882a593Smuzhiyun skl->debugfs = skl_debugfs_init(skl);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun ret = skl_tplg_init(component, bus);
1400*4882a593Smuzhiyun if (ret < 0) {
1401*4882a593Smuzhiyun dev_err(component->dev, "Failed to init topology!\n");
1402*4882a593Smuzhiyun return ret;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun /* load the firmwares, since all is set */
1406*4882a593Smuzhiyun ops = skl_get_dsp_ops(skl->pci->device);
1407*4882a593Smuzhiyun if (!ops)
1408*4882a593Smuzhiyun return -EIO;
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /*
1411*4882a593Smuzhiyun * Disable dynamic clock and power gating during firmware
1412*4882a593Smuzhiyun * and library download
1413*4882a593Smuzhiyun */
1414*4882a593Smuzhiyun skl->enable_miscbdcge(component->dev, false);
1415*4882a593Smuzhiyun skl->clock_power_gating(component->dev, false);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun ret = ops->init_fw(component->dev, skl);
1418*4882a593Smuzhiyun skl->enable_miscbdcge(component->dev, true);
1419*4882a593Smuzhiyun skl->clock_power_gating(component->dev, true);
1420*4882a593Smuzhiyun if (ret < 0) {
1421*4882a593Smuzhiyun dev_err(component->dev, "Failed to boot first fw: %d\n", ret);
1422*4882a593Smuzhiyun return ret;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun skl_populate_modules(skl);
1425*4882a593Smuzhiyun skl->update_d0i3c = skl_update_d0i3c;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun if (skl->cfg.astate_cfg != NULL) {
1428*4882a593Smuzhiyun skl_dsp_set_astate_cfg(skl,
1429*4882a593Smuzhiyun skl->cfg.astate_cfg->count,
1430*4882a593Smuzhiyun skl->cfg.astate_cfg);
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun pm_runtime_mark_last_busy(component->dev);
1434*4882a593Smuzhiyun pm_runtime_put_autosuspend(component->dev);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun return 0;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
skl_platform_soc_remove(struct snd_soc_component * component)1439*4882a593Smuzhiyun static void skl_platform_soc_remove(struct snd_soc_component *component)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(component->dev);
1442*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun skl_tplg_exit(component, bus);
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun skl_debugfs_exit(skl);
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun static const struct snd_soc_component_driver skl_component = {
1450*4882a593Smuzhiyun .name = "pcm",
1451*4882a593Smuzhiyun .probe = skl_platform_soc_probe,
1452*4882a593Smuzhiyun .remove = skl_platform_soc_remove,
1453*4882a593Smuzhiyun .open = skl_platform_soc_open,
1454*4882a593Smuzhiyun .trigger = skl_platform_soc_trigger,
1455*4882a593Smuzhiyun .pointer = skl_platform_soc_pointer,
1456*4882a593Smuzhiyun .get_time_info = skl_platform_soc_get_time_info,
1457*4882a593Smuzhiyun .mmap = skl_platform_soc_mmap,
1458*4882a593Smuzhiyun .pcm_construct = skl_platform_soc_new,
1459*4882a593Smuzhiyun .module_get_upon_open = 1, /* increment refcount when a pcm is opened */
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun
skl_platform_register(struct device * dev)1462*4882a593Smuzhiyun int skl_platform_register(struct device *dev)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun int ret;
1465*4882a593Smuzhiyun struct snd_soc_dai_driver *dais;
1466*4882a593Smuzhiyun int num_dais = ARRAY_SIZE(skl_platform_dai);
1467*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dev);
1468*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun skl->dais = kmemdup(skl_platform_dai, sizeof(skl_platform_dai),
1471*4882a593Smuzhiyun GFP_KERNEL);
1472*4882a593Smuzhiyun if (!skl->dais) {
1473*4882a593Smuzhiyun ret = -ENOMEM;
1474*4882a593Smuzhiyun goto err;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun if (!skl->use_tplg_pcm) {
1478*4882a593Smuzhiyun dais = krealloc(skl->dais, sizeof(skl_fe_dai) +
1479*4882a593Smuzhiyun sizeof(skl_platform_dai), GFP_KERNEL);
1480*4882a593Smuzhiyun if (!dais) {
1481*4882a593Smuzhiyun ret = -ENOMEM;
1482*4882a593Smuzhiyun goto err;
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun skl->dais = dais;
1486*4882a593Smuzhiyun memcpy(&skl->dais[ARRAY_SIZE(skl_platform_dai)], skl_fe_dai,
1487*4882a593Smuzhiyun sizeof(skl_fe_dai));
1488*4882a593Smuzhiyun num_dais += ARRAY_SIZE(skl_fe_dai);
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &skl_component,
1492*4882a593Smuzhiyun skl->dais, num_dais);
1493*4882a593Smuzhiyun if (ret)
1494*4882a593Smuzhiyun dev_err(dev, "soc component registration failed %d\n", ret);
1495*4882a593Smuzhiyun err:
1496*4882a593Smuzhiyun return ret;
1497*4882a593Smuzhiyun }
1498*4882a593Smuzhiyun
skl_platform_unregister(struct device * dev)1499*4882a593Smuzhiyun int skl_platform_unregister(struct device *dev)
1500*4882a593Smuzhiyun {
1501*4882a593Smuzhiyun struct hdac_bus *bus = dev_get_drvdata(dev);
1502*4882a593Smuzhiyun struct skl_dev *skl = bus_to_skl(bus);
1503*4882a593Smuzhiyun struct skl_module_deferred_bind *modules, *tmp;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun list_for_each_entry_safe(modules, tmp, &skl->bind_list, node) {
1506*4882a593Smuzhiyun list_del(&modules->node);
1507*4882a593Smuzhiyun kfree(modules);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun kfree(skl->dais);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun return 0;
1513*4882a593Smuzhiyun }
1514