1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cnl-sst.c - DSP library functions for CNL platform
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-17, Intel Corporation.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Guneshwor Singh <guneshwor.o.singh@intel.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Modified from:
10*4882a593Smuzhiyun * HDA DSP library functions for SKL platform
11*4882a593Smuzhiyun * Copyright (C) 2014-15, Intel Corporation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/firmware.h>
21*4882a593Smuzhiyun #include <linux/device.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "../common/sst-dsp.h"
24*4882a593Smuzhiyun #include "../common/sst-dsp-priv.h"
25*4882a593Smuzhiyun #include "../common/sst-ipc.h"
26*4882a593Smuzhiyun #include "cnl-sst-dsp.h"
27*4882a593Smuzhiyun #include "skl.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define CNL_FW_ROM_INIT 0x1
30*4882a593Smuzhiyun #define CNL_FW_INIT 0x5
31*4882a593Smuzhiyun #define CNL_IPC_PURGE 0x01004000
32*4882a593Smuzhiyun #define CNL_INIT_TIMEOUT 300
33*4882a593Smuzhiyun #define CNL_BASEFW_TIMEOUT 3000
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CNL_ADSP_SRAM0_BASE 0x80000
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Firmware status window */
38*4882a593Smuzhiyun #define CNL_ADSP_FW_STATUS CNL_ADSP_SRAM0_BASE
39*4882a593Smuzhiyun #define CNL_ADSP_ERROR_CODE (CNL_ADSP_FW_STATUS + 0x4)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define CNL_INSTANCE_ID 0
42*4882a593Smuzhiyun #define CNL_BASE_FW_MODULE_ID 0
43*4882a593Smuzhiyun #define CNL_ADSP_FW_HDR_OFFSET 0x2000
44*4882a593Smuzhiyun #define CNL_ROM_CTRL_DMA_ID 0x9
45*4882a593Smuzhiyun
cnl_prepare_fw(struct sst_dsp * ctx,const void * fwdata,u32 fwsize)46*4882a593Smuzhiyun static int cnl_prepare_fw(struct sst_dsp *ctx, const void *fwdata, u32 fwsize)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun int ret, stream_tag;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun stream_tag = ctx->dsp_ops.prepare(ctx->dev, 0x40, fwsize, &ctx->dmab);
52*4882a593Smuzhiyun if (stream_tag <= 0) {
53*4882a593Smuzhiyun dev_err(ctx->dev, "dma prepare failed: 0%#x\n", stream_tag);
54*4882a593Smuzhiyun return stream_tag;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun ctx->dsp_ops.stream_tag = stream_tag;
58*4882a593Smuzhiyun memcpy(ctx->dmab.area, fwdata, fwsize);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun ret = skl_dsp_core_power_up(ctx, SKL_DSP_CORE0_MASK);
61*4882a593Smuzhiyun if (ret < 0) {
62*4882a593Smuzhiyun dev_err(ctx->dev, "dsp core0 power up failed\n");
63*4882a593Smuzhiyun ret = -EIO;
64*4882a593Smuzhiyun goto base_fw_load_failed;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* purge FW request */
68*4882a593Smuzhiyun sst_dsp_shim_write(ctx, CNL_ADSP_REG_HIPCIDR,
69*4882a593Smuzhiyun CNL_ADSP_REG_HIPCIDR_BUSY | (CNL_IPC_PURGE |
70*4882a593Smuzhiyun ((stream_tag - 1) << CNL_ROM_CTRL_DMA_ID)));
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun ret = skl_dsp_start_core(ctx, SKL_DSP_CORE0_MASK);
73*4882a593Smuzhiyun if (ret < 0) {
74*4882a593Smuzhiyun dev_err(ctx->dev, "Start dsp core failed ret: %d\n", ret);
75*4882a593Smuzhiyun ret = -EIO;
76*4882a593Smuzhiyun goto base_fw_load_failed;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun ret = sst_dsp_register_poll(ctx, CNL_ADSP_REG_HIPCIDA,
80*4882a593Smuzhiyun CNL_ADSP_REG_HIPCIDA_DONE,
81*4882a593Smuzhiyun CNL_ADSP_REG_HIPCIDA_DONE,
82*4882a593Smuzhiyun BXT_INIT_TIMEOUT, "HIPCIDA Done");
83*4882a593Smuzhiyun if (ret < 0) {
84*4882a593Smuzhiyun dev_err(ctx->dev, "timeout for purge request: %d\n", ret);
85*4882a593Smuzhiyun goto base_fw_load_failed;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* enable interrupt */
89*4882a593Smuzhiyun cnl_ipc_int_enable(ctx);
90*4882a593Smuzhiyun cnl_ipc_op_int_enable(ctx);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun ret = sst_dsp_register_poll(ctx, CNL_ADSP_FW_STATUS, CNL_FW_STS_MASK,
93*4882a593Smuzhiyun CNL_FW_ROM_INIT, CNL_INIT_TIMEOUT,
94*4882a593Smuzhiyun "rom load");
95*4882a593Smuzhiyun if (ret < 0) {
96*4882a593Smuzhiyun dev_err(ctx->dev, "rom init timeout, ret: %d\n", ret);
97*4882a593Smuzhiyun goto base_fw_load_failed;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun base_fw_load_failed:
103*4882a593Smuzhiyun ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, stream_tag);
104*4882a593Smuzhiyun cnl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return ret;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
sst_transfer_fw_host_dma(struct sst_dsp * ctx)109*4882a593Smuzhiyun static int sst_transfer_fw_host_dma(struct sst_dsp *ctx)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun int ret;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun ctx->dsp_ops.trigger(ctx->dev, true, ctx->dsp_ops.stream_tag);
114*4882a593Smuzhiyun ret = sst_dsp_register_poll(ctx, CNL_ADSP_FW_STATUS, CNL_FW_STS_MASK,
115*4882a593Smuzhiyun CNL_FW_INIT, CNL_BASEFW_TIMEOUT,
116*4882a593Smuzhiyun "firmware boot");
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun ctx->dsp_ops.trigger(ctx->dev, false, ctx->dsp_ops.stream_tag);
119*4882a593Smuzhiyun ctx->dsp_ops.cleanup(ctx->dev, &ctx->dmab, ctx->dsp_ops.stream_tag);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return ret;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
cnl_load_base_firmware(struct sst_dsp * ctx)124*4882a593Smuzhiyun static int cnl_load_base_firmware(struct sst_dsp *ctx)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct firmware stripped_fw;
127*4882a593Smuzhiyun struct skl_dev *cnl = ctx->thread_context;
128*4882a593Smuzhiyun int ret, i;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (!ctx->fw) {
131*4882a593Smuzhiyun ret = request_firmware(&ctx->fw, ctx->fw_name, ctx->dev);
132*4882a593Smuzhiyun if (ret < 0) {
133*4882a593Smuzhiyun dev_err(ctx->dev, "request firmware failed: %d\n", ret);
134*4882a593Smuzhiyun goto cnl_load_base_firmware_failed;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* parse uuids if first boot */
139*4882a593Smuzhiyun if (cnl->is_first_boot) {
140*4882a593Smuzhiyun ret = snd_skl_parse_uuids(ctx, ctx->fw,
141*4882a593Smuzhiyun CNL_ADSP_FW_HDR_OFFSET, 0);
142*4882a593Smuzhiyun if (ret < 0)
143*4882a593Smuzhiyun goto cnl_load_base_firmware_failed;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun stripped_fw.data = ctx->fw->data;
147*4882a593Smuzhiyun stripped_fw.size = ctx->fw->size;
148*4882a593Smuzhiyun skl_dsp_strip_extended_manifest(&stripped_fw);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun for (i = 0; i < BXT_FW_ROM_INIT_RETRY; i++) {
151*4882a593Smuzhiyun ret = cnl_prepare_fw(ctx, stripped_fw.data, stripped_fw.size);
152*4882a593Smuzhiyun if (!ret)
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun dev_dbg(ctx->dev, "prepare firmware failed: %d\n", ret);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (ret < 0)
158*4882a593Smuzhiyun goto cnl_load_base_firmware_failed;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = sst_transfer_fw_host_dma(ctx);
161*4882a593Smuzhiyun if (ret < 0) {
162*4882a593Smuzhiyun dev_err(ctx->dev, "transfer firmware failed: %d\n", ret);
163*4882a593Smuzhiyun cnl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
164*4882a593Smuzhiyun goto cnl_load_base_firmware_failed;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = wait_event_timeout(cnl->boot_wait, cnl->boot_complete,
168*4882a593Smuzhiyun msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
169*4882a593Smuzhiyun if (ret == 0) {
170*4882a593Smuzhiyun dev_err(ctx->dev, "FW ready timed-out\n");
171*4882a593Smuzhiyun cnl_dsp_disable_core(ctx, SKL_DSP_CORE0_MASK);
172*4882a593Smuzhiyun ret = -EIO;
173*4882a593Smuzhiyun goto cnl_load_base_firmware_failed;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun cnl->fw_loaded = true;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun cnl_load_base_firmware_failed:
181*4882a593Smuzhiyun dev_err(ctx->dev, "firmware load failed: %d\n", ret);
182*4882a593Smuzhiyun release_firmware(ctx->fw);
183*4882a593Smuzhiyun ctx->fw = NULL;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return ret;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
cnl_set_dsp_D0(struct sst_dsp * ctx,unsigned int core_id)188*4882a593Smuzhiyun static int cnl_set_dsp_D0(struct sst_dsp *ctx, unsigned int core_id)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct skl_dev *cnl = ctx->thread_context;
191*4882a593Smuzhiyun unsigned int core_mask = SKL_DSP_CORE_MASK(core_id);
192*4882a593Smuzhiyun struct skl_ipc_dxstate_info dx;
193*4882a593Smuzhiyun int ret;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (!cnl->fw_loaded) {
196*4882a593Smuzhiyun cnl->boot_complete = false;
197*4882a593Smuzhiyun ret = cnl_load_base_firmware(ctx);
198*4882a593Smuzhiyun if (ret < 0) {
199*4882a593Smuzhiyun dev_err(ctx->dev, "fw reload failed: %d\n", ret);
200*4882a593Smuzhiyun return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun cnl->cores.state[core_id] = SKL_DSP_RUNNING;
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ret = cnl_dsp_enable_core(ctx, core_mask);
208*4882a593Smuzhiyun if (ret < 0) {
209*4882a593Smuzhiyun dev_err(ctx->dev, "enable dsp core %d failed: %d\n",
210*4882a593Smuzhiyun core_id, ret);
211*4882a593Smuzhiyun goto err;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (core_id == SKL_DSP_CORE0_ID) {
215*4882a593Smuzhiyun /* enable interrupt */
216*4882a593Smuzhiyun cnl_ipc_int_enable(ctx);
217*4882a593Smuzhiyun cnl_ipc_op_int_enable(ctx);
218*4882a593Smuzhiyun cnl->boot_complete = false;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = wait_event_timeout(cnl->boot_wait, cnl->boot_complete,
221*4882a593Smuzhiyun msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
222*4882a593Smuzhiyun if (ret == 0) {
223*4882a593Smuzhiyun dev_err(ctx->dev,
224*4882a593Smuzhiyun "dsp boot timeout, status=%#x error=%#x\n",
225*4882a593Smuzhiyun sst_dsp_shim_read(ctx, CNL_ADSP_FW_STATUS),
226*4882a593Smuzhiyun sst_dsp_shim_read(ctx, CNL_ADSP_ERROR_CODE));
227*4882a593Smuzhiyun ret = -ETIMEDOUT;
228*4882a593Smuzhiyun goto err;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun } else {
231*4882a593Smuzhiyun dx.core_mask = core_mask;
232*4882a593Smuzhiyun dx.dx_mask = core_mask;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = skl_ipc_set_dx(&cnl->ipc, CNL_INSTANCE_ID,
235*4882a593Smuzhiyun CNL_BASE_FW_MODULE_ID, &dx);
236*4882a593Smuzhiyun if (ret < 0) {
237*4882a593Smuzhiyun dev_err(ctx->dev, "set_dx failed, core: %d ret: %d\n",
238*4882a593Smuzhiyun core_id, ret);
239*4882a593Smuzhiyun goto err;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun cnl->cores.state[core_id] = SKL_DSP_RUNNING;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun err:
246*4882a593Smuzhiyun cnl_dsp_disable_core(ctx, core_mask);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
cnl_set_dsp_D3(struct sst_dsp * ctx,unsigned int core_id)251*4882a593Smuzhiyun static int cnl_set_dsp_D3(struct sst_dsp *ctx, unsigned int core_id)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun struct skl_dev *cnl = ctx->thread_context;
254*4882a593Smuzhiyun unsigned int core_mask = SKL_DSP_CORE_MASK(core_id);
255*4882a593Smuzhiyun struct skl_ipc_dxstate_info dx;
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun dx.core_mask = core_mask;
259*4882a593Smuzhiyun dx.dx_mask = SKL_IPC_D3_MASK;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun ret = skl_ipc_set_dx(&cnl->ipc, CNL_INSTANCE_ID,
262*4882a593Smuzhiyun CNL_BASE_FW_MODULE_ID, &dx);
263*4882a593Smuzhiyun if (ret < 0) {
264*4882a593Smuzhiyun dev_err(ctx->dev,
265*4882a593Smuzhiyun "dsp core %d to d3 failed; continue reset\n",
266*4882a593Smuzhiyun core_id);
267*4882a593Smuzhiyun cnl->fw_loaded = false;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* disable interrupts if core 0 */
271*4882a593Smuzhiyun if (core_id == SKL_DSP_CORE0_ID) {
272*4882a593Smuzhiyun skl_ipc_op_int_disable(ctx);
273*4882a593Smuzhiyun skl_ipc_int_disable(ctx);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = cnl_dsp_disable_core(ctx, core_mask);
277*4882a593Smuzhiyun if (ret < 0) {
278*4882a593Smuzhiyun dev_err(ctx->dev, "disable dsp core %d failed: %d\n",
279*4882a593Smuzhiyun core_id, ret);
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun cnl->cores.state[core_id] = SKL_DSP_RESET;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
cnl_get_errno(struct sst_dsp * ctx)288*4882a593Smuzhiyun static unsigned int cnl_get_errno(struct sst_dsp *ctx)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun return sst_dsp_shim_read(ctx, CNL_ADSP_ERROR_CODE);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct skl_dsp_fw_ops cnl_fw_ops = {
294*4882a593Smuzhiyun .set_state_D0 = cnl_set_dsp_D0,
295*4882a593Smuzhiyun .set_state_D3 = cnl_set_dsp_D3,
296*4882a593Smuzhiyun .load_fw = cnl_load_base_firmware,
297*4882a593Smuzhiyun .get_fw_errcode = cnl_get_errno,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun static struct sst_ops cnl_ops = {
301*4882a593Smuzhiyun .irq_handler = cnl_dsp_sst_interrupt,
302*4882a593Smuzhiyun .write = sst_shim32_write,
303*4882a593Smuzhiyun .read = sst_shim32_read,
304*4882a593Smuzhiyun .free = cnl_dsp_free,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define CNL_IPC_GLB_NOTIFY_RSP_SHIFT 29
308*4882a593Smuzhiyun #define CNL_IPC_GLB_NOTIFY_RSP_MASK 0x1
309*4882a593Smuzhiyun #define CNL_IPC_GLB_NOTIFY_RSP_TYPE(x) (((x) >> CNL_IPC_GLB_NOTIFY_RSP_SHIFT) \
310*4882a593Smuzhiyun & CNL_IPC_GLB_NOTIFY_RSP_MASK)
311*4882a593Smuzhiyun
cnl_dsp_irq_thread_handler(int irq,void * context)312*4882a593Smuzhiyun static irqreturn_t cnl_dsp_irq_thread_handler(int irq, void *context)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct sst_dsp *dsp = context;
315*4882a593Smuzhiyun struct skl_dev *cnl = dsp->thread_context;
316*4882a593Smuzhiyun struct sst_generic_ipc *ipc = &cnl->ipc;
317*4882a593Smuzhiyun struct skl_ipc_header header = {0};
318*4882a593Smuzhiyun u32 hipcida, hipctdr, hipctdd;
319*4882a593Smuzhiyun int ipc_irq = 0;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* here we handle ipc interrupts only */
322*4882a593Smuzhiyun if (!(dsp->intr_status & CNL_ADSPIS_IPC))
323*4882a593Smuzhiyun return IRQ_NONE;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun hipcida = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCIDA);
326*4882a593Smuzhiyun hipctdr = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCTDR);
327*4882a593Smuzhiyun hipctdd = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCTDD);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* reply message from dsp */
330*4882a593Smuzhiyun if (hipcida & CNL_ADSP_REG_HIPCIDA_DONE) {
331*4882a593Smuzhiyun sst_dsp_shim_update_bits(dsp, CNL_ADSP_REG_HIPCCTL,
332*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_DONE, 0);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* clear done bit - tell dsp operation is complete */
335*4882a593Smuzhiyun sst_dsp_shim_update_bits_forced(dsp, CNL_ADSP_REG_HIPCIDA,
336*4882a593Smuzhiyun CNL_ADSP_REG_HIPCIDA_DONE, CNL_ADSP_REG_HIPCIDA_DONE);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ipc_irq = 1;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* unmask done interrupt */
341*4882a593Smuzhiyun sst_dsp_shim_update_bits(dsp, CNL_ADSP_REG_HIPCCTL,
342*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_DONE, CNL_ADSP_REG_HIPCCTL_DONE);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* new message from dsp */
346*4882a593Smuzhiyun if (hipctdr & CNL_ADSP_REG_HIPCTDR_BUSY) {
347*4882a593Smuzhiyun header.primary = hipctdr;
348*4882a593Smuzhiyun header.extension = hipctdd;
349*4882a593Smuzhiyun dev_dbg(dsp->dev, "IPC irq: Firmware respond primary:%x",
350*4882a593Smuzhiyun header.primary);
351*4882a593Smuzhiyun dev_dbg(dsp->dev, "IPC irq: Firmware respond extension:%x",
352*4882a593Smuzhiyun header.extension);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (CNL_IPC_GLB_NOTIFY_RSP_TYPE(header.primary)) {
355*4882a593Smuzhiyun /* Handle Immediate reply from DSP Core */
356*4882a593Smuzhiyun skl_ipc_process_reply(ipc, header);
357*4882a593Smuzhiyun } else {
358*4882a593Smuzhiyun dev_dbg(dsp->dev, "IPC irq: Notification from firmware\n");
359*4882a593Smuzhiyun skl_ipc_process_notification(ipc, header);
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun /* clear busy interrupt */
362*4882a593Smuzhiyun sst_dsp_shim_update_bits_forced(dsp, CNL_ADSP_REG_HIPCTDR,
363*4882a593Smuzhiyun CNL_ADSP_REG_HIPCTDR_BUSY, CNL_ADSP_REG_HIPCTDR_BUSY);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* set done bit to ack dsp */
366*4882a593Smuzhiyun sst_dsp_shim_update_bits_forced(dsp, CNL_ADSP_REG_HIPCTDA,
367*4882a593Smuzhiyun CNL_ADSP_REG_HIPCTDA_DONE, CNL_ADSP_REG_HIPCTDA_DONE);
368*4882a593Smuzhiyun ipc_irq = 1;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (ipc_irq == 0)
372*4882a593Smuzhiyun return IRQ_NONE;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun cnl_ipc_int_enable(dsp);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun /* continue to send any remaining messages */
377*4882a593Smuzhiyun schedule_work(&ipc->kwork);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun return IRQ_HANDLED;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun static struct sst_dsp_device cnl_dev = {
383*4882a593Smuzhiyun .thread = cnl_dsp_irq_thread_handler,
384*4882a593Smuzhiyun .ops = &cnl_ops,
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun
cnl_ipc_tx_msg(struct sst_generic_ipc * ipc,struct ipc_message * msg)387*4882a593Smuzhiyun static void cnl_ipc_tx_msg(struct sst_generic_ipc *ipc, struct ipc_message *msg)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun struct skl_ipc_header *header = (struct skl_ipc_header *)(&msg->tx.header);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (msg->tx.size)
392*4882a593Smuzhiyun sst_dsp_outbox_write(ipc->dsp, msg->tx.data, msg->tx.size);
393*4882a593Smuzhiyun sst_dsp_shim_write_unlocked(ipc->dsp, CNL_ADSP_REG_HIPCIDD,
394*4882a593Smuzhiyun header->extension);
395*4882a593Smuzhiyun sst_dsp_shim_write_unlocked(ipc->dsp, CNL_ADSP_REG_HIPCIDR,
396*4882a593Smuzhiyun header->primary | CNL_ADSP_REG_HIPCIDR_BUSY);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
cnl_ipc_is_dsp_busy(struct sst_dsp * dsp)399*4882a593Smuzhiyun static bool cnl_ipc_is_dsp_busy(struct sst_dsp *dsp)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun u32 hipcidr;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun hipcidr = sst_dsp_shim_read_unlocked(dsp, CNL_ADSP_REG_HIPCIDR);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun return (hipcidr & CNL_ADSP_REG_HIPCIDR_BUSY);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
cnl_ipc_init(struct device * dev,struct skl_dev * cnl)408*4882a593Smuzhiyun static int cnl_ipc_init(struct device *dev, struct skl_dev *cnl)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct sst_generic_ipc *ipc;
411*4882a593Smuzhiyun int err;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun ipc = &cnl->ipc;
414*4882a593Smuzhiyun ipc->dsp = cnl->dsp;
415*4882a593Smuzhiyun ipc->dev = dev;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun ipc->tx_data_max_size = CNL_ADSP_W1_SZ;
418*4882a593Smuzhiyun ipc->rx_data_max_size = CNL_ADSP_W0_UP_SZ;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun err = sst_ipc_init(ipc);
421*4882a593Smuzhiyun if (err)
422*4882a593Smuzhiyun return err;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /*
425*4882a593Smuzhiyun * overriding tx_msg and is_dsp_busy since
426*4882a593Smuzhiyun * ipc registers are different for cnl
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun ipc->ops.tx_msg = cnl_ipc_tx_msg;
429*4882a593Smuzhiyun ipc->ops.tx_data_copy = skl_ipc_tx_data_copy;
430*4882a593Smuzhiyun ipc->ops.is_dsp_busy = cnl_ipc_is_dsp_busy;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
cnl_sst_dsp_init(struct device * dev,void __iomem * mmio_base,int irq,const char * fw_name,struct skl_dsp_loader_ops dsp_ops,struct skl_dev ** dsp)435*4882a593Smuzhiyun int cnl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
436*4882a593Smuzhiyun const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
437*4882a593Smuzhiyun struct skl_dev **dsp)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun struct skl_dev *cnl;
440*4882a593Smuzhiyun struct sst_dsp *sst;
441*4882a593Smuzhiyun int ret;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun ret = skl_sst_ctx_init(dev, irq, fw_name, dsp_ops, dsp, &cnl_dev);
444*4882a593Smuzhiyun if (ret < 0) {
445*4882a593Smuzhiyun dev_err(dev, "%s: no device\n", __func__);
446*4882a593Smuzhiyun return ret;
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun cnl = *dsp;
450*4882a593Smuzhiyun sst = cnl->dsp;
451*4882a593Smuzhiyun sst->fw_ops = cnl_fw_ops;
452*4882a593Smuzhiyun sst->addr.lpe = mmio_base;
453*4882a593Smuzhiyun sst->addr.shim = mmio_base;
454*4882a593Smuzhiyun sst->addr.sram0_base = CNL_ADSP_SRAM0_BASE;
455*4882a593Smuzhiyun sst->addr.sram1_base = CNL_ADSP_SRAM1_BASE;
456*4882a593Smuzhiyun sst->addr.w0_stat_sz = CNL_ADSP_W0_STAT_SZ;
457*4882a593Smuzhiyun sst->addr.w0_up_sz = CNL_ADSP_W0_UP_SZ;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun sst_dsp_mailbox_init(sst, (CNL_ADSP_SRAM0_BASE + CNL_ADSP_W0_STAT_SZ),
460*4882a593Smuzhiyun CNL_ADSP_W0_UP_SZ, CNL_ADSP_SRAM1_BASE,
461*4882a593Smuzhiyun CNL_ADSP_W1_SZ);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun ret = cnl_ipc_init(dev, cnl);
464*4882a593Smuzhiyun if (ret) {
465*4882a593Smuzhiyun skl_dsp_free(sst);
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun cnl->boot_complete = false;
470*4882a593Smuzhiyun init_waitqueue_head(&cnl->boot_wait);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return skl_dsp_acquire_irq(sst);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cnl_sst_dsp_init);
475*4882a593Smuzhiyun
cnl_sst_init_fw(struct device * dev,struct skl_dev * skl)476*4882a593Smuzhiyun int cnl_sst_init_fw(struct device *dev, struct skl_dev *skl)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun int ret;
479*4882a593Smuzhiyun struct sst_dsp *sst = skl->dsp;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ret = skl->dsp->fw_ops.load_fw(sst);
482*4882a593Smuzhiyun if (ret < 0) {
483*4882a593Smuzhiyun dev_err(dev, "load base fw failed: %d", ret);
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun skl_dsp_init_core_state(sst);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun skl->is_first_boot = false;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun return 0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cnl_sst_init_fw);
494*4882a593Smuzhiyun
cnl_sst_dsp_cleanup(struct device * dev,struct skl_dev * skl)495*4882a593Smuzhiyun void cnl_sst_dsp_cleanup(struct device *dev, struct skl_dev *skl)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun if (skl->dsp->fw)
498*4882a593Smuzhiyun release_firmware(skl->dsp->fw);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun skl_freeup_uuid_list(skl);
501*4882a593Smuzhiyun cnl_ipc_free(&skl->ipc);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun skl->dsp->ops->free(skl->dsp);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cnl_sst_dsp_cleanup);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
508*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Cannonlake IPC driver");
509