1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * cnl-sst-dsp.c - CNL SST library generic function
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2016-17, Intel Corporation.
6*4882a593Smuzhiyun * Author: Guneshwor Singh <guneshwor.o.singh@intel.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Modified from:
9*4882a593Smuzhiyun * SKL SST library generic function
10*4882a593Smuzhiyun * Copyright (C) 2014-15, Intel Corporation.
11*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include "../common/sst-dsp.h"
17*4882a593Smuzhiyun #include "../common/sst-ipc.h"
18*4882a593Smuzhiyun #include "../common/sst-dsp-priv.h"
19*4882a593Smuzhiyun #include "cnl-sst-dsp.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* various timeout values */
22*4882a593Smuzhiyun #define CNL_DSP_PU_TO 50
23*4882a593Smuzhiyun #define CNL_DSP_PD_TO 50
24*4882a593Smuzhiyun #define CNL_DSP_RESET_TO 50
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun static int
cnl_dsp_core_set_reset_state(struct sst_dsp * ctx,unsigned int core_mask)27*4882a593Smuzhiyun cnl_dsp_core_set_reset_state(struct sst_dsp *ctx, unsigned int core_mask)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun /* update bits */
30*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx,
31*4882a593Smuzhiyun CNL_ADSP_REG_ADSPCS, CNL_ADSPCS_CRST(core_mask),
32*4882a593Smuzhiyun CNL_ADSPCS_CRST(core_mask));
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* poll with timeout to check if operation successful */
35*4882a593Smuzhiyun return sst_dsp_register_poll(ctx,
36*4882a593Smuzhiyun CNL_ADSP_REG_ADSPCS,
37*4882a593Smuzhiyun CNL_ADSPCS_CRST(core_mask),
38*4882a593Smuzhiyun CNL_ADSPCS_CRST(core_mask),
39*4882a593Smuzhiyun CNL_DSP_RESET_TO,
40*4882a593Smuzhiyun "Set reset");
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static int
cnl_dsp_core_unset_reset_state(struct sst_dsp * ctx,unsigned int core_mask)44*4882a593Smuzhiyun cnl_dsp_core_unset_reset_state(struct sst_dsp *ctx, unsigned int core_mask)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun /* update bits */
47*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
48*4882a593Smuzhiyun CNL_ADSPCS_CRST(core_mask), 0);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* poll with timeout to check if operation successful */
51*4882a593Smuzhiyun return sst_dsp_register_poll(ctx,
52*4882a593Smuzhiyun CNL_ADSP_REG_ADSPCS,
53*4882a593Smuzhiyun CNL_ADSPCS_CRST(core_mask),
54*4882a593Smuzhiyun 0,
55*4882a593Smuzhiyun CNL_DSP_RESET_TO,
56*4882a593Smuzhiyun "Unset reset");
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
is_cnl_dsp_core_enable(struct sst_dsp * ctx,unsigned int core_mask)59*4882a593Smuzhiyun static bool is_cnl_dsp_core_enable(struct sst_dsp *ctx, unsigned int core_mask)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun int val;
62*4882a593Smuzhiyun bool is_enable;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun val = sst_dsp_shim_read_unlocked(ctx, CNL_ADSP_REG_ADSPCS);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun is_enable = (val & CNL_ADSPCS_CPA(core_mask)) &&
67*4882a593Smuzhiyun (val & CNL_ADSPCS_SPA(core_mask)) &&
68*4882a593Smuzhiyun !(val & CNL_ADSPCS_CRST(core_mask)) &&
69*4882a593Smuzhiyun !(val & CNL_ADSPCS_CSTALL(core_mask));
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun dev_dbg(ctx->dev, "DSP core(s) enabled? %d: core_mask %#x\n",
72*4882a593Smuzhiyun is_enable, core_mask);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return is_enable;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
cnl_dsp_reset_core(struct sst_dsp * ctx,unsigned int core_mask)77*4882a593Smuzhiyun static int cnl_dsp_reset_core(struct sst_dsp *ctx, unsigned int core_mask)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun /* stall core */
80*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
81*4882a593Smuzhiyun CNL_ADSPCS_CSTALL(core_mask),
82*4882a593Smuzhiyun CNL_ADSPCS_CSTALL(core_mask));
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* set reset state */
85*4882a593Smuzhiyun return cnl_dsp_core_set_reset_state(ctx, core_mask);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
cnl_dsp_start_core(struct sst_dsp * ctx,unsigned int core_mask)88*4882a593Smuzhiyun static int cnl_dsp_start_core(struct sst_dsp *ctx, unsigned int core_mask)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun int ret;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* unset reset state */
93*4882a593Smuzhiyun ret = cnl_dsp_core_unset_reset_state(ctx, core_mask);
94*4882a593Smuzhiyun if (ret < 0)
95*4882a593Smuzhiyun return ret;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* run core */
98*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
99*4882a593Smuzhiyun CNL_ADSPCS_CSTALL(core_mask), 0);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun if (!is_cnl_dsp_core_enable(ctx, core_mask)) {
102*4882a593Smuzhiyun cnl_dsp_reset_core(ctx, core_mask);
103*4882a593Smuzhiyun dev_err(ctx->dev, "DSP core mask %#x enable failed\n",
104*4882a593Smuzhiyun core_mask);
105*4882a593Smuzhiyun ret = -EIO;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ret;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
cnl_dsp_core_power_up(struct sst_dsp * ctx,unsigned int core_mask)111*4882a593Smuzhiyun static int cnl_dsp_core_power_up(struct sst_dsp *ctx, unsigned int core_mask)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun /* update bits */
114*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
115*4882a593Smuzhiyun CNL_ADSPCS_SPA(core_mask),
116*4882a593Smuzhiyun CNL_ADSPCS_SPA(core_mask));
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* poll with timeout to check if operation successful */
119*4882a593Smuzhiyun return sst_dsp_register_poll(ctx, CNL_ADSP_REG_ADSPCS,
120*4882a593Smuzhiyun CNL_ADSPCS_CPA(core_mask),
121*4882a593Smuzhiyun CNL_ADSPCS_CPA(core_mask),
122*4882a593Smuzhiyun CNL_DSP_PU_TO,
123*4882a593Smuzhiyun "Power up");
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
cnl_dsp_core_power_down(struct sst_dsp * ctx,unsigned int core_mask)126*4882a593Smuzhiyun static int cnl_dsp_core_power_down(struct sst_dsp *ctx, unsigned int core_mask)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun /* update bits */
129*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPCS,
130*4882a593Smuzhiyun CNL_ADSPCS_SPA(core_mask), 0);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* poll with timeout to check if operation successful */
133*4882a593Smuzhiyun return sst_dsp_register_poll(ctx,
134*4882a593Smuzhiyun CNL_ADSP_REG_ADSPCS,
135*4882a593Smuzhiyun CNL_ADSPCS_CPA(core_mask),
136*4882a593Smuzhiyun 0,
137*4882a593Smuzhiyun CNL_DSP_PD_TO,
138*4882a593Smuzhiyun "Power down");
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
cnl_dsp_enable_core(struct sst_dsp * ctx,unsigned int core_mask)141*4882a593Smuzhiyun int cnl_dsp_enable_core(struct sst_dsp *ctx, unsigned int core_mask)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun int ret;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* power up */
146*4882a593Smuzhiyun ret = cnl_dsp_core_power_up(ctx, core_mask);
147*4882a593Smuzhiyun if (ret < 0) {
148*4882a593Smuzhiyun dev_dbg(ctx->dev, "DSP core mask %#x power up failed",
149*4882a593Smuzhiyun core_mask);
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return cnl_dsp_start_core(ctx, core_mask);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
cnl_dsp_disable_core(struct sst_dsp * ctx,unsigned int core_mask)156*4882a593Smuzhiyun int cnl_dsp_disable_core(struct sst_dsp *ctx, unsigned int core_mask)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun int ret;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ret = cnl_dsp_reset_core(ctx, core_mask);
161*4882a593Smuzhiyun if (ret < 0) {
162*4882a593Smuzhiyun dev_err(ctx->dev, "DSP core mask %#x reset failed\n",
163*4882a593Smuzhiyun core_mask);
164*4882a593Smuzhiyun return ret;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* power down core*/
168*4882a593Smuzhiyun ret = cnl_dsp_core_power_down(ctx, core_mask);
169*4882a593Smuzhiyun if (ret < 0) {
170*4882a593Smuzhiyun dev_err(ctx->dev, "DSP core mask %#x power down failed\n",
171*4882a593Smuzhiyun core_mask);
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun if (is_cnl_dsp_core_enable(ctx, core_mask)) {
176*4882a593Smuzhiyun dev_err(ctx->dev, "DSP core mask %#x disable failed\n",
177*4882a593Smuzhiyun core_mask);
178*4882a593Smuzhiyun ret = -EIO;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return ret;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
cnl_dsp_sst_interrupt(int irq,void * dev_id)184*4882a593Smuzhiyun irqreturn_t cnl_dsp_sst_interrupt(int irq, void *dev_id)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct sst_dsp *ctx = dev_id;
187*4882a593Smuzhiyun u32 val;
188*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun spin_lock(&ctx->spinlock);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun val = sst_dsp_shim_read_unlocked(ctx, CNL_ADSP_REG_ADSPIS);
193*4882a593Smuzhiyun ctx->intr_status = val;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (val == 0xffffffff) {
196*4882a593Smuzhiyun spin_unlock(&ctx->spinlock);
197*4882a593Smuzhiyun return IRQ_NONE;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (val & CNL_ADSPIS_IPC) {
201*4882a593Smuzhiyun cnl_ipc_int_disable(ctx);
202*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun spin_unlock(&ctx->spinlock);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return ret;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
cnl_dsp_free(struct sst_dsp * dsp)210*4882a593Smuzhiyun void cnl_dsp_free(struct sst_dsp *dsp)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun cnl_ipc_int_disable(dsp);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun free_irq(dsp->irq, dsp);
215*4882a593Smuzhiyun cnl_ipc_op_int_disable(dsp);
216*4882a593Smuzhiyun cnl_dsp_disable_core(dsp, SKL_DSP_CORE0_MASK);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cnl_dsp_free);
219*4882a593Smuzhiyun
cnl_ipc_int_enable(struct sst_dsp * ctx)220*4882a593Smuzhiyun void cnl_ipc_int_enable(struct sst_dsp *ctx)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_ADSPIC,
223*4882a593Smuzhiyun CNL_ADSPIC_IPC, CNL_ADSPIC_IPC);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
cnl_ipc_int_disable(struct sst_dsp * ctx)226*4882a593Smuzhiyun void cnl_ipc_int_disable(struct sst_dsp *ctx)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun sst_dsp_shim_update_bits_unlocked(ctx, CNL_ADSP_REG_ADSPIC,
229*4882a593Smuzhiyun CNL_ADSPIC_IPC, 0);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
cnl_ipc_op_int_enable(struct sst_dsp * ctx)232*4882a593Smuzhiyun void cnl_ipc_op_int_enable(struct sst_dsp *ctx)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun /* enable IPC DONE interrupt */
235*4882a593Smuzhiyun sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
236*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_DONE,
237*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_DONE);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* enable IPC BUSY interrupt */
240*4882a593Smuzhiyun sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
241*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_BUSY,
242*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_BUSY);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
cnl_ipc_op_int_disable(struct sst_dsp * ctx)245*4882a593Smuzhiyun void cnl_ipc_op_int_disable(struct sst_dsp *ctx)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun /* disable IPC DONE interrupt */
248*4882a593Smuzhiyun sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
249*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_DONE, 0);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* disable IPC BUSY interrupt */
252*4882a593Smuzhiyun sst_dsp_shim_update_bits(ctx, CNL_ADSP_REG_HIPCCTL,
253*4882a593Smuzhiyun CNL_ADSP_REG_HIPCCTL_BUSY, 0);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
cnl_ipc_int_status(struct sst_dsp * ctx)256*4882a593Smuzhiyun bool cnl_ipc_int_status(struct sst_dsp *ctx)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun return sst_dsp_shim_read_unlocked(ctx, CNL_ADSP_REG_ADSPIS) &
259*4882a593Smuzhiyun CNL_ADSPIS_IPC;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
cnl_ipc_free(struct sst_generic_ipc * ipc)262*4882a593Smuzhiyun void cnl_ipc_free(struct sst_generic_ipc *ipc)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun cnl_ipc_op_int_disable(ipc->dsp);
265*4882a593Smuzhiyun sst_ipc_fini(ipc);
266*4882a593Smuzhiyun }
267