xref: /OK3568_Linux_fs/kernel/sound/soc/intel/common/soc-acpi-intel-tgl-match.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * soc-apci-intel-tgl-match.c - tables and support for ICL ACPI enumeration.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2019, Intel Corporation.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <sound/soc-acpi.h>
10*4882a593Smuzhiyun #include <sound/soc-acpi-intel-match.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun static struct snd_soc_acpi_codecs tgl_codecs = {
13*4882a593Smuzhiyun 	.num_codecs = 1,
14*4882a593Smuzhiyun 	.codecs = {"MX98357A"}
15*4882a593Smuzhiyun };
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun static const struct snd_soc_acpi_endpoint single_endpoint = {
18*4882a593Smuzhiyun 	.num = 0,
19*4882a593Smuzhiyun 	.aggregated = 0,
20*4882a593Smuzhiyun 	.group_position = 0,
21*4882a593Smuzhiyun 	.group_id = 0,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun static const struct snd_soc_acpi_endpoint spk_l_endpoint = {
25*4882a593Smuzhiyun 	.num = 0,
26*4882a593Smuzhiyun 	.aggregated = 1,
27*4882a593Smuzhiyun 	.group_position = 0,
28*4882a593Smuzhiyun 	.group_id = 1,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct snd_soc_acpi_endpoint spk_r_endpoint = {
32*4882a593Smuzhiyun 	.num = 0,
33*4882a593Smuzhiyun 	.aggregated = 1,
34*4882a593Smuzhiyun 	.group_position = 1,
35*4882a593Smuzhiyun 	.group_id = 1,
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt711_0_adr[] = {
39*4882a593Smuzhiyun 	{
40*4882a593Smuzhiyun 		.adr = 0x000020025D071100,
41*4882a593Smuzhiyun 		.num_endpoints = 1,
42*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
43*4882a593Smuzhiyun 		.name_prefix = "rt711"
44*4882a593Smuzhiyun 	}
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt711_1_adr[] = {
48*4882a593Smuzhiyun 	{
49*4882a593Smuzhiyun 		.adr = 0x000120025D071100,
50*4882a593Smuzhiyun 		.num_endpoints = 1,
51*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
52*4882a593Smuzhiyun 		.name_prefix = "rt711"
53*4882a593Smuzhiyun 	}
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1308_1_dual_adr[] = {
57*4882a593Smuzhiyun 	{
58*4882a593Smuzhiyun 		.adr = 0x000120025D130800,
59*4882a593Smuzhiyun 		.num_endpoints = 1,
60*4882a593Smuzhiyun 		.endpoints = &spk_l_endpoint,
61*4882a593Smuzhiyun 		.name_prefix = "rt1308-1"
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun 	{
64*4882a593Smuzhiyun 		.adr = 0x000122025D130800,
65*4882a593Smuzhiyun 		.num_endpoints = 1,
66*4882a593Smuzhiyun 		.endpoints = &spk_r_endpoint,
67*4882a593Smuzhiyun 		.name_prefix = "rt1308-2"
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1308_1_single_adr[] = {
72*4882a593Smuzhiyun 	{
73*4882a593Smuzhiyun 		.adr = 0x000120025D130800,
74*4882a593Smuzhiyun 		.num_endpoints = 1,
75*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
76*4882a593Smuzhiyun 		.name_prefix = "rt1308-1"
77*4882a593Smuzhiyun 	}
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1308_2_single_adr[] = {
81*4882a593Smuzhiyun 	{
82*4882a593Smuzhiyun 		.adr = 0x000220025D130800,
83*4882a593Smuzhiyun 		.num_endpoints = 1,
84*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
85*4882a593Smuzhiyun 		.name_prefix = "rt1308-1"
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1308_1_group1_adr[] = {
90*4882a593Smuzhiyun 	{
91*4882a593Smuzhiyun 		.adr = 0x000120025D130800,
92*4882a593Smuzhiyun 		.num_endpoints = 1,
93*4882a593Smuzhiyun 		.endpoints = &spk_l_endpoint,
94*4882a593Smuzhiyun 		.name_prefix = "rt1308-1"
95*4882a593Smuzhiyun 	}
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1308_2_group1_adr[] = {
99*4882a593Smuzhiyun 	{
100*4882a593Smuzhiyun 		.adr = 0x000220025D130800,
101*4882a593Smuzhiyun 		.num_endpoints = 1,
102*4882a593Smuzhiyun 		.endpoints = &spk_r_endpoint,
103*4882a593Smuzhiyun 		.name_prefix = "rt1308-2"
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt715_0_adr[] = {
108*4882a593Smuzhiyun 	{
109*4882a593Smuzhiyun 		.adr = 0x000021025D071500,
110*4882a593Smuzhiyun 		.num_endpoints = 1,
111*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
112*4882a593Smuzhiyun 		.name_prefix = "rt715"
113*4882a593Smuzhiyun 	}
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt715_3_adr[] = {
117*4882a593Smuzhiyun 	{
118*4882a593Smuzhiyun 		.adr = 0x000320025D071500,
119*4882a593Smuzhiyun 		.num_endpoints = 1,
120*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
121*4882a593Smuzhiyun 		.name_prefix = "rt715"
122*4882a593Smuzhiyun 	}
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device mx8373_1_adr[] = {
126*4882a593Smuzhiyun 	{
127*4882a593Smuzhiyun 		.adr = 0x000123019F837300,
128*4882a593Smuzhiyun 		.num_endpoints = 1,
129*4882a593Smuzhiyun 		.endpoints = &spk_r_endpoint,
130*4882a593Smuzhiyun 		.name_prefix = "Right"
131*4882a593Smuzhiyun 	},
132*4882a593Smuzhiyun 	{
133*4882a593Smuzhiyun 		.adr = 0x000127019F837300,
134*4882a593Smuzhiyun 		.num_endpoints = 1,
135*4882a593Smuzhiyun 		.endpoints = &spk_l_endpoint,
136*4882a593Smuzhiyun 		.name_prefix = "Left"
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt5682_0_adr[] = {
141*4882a593Smuzhiyun 	{
142*4882a593Smuzhiyun 		.adr = 0x000021025D568200,
143*4882a593Smuzhiyun 		.num_endpoints = 1,
144*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
145*4882a593Smuzhiyun 		.name_prefix = "rt5682"
146*4882a593Smuzhiyun 	}
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt711_sdca_0_adr[] = {
150*4882a593Smuzhiyun 	{
151*4882a593Smuzhiyun 		.adr = 0x000030025D071101,
152*4882a593Smuzhiyun 		.num_endpoints = 1,
153*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
154*4882a593Smuzhiyun 		.name_prefix = "rt711"
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1316_1_group1_adr[] = {
159*4882a593Smuzhiyun 	{
160*4882a593Smuzhiyun 		.adr = 0x000131025D131601, /* unique ID is set for some reason */
161*4882a593Smuzhiyun 		.num_endpoints = 1,
162*4882a593Smuzhiyun 		.endpoints = &spk_l_endpoint,
163*4882a593Smuzhiyun 		.name_prefix = "rt1316-1"
164*4882a593Smuzhiyun 	}
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt1316_2_group1_adr[] = {
168*4882a593Smuzhiyun 	{
169*4882a593Smuzhiyun 		.adr = 0x000230025D131601,
170*4882a593Smuzhiyun 		.num_endpoints = 1,
171*4882a593Smuzhiyun 		.endpoints = &spk_r_endpoint,
172*4882a593Smuzhiyun 		.name_prefix = "rt1316-2"
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const struct snd_soc_acpi_adr_device rt714_3_adr[] = {
177*4882a593Smuzhiyun 	{
178*4882a593Smuzhiyun 		.adr = 0x000330025D071401,
179*4882a593Smuzhiyun 		.num_endpoints = 1,
180*4882a593Smuzhiyun 		.endpoints = &single_endpoint,
181*4882a593Smuzhiyun 		.name_prefix = "rt714"
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_i2s_rt1308[] = {
186*4882a593Smuzhiyun 	{
187*4882a593Smuzhiyun 		.mask = BIT(0),
188*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt711_0_adr),
189*4882a593Smuzhiyun 		.adr_d = rt711_0_adr,
190*4882a593Smuzhiyun 	},
191*4882a593Smuzhiyun 	{}
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_rvp[] = {
195*4882a593Smuzhiyun 	{
196*4882a593Smuzhiyun 		.mask = BIT(0),
197*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt711_0_adr),
198*4882a593Smuzhiyun 		.adr_d = rt711_0_adr,
199*4882a593Smuzhiyun 	},
200*4882a593Smuzhiyun 	{
201*4882a593Smuzhiyun 		.mask = BIT(1),
202*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1308_1_dual_adr),
203*4882a593Smuzhiyun 		.adr_d = rt1308_1_dual_adr,
204*4882a593Smuzhiyun 	},
205*4882a593Smuzhiyun 	{}
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_chromebook_base[] = {
209*4882a593Smuzhiyun 	{
210*4882a593Smuzhiyun 		.mask = BIT(0),
211*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt5682_0_adr),
212*4882a593Smuzhiyun 		.adr_d = rt5682_0_adr,
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun 	{
215*4882a593Smuzhiyun 		.mask = BIT(1),
216*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(mx8373_1_adr),
217*4882a593Smuzhiyun 		.adr_d = mx8373_1_adr,
218*4882a593Smuzhiyun 	},
219*4882a593Smuzhiyun 	{}
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_3_in_1_default[] = {
223*4882a593Smuzhiyun 	{
224*4882a593Smuzhiyun 		.mask = BIT(0),
225*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt711_0_adr),
226*4882a593Smuzhiyun 		.adr_d = rt711_0_adr,
227*4882a593Smuzhiyun 	},
228*4882a593Smuzhiyun 	{
229*4882a593Smuzhiyun 		.mask = BIT(1),
230*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1308_1_group1_adr),
231*4882a593Smuzhiyun 		.adr_d = rt1308_1_group1_adr,
232*4882a593Smuzhiyun 	},
233*4882a593Smuzhiyun 	{
234*4882a593Smuzhiyun 		.mask = BIT(2),
235*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1308_2_group1_adr),
236*4882a593Smuzhiyun 		.adr_d = rt1308_2_group1_adr,
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun 	{
239*4882a593Smuzhiyun 		.mask = BIT(3),
240*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt715_3_adr),
241*4882a593Smuzhiyun 		.adr_d = rt715_3_adr,
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun 	{}
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_3_in_1_mono_amp[] = {
247*4882a593Smuzhiyun 	{
248*4882a593Smuzhiyun 		.mask = BIT(0),
249*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt711_0_adr),
250*4882a593Smuzhiyun 		.adr_d = rt711_0_adr,
251*4882a593Smuzhiyun 	},
252*4882a593Smuzhiyun 	{
253*4882a593Smuzhiyun 		.mask = BIT(1),
254*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1308_1_single_adr),
255*4882a593Smuzhiyun 		.adr_d = rt1308_1_single_adr,
256*4882a593Smuzhiyun 	},
257*4882a593Smuzhiyun 	{
258*4882a593Smuzhiyun 		.mask = BIT(3),
259*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt715_3_adr),
260*4882a593Smuzhiyun 		.adr_d = rt715_3_adr,
261*4882a593Smuzhiyun 	},
262*4882a593Smuzhiyun 	{}
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_sdw_rt711_link1_rt1308_link2_rt715_link0[] = {
266*4882a593Smuzhiyun 	{
267*4882a593Smuzhiyun 		.mask = BIT(1),
268*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt711_1_adr),
269*4882a593Smuzhiyun 		.adr_d = rt711_1_adr,
270*4882a593Smuzhiyun 	},
271*4882a593Smuzhiyun 	{
272*4882a593Smuzhiyun 		.mask = BIT(2),
273*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1308_2_single_adr),
274*4882a593Smuzhiyun 		.adr_d = rt1308_2_single_adr,
275*4882a593Smuzhiyun 	},
276*4882a593Smuzhiyun 	{
277*4882a593Smuzhiyun 		.mask = BIT(0),
278*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt715_0_adr),
279*4882a593Smuzhiyun 		.adr_d = rt715_0_adr,
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun 	{}
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun static const struct snd_soc_acpi_link_adr tgl_3_in_1_sdca[] = {
285*4882a593Smuzhiyun 	{
286*4882a593Smuzhiyun 		.mask = BIT(0),
287*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt711_sdca_0_adr),
288*4882a593Smuzhiyun 		.adr_d = rt711_sdca_0_adr,
289*4882a593Smuzhiyun 	},
290*4882a593Smuzhiyun 	{
291*4882a593Smuzhiyun 		.mask = BIT(1),
292*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1316_1_group1_adr),
293*4882a593Smuzhiyun 		.adr_d = rt1316_1_group1_adr,
294*4882a593Smuzhiyun 	},
295*4882a593Smuzhiyun 	{
296*4882a593Smuzhiyun 		.mask = BIT(2),
297*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt1316_2_group1_adr),
298*4882a593Smuzhiyun 		.adr_d = rt1316_2_group1_adr,
299*4882a593Smuzhiyun 	},
300*4882a593Smuzhiyun 	{
301*4882a593Smuzhiyun 		.mask = BIT(3),
302*4882a593Smuzhiyun 		.num_adr = ARRAY_SIZE(rt714_3_adr),
303*4882a593Smuzhiyun 		.adr_d = rt714_3_adr,
304*4882a593Smuzhiyun 	},
305*4882a593Smuzhiyun 	{}
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun static struct snd_soc_acpi_codecs tgl_max98373_amp = {
309*4882a593Smuzhiyun 	.num_codecs = 1,
310*4882a593Smuzhiyun 	.codecs = {"MX98373"}
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun struct snd_soc_acpi_mach snd_soc_acpi_intel_tgl_machines[] = {
314*4882a593Smuzhiyun 	{
315*4882a593Smuzhiyun 		.id = "10EC1308",
316*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
317*4882a593Smuzhiyun 		.link_mask = 0x1, /* RT711 on SoundWire link0 */
318*4882a593Smuzhiyun 		.links = tgl_i2s_rt1308,
319*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
320*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt711-i2s-rt1308.tplg",
321*4882a593Smuzhiyun 	},
322*4882a593Smuzhiyun 	{
323*4882a593Smuzhiyun 		.id = "10EC5682",
324*4882a593Smuzhiyun 		.drv_name = "tgl_max98357a_rt5682",
325*4882a593Smuzhiyun 		.machine_quirk = snd_soc_acpi_codec_list,
326*4882a593Smuzhiyun 		.quirk_data = &tgl_codecs,
327*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
328*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-max98357a-rt5682.tplg",
329*4882a593Smuzhiyun 	},
330*4882a593Smuzhiyun 	{
331*4882a593Smuzhiyun 		.id = "10EC5682",
332*4882a593Smuzhiyun 		.drv_name = "tgl_max98373_rt5682",
333*4882a593Smuzhiyun 		.machine_quirk = snd_soc_acpi_codec_list,
334*4882a593Smuzhiyun 		.quirk_data = &tgl_max98373_amp,
335*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
336*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-max98373-rt5682.tplg",
337*4882a593Smuzhiyun 	},
338*4882a593Smuzhiyun 	{},
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_soc_acpi_intel_tgl_machines);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* this table is used when there is no I2S codec present */
343*4882a593Smuzhiyun struct snd_soc_acpi_mach snd_soc_acpi_intel_tgl_sdw_machines[] = {
344*4882a593Smuzhiyun 	{
345*4882a593Smuzhiyun 		.link_mask = 0x7,
346*4882a593Smuzhiyun 		.links = tgl_sdw_rt711_link1_rt1308_link2_rt715_link0,
347*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
348*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
349*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt715-rt711-rt1308-mono.tplg",
350*4882a593Smuzhiyun 	},
351*4882a593Smuzhiyun 	{
352*4882a593Smuzhiyun 		.link_mask = 0xF, /* 4 active links required */
353*4882a593Smuzhiyun 		.links = tgl_3_in_1_default,
354*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
355*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
356*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt711-rt1308-rt715.tplg",
357*4882a593Smuzhiyun 	},
358*4882a593Smuzhiyun 	{
359*4882a593Smuzhiyun 		/*
360*4882a593Smuzhiyun 		 * link_mask should be 0xB, but all links are enabled by BIOS.
361*4882a593Smuzhiyun 		 * This entry will be selected if there is no rt1308 exposed
362*4882a593Smuzhiyun 		 * on link2 since it will fail to match the above entry.
363*4882a593Smuzhiyun 		 */
364*4882a593Smuzhiyun 		.link_mask = 0xF,
365*4882a593Smuzhiyun 		.links = tgl_3_in_1_mono_amp,
366*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
367*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
368*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt711-rt1308-mono-rt715.tplg",
369*4882a593Smuzhiyun 	},
370*4882a593Smuzhiyun 	{
371*4882a593Smuzhiyun 		.link_mask = 0xF, /* 4 active links required */
372*4882a593Smuzhiyun 		.links = tgl_3_in_1_sdca,
373*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
374*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
375*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt711-rt1316-rt714.tplg",
376*4882a593Smuzhiyun 	},
377*4882a593Smuzhiyun 	{
378*4882a593Smuzhiyun 		.link_mask = 0x3, /* rt711 on link 0 and 2 rt1308s on link 1 */
379*4882a593Smuzhiyun 		.links = tgl_rvp,
380*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
381*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
382*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt711-rt1308.tplg",
383*4882a593Smuzhiyun 	},
384*4882a593Smuzhiyun 	{
385*4882a593Smuzhiyun 		.link_mask = 0x3, /* rt5682 on link0 & 2xmax98373 on link 1 */
386*4882a593Smuzhiyun 		.links = tgl_chromebook_base,
387*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
388*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
389*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-sdw-max98373-rt5682.tplg",
390*4882a593Smuzhiyun 	},
391*4882a593Smuzhiyun 	{
392*4882a593Smuzhiyun 		.link_mask = 0x1, /* this will only enable rt5682 for now */
393*4882a593Smuzhiyun 		.links = tgl_chromebook_base,
394*4882a593Smuzhiyun 		.drv_name = "sof_sdw",
395*4882a593Smuzhiyun 		.sof_fw_filename = "sof-tgl.ri",
396*4882a593Smuzhiyun 		.sof_tplg_filename = "sof-tgl-rt5682.tplg",
397*4882a593Smuzhiyun 	},
398*4882a593Smuzhiyun 	{},
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_soc_acpi_intel_tgl_sdw_machines);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
403*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel Common ACPI Match module");
404