xref: /OK3568_Linux_fs/kernel/sound/soc/intel/catpt/registers.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright(c) 2020 Intel Corporation. All rights reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Cezary Rojewski <cezary.rojewski@intel.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef __SND_SOC_INTEL_CATPT_REGS_H
9*4882a593Smuzhiyun #define __SND_SOC_INTEL_CATPT_REGS_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/bitops.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <uapi/linux/pci_regs.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define CATPT_SHIM_REGS_SIZE	4096
16*4882a593Smuzhiyun #define CATPT_DMA_REGS_SIZE	1024
17*4882a593Smuzhiyun #define CATPT_DMA_COUNT		2
18*4882a593Smuzhiyun #define CATPT_SSP_REGS_SIZE	512
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* DSP Shim registers */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define CATPT_SHIM_CS1		0x00
23*4882a593Smuzhiyun #define CATPT_SHIM_ISC		0x18
24*4882a593Smuzhiyun #define CATPT_SHIM_ISD		0x20
25*4882a593Smuzhiyun #define CATPT_SHIM_IMC		0x28
26*4882a593Smuzhiyun #define CATPT_SHIM_IMD		0x30
27*4882a593Smuzhiyun #define CATPT_SHIM_IPCC		0x38
28*4882a593Smuzhiyun #define CATPT_SHIM_IPCD		0x40
29*4882a593Smuzhiyun #define CATPT_SHIM_CLKCTL	0x78
30*4882a593Smuzhiyun #define CATPT_SHIM_CS2		0x80
31*4882a593Smuzhiyun #define CATPT_SHIM_LTRC		0xE0
32*4882a593Smuzhiyun #define CATPT_SHIM_HMDC		0xE8
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define CATPT_CS_LPCS		BIT(31)
35*4882a593Smuzhiyun #define CATPT_CS_SFCR(ssp)	BIT(27 + (ssp))
36*4882a593Smuzhiyun #define CATPT_CS_S1IOCS		BIT(23)
37*4882a593Smuzhiyun #define CATPT_CS_S0IOCS		BIT(21)
38*4882a593Smuzhiyun #define CATPT_CS_PCE		BIT(15)
39*4882a593Smuzhiyun #define CATPT_CS_SDPM(ssp)	BIT(11 + (ssp))
40*4882a593Smuzhiyun #define CATPT_CS_STALL		BIT(10)
41*4882a593Smuzhiyun #define CATPT_CS_DCS		GENMASK(6, 4)
42*4882a593Smuzhiyun /* b100 DSP core & audio fabric high clock */
43*4882a593Smuzhiyun #define CATPT_CS_DCS_HIGH	(0x4 << 4)
44*4882a593Smuzhiyun #define CATPT_CS_SBCS(ssp)	BIT(2 + (ssp))
45*4882a593Smuzhiyun #define CATPT_CS_RST		BIT(1)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define CATPT_ISC_IPCDB		BIT(1)
48*4882a593Smuzhiyun #define CATPT_ISC_IPCCD		BIT(0)
49*4882a593Smuzhiyun #define CATPT_ISD_DCPWM		BIT(31)
50*4882a593Smuzhiyun #define CATPT_ISD_IPCCB		BIT(1)
51*4882a593Smuzhiyun #define CATPT_ISD_IPCDD		BIT(0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define CATPT_IMC_IPCDB		BIT(1)
54*4882a593Smuzhiyun #define CATPT_IMC_IPCCD		BIT(0)
55*4882a593Smuzhiyun #define CATPT_IMD_IPCCB		BIT(1)
56*4882a593Smuzhiyun #define CATPT_IMD_IPCDD		BIT(0)
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define CATPT_IPCC_BUSY		BIT(31)
59*4882a593Smuzhiyun #define CATPT_IPCC_DONE		BIT(30)
60*4882a593Smuzhiyun #define CATPT_IPCD_BUSY		BIT(31)
61*4882a593Smuzhiyun #define CATPT_IPCD_DONE		BIT(30)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define CATPT_CLKCTL_CFCIP	BIT(31)
64*4882a593Smuzhiyun #define CATPT_CLKCTL_SMOS	GENMASK(25, 24)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define CATPT_HMDC_HDDA(e, ch)	BIT(8 * (e) + (ch))
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* defaults to reset SHIM registers to after each power cycle */
69*4882a593Smuzhiyun #define CATPT_CS_DEFAULT	0x8480040E
70*4882a593Smuzhiyun #define CATPT_ISC_DEFAULT	0x0
71*4882a593Smuzhiyun #define CATPT_ISD_DEFAULT	0x0
72*4882a593Smuzhiyun #define CATPT_IMC_DEFAULT	0x7FFF0003
73*4882a593Smuzhiyun #define CATPT_IMD_DEFAULT	0x7FFF0003
74*4882a593Smuzhiyun #define CATPT_IPCC_DEFAULT	0x0
75*4882a593Smuzhiyun #define CATPT_IPCD_DEFAULT	0x0
76*4882a593Smuzhiyun #define CATPT_CLKCTL_DEFAULT	0x7FF
77*4882a593Smuzhiyun #define CATPT_CS2_DEFAULT	0x0
78*4882a593Smuzhiyun #define CATPT_LTRC_DEFAULT	0x0
79*4882a593Smuzhiyun #define CATPT_HMDC_DEFAULT	0x0
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* PCI Configuration registers */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define CATPT_PCI_PMCAPID	0x80
84*4882a593Smuzhiyun #define CATPT_PCI_PMCS		(CATPT_PCI_PMCAPID + PCI_PM_CTRL)
85*4882a593Smuzhiyun #define CATPT_PCI_VDRTCTL0	0xA0
86*4882a593Smuzhiyun #define CATPT_PCI_VDRTCTL2	0xA8
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define CATPT_VDRTCTL2_DTCGE	BIT(10)
89*4882a593Smuzhiyun #define CATPT_VDRTCTL2_DCLCGE	BIT(1)
90*4882a593Smuzhiyun #define CATPT_VDRTCTL2_CGEALL	0xF7F
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* LPT PCI Configuration bits */
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #define LPT_VDRTCTL0_DSRAMPGE(b)	BIT(16 + (b))
95*4882a593Smuzhiyun #define LPT_VDRTCTL0_DSRAMPGE_MASK	GENMASK(31, 16)
96*4882a593Smuzhiyun #define LPT_VDRTCTL0_ISRAMPGE(b)	BIT(6 + (b))
97*4882a593Smuzhiyun #define LPT_VDRTCTL0_ISRAMPGE_MASK	GENMASK(15, 6)
98*4882a593Smuzhiyun #define LPT_VDRTCTL0_D3SRAMPGD		BIT(2)
99*4882a593Smuzhiyun #define LPT_VDRTCTL0_D3PGD		BIT(1)
100*4882a593Smuzhiyun #define LPT_VDRTCTL0_APLLSE		BIT(0)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /* WPT PCI Configuration bits */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define WPT_VDRTCTL0_DSRAMPGE(b)	BIT(12 + (b))
105*4882a593Smuzhiyun #define WPT_VDRTCTL0_DSRAMPGE_MASK	GENMASK(31, 12)
106*4882a593Smuzhiyun #define WPT_VDRTCTL0_ISRAMPGE(b)	BIT(2 + (b))
107*4882a593Smuzhiyun #define WPT_VDRTCTL0_ISRAMPGE_MASK	GENMASK(11, 2)
108*4882a593Smuzhiyun #define WPT_VDRTCTL0_D3SRAMPGD		BIT(1)
109*4882a593Smuzhiyun #define WPT_VDRTCTL0_D3PGD		BIT(0)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define WPT_VDRTCTL2_APLLSE		BIT(31)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* defaults to reset SSP registers to after each power cycle */
114*4882a593Smuzhiyun #define CATPT_SSC0_DEFAULT		0x0
115*4882a593Smuzhiyun #define CATPT_SSC1_DEFAULT		0x0
116*4882a593Smuzhiyun #define CATPT_SSS_DEFAULT		0xF004
117*4882a593Smuzhiyun #define CATPT_SSIT_DEFAULT		0x0
118*4882a593Smuzhiyun #define CATPT_SSD_DEFAULT		0xC43893A3
119*4882a593Smuzhiyun #define CATPT_SSTO_DEFAULT		0x0
120*4882a593Smuzhiyun #define CATPT_SSPSP_DEFAULT		0x0
121*4882a593Smuzhiyun #define CATPT_SSTSA_DEFAULT		0x0
122*4882a593Smuzhiyun #define CATPT_SSRSA_DEFAULT		0x0
123*4882a593Smuzhiyun #define CATPT_SSTSS_DEFAULT		0x0
124*4882a593Smuzhiyun #define CATPT_SSCR2_DEFAULT		0x0
125*4882a593Smuzhiyun #define CATPT_SSPSP2_DEFAULT		0x0
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Physically the same block, access address differs between host and dsp */
128*4882a593Smuzhiyun #define CATPT_DSP_DRAM_OFFSET		0x400000
129*4882a593Smuzhiyun #define catpt_to_host_offset(offset)	((offset) & ~(CATPT_DSP_DRAM_OFFSET))
130*4882a593Smuzhiyun #define catpt_to_dsp_offset(offset)	((offset) | CATPT_DSP_DRAM_OFFSET)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define CATPT_MEMBLOCK_SIZE	0x8000
133*4882a593Smuzhiyun #define catpt_num_dram(cdev)	(hweight_long((cdev)->spec->dram_mask))
134*4882a593Smuzhiyun #define catpt_num_iram(cdev)	(hweight_long((cdev)->spec->iram_mask))
135*4882a593Smuzhiyun #define catpt_dram_size(cdev)	(catpt_num_dram(cdev) * CATPT_MEMBLOCK_SIZE)
136*4882a593Smuzhiyun #define catpt_iram_size(cdev)	(catpt_num_iram(cdev) * CATPT_MEMBLOCK_SIZE)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* registry I/O helpers */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define catpt_shim_addr(cdev) \
141*4882a593Smuzhiyun 	((cdev)->lpe_ba + (cdev)->spec->host_shim_offset)
142*4882a593Smuzhiyun #define catpt_dma_addr(cdev, dma) \
143*4882a593Smuzhiyun 	((cdev)->lpe_ba + (cdev)->spec->host_dma_offset[dma])
144*4882a593Smuzhiyun #define catpt_ssp_addr(cdev, ssp) \
145*4882a593Smuzhiyun 	((cdev)->lpe_ba + (cdev)->spec->host_ssp_offset[ssp])
146*4882a593Smuzhiyun #define catpt_inbox_addr(cdev) \
147*4882a593Smuzhiyun 	((cdev)->lpe_ba + (cdev)->ipc.config.inbox_offset)
148*4882a593Smuzhiyun #define catpt_outbox_addr(cdev) \
149*4882a593Smuzhiyun 	((cdev)->lpe_ba + (cdev)->ipc.config.outbox_offset)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define catpt_writel_ssp(cdev, ssp, reg, val) \
152*4882a593Smuzhiyun 	writel(val, catpt_ssp_addr(cdev, ssp) + (reg))
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define catpt_readl_shim(cdev, reg) \
155*4882a593Smuzhiyun 	readl(catpt_shim_addr(cdev) + CATPT_SHIM_##reg)
156*4882a593Smuzhiyun #define catpt_writel_shim(cdev, reg, val) \
157*4882a593Smuzhiyun 	writel(val, catpt_shim_addr(cdev) + CATPT_SHIM_##reg)
158*4882a593Smuzhiyun #define catpt_updatel_shim(cdev, reg, mask, val) \
159*4882a593Smuzhiyun 	catpt_writel_shim(cdev, reg, \
160*4882a593Smuzhiyun 			  (catpt_readl_shim(cdev, reg) & ~(mask)) | (val))
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define catpt_readl_poll_shim(cdev, reg, val, cond, delay_us, timeout_us) \
163*4882a593Smuzhiyun 	readl_poll_timeout(catpt_shim_addr(cdev) + CATPT_SHIM_##reg, \
164*4882a593Smuzhiyun 			   val, cond, delay_us, timeout_us)
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define catpt_readl_pci(cdev, reg) \
167*4882a593Smuzhiyun 	readl(cdev->pci_ba + CATPT_PCI_##reg)
168*4882a593Smuzhiyun #define catpt_writel_pci(cdev, reg, val) \
169*4882a593Smuzhiyun 	writel(val, cdev->pci_ba + CATPT_PCI_##reg)
170*4882a593Smuzhiyun #define catpt_updatel_pci(cdev, reg, mask, val) \
171*4882a593Smuzhiyun 	catpt_writel_pci(cdev, reg, \
172*4882a593Smuzhiyun 			 (catpt_readl_pci(cdev, reg) & ~(mask)) | (val))
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define catpt_readl_poll_pci(cdev, reg, val, cond, delay_us, timeout_us) \
175*4882a593Smuzhiyun 	readl_poll_timeout((cdev)->pci_ba + CATPT_PCI_##reg, \
176*4882a593Smuzhiyun 			   val, cond, delay_us, timeout_us)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #endif
179