xref: /OK3568_Linux_fs/kernel/sound/soc/hisilicon/hi3660-i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/sound/soc/hisilicon/hi3660-i2s.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * I2S IP driver for hi3660.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2001-2021, Huawei Tech. Co., Ltd.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/device.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/jiffies.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/gpio.h>
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm_params.h>
20*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/soc.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/reset.h>
25*4882a593Smuzhiyun #include <linux/of_address.h>
26*4882a593Smuzhiyun #include <linux/of_irq.h>
27*4882a593Smuzhiyun #include <linux/reset-controller.h>
28*4882a593Smuzhiyun #include <linux/clk.h>
29*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "hi3660-i2s.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct hi3660_i2s {
34*4882a593Smuzhiyun 	struct device *dev;
35*4882a593Smuzhiyun 	struct reset_control *rc;
36*4882a593Smuzhiyun 	int clocks;
37*4882a593Smuzhiyun 	struct regulator *regu_asp;
38*4882a593Smuzhiyun 	struct pinctrl *pctrl;
39*4882a593Smuzhiyun 	struct pinctrl_state *pin_default;
40*4882a593Smuzhiyun 	struct pinctrl_state *pin_idle;
41*4882a593Smuzhiyun 	struct clk *asp_subsys_clk;
42*4882a593Smuzhiyun 	struct snd_soc_dai_driver dai;
43*4882a593Smuzhiyun 	void __iomem *base;
44*4882a593Smuzhiyun 	void __iomem *base_syscon;
45*4882a593Smuzhiyun 	phys_addr_t base_phys;
46*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data dma_data[2];
47*4882a593Smuzhiyun 	spinlock_t lock;
48*4882a593Smuzhiyun 	int rate;
49*4882a593Smuzhiyun 	int format;
50*4882a593Smuzhiyun 	int bits;
51*4882a593Smuzhiyun 	int channels;
52*4882a593Smuzhiyun 	u32 master;
53*4882a593Smuzhiyun 	u32 status;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
update_bits(struct hi3660_i2s * i2s,u32 ofs,u32 reset,u32 set)56*4882a593Smuzhiyun static void update_bits(struct hi3660_i2s *i2s, u32 ofs, u32 reset, u32 set)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	u32 val = readl(i2s->base + ofs) & ~reset;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	writel(val | set, i2s->base + ofs);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
update_bits_syscon(struct hi3660_i2s * i2s,u32 ofs,u32 reset,u32 set)63*4882a593Smuzhiyun static void update_bits_syscon(struct hi3660_i2s *i2s,
64*4882a593Smuzhiyun 			u32 ofs, u32 reset, u32 set)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	u32 val = readl(i2s->base_syscon + ofs) & ~reset;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	writel(val | set, i2s->base_syscon + ofs);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
enable_format(struct hi3660_i2s * i2s,struct snd_pcm_substream * substream)71*4882a593Smuzhiyun static int enable_format(struct hi3660_i2s *i2s,
72*4882a593Smuzhiyun 			       struct snd_pcm_substream *substream)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	switch (i2s->format & SND_SOC_DAIFMT_MASTER_MASK) {
75*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
76*4882a593Smuzhiyun 		i2s->master = false;
77*4882a593Smuzhiyun 		update_bits_syscon(i2s, HI_ASP_CFG_R_CLK_SEL_REG,
78*4882a593Smuzhiyun 				0, HI_ASP_CFG_R_CLK_SEL_EN);
79*4882a593Smuzhiyun 		break;
80*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
81*4882a593Smuzhiyun 		i2s->master = true;
82*4882a593Smuzhiyun 		update_bits_syscon(i2s, HI_ASP_CFG_R_CLK_SEL_REG,
83*4882a593Smuzhiyun 				HI_ASP_CFG_R_CLK_SEL_EN, 0);
84*4882a593Smuzhiyun 		break;
85*4882a593Smuzhiyun 	default:
86*4882a593Smuzhiyun 		return -EINVAL;
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	return 0;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)92*4882a593Smuzhiyun static int startup(struct snd_pcm_substream *substream,
93*4882a593Smuzhiyun 		     struct snd_soc_dai *cpu_dai)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(cpu_dai->dev);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* deassert reset on sio_bt*/
98*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_RST_CTRLDIS_REG,
99*4882a593Smuzhiyun 			0, BIT(2)|BIT(6)|BIT(8)|BIT(16));
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* enable clk before frequency division */
102*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_GATE_EN_REG,
103*4882a593Smuzhiyun 			0, BIT(5)|BIT(6));
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* enable frequency division */
106*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_GATE_CLKDIV_EN_REG,
107*4882a593Smuzhiyun 			0, BIT(2)|BIT(5));
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	/* select clk */
110*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_CLK_SEL_REG,
111*4882a593Smuzhiyun 			HI_ASP_MASK, HI_ASP_CFG_R_CLK_SEL);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* select clk_div */
114*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_CLK1_DIV_REG,
115*4882a593Smuzhiyun 			HI_ASP_MASK, HI_ASP_CFG_R_CLK1_DIV_SEL);
116*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_CLK4_DIV_REG,
117*4882a593Smuzhiyun 			HI_ASP_MASK, HI_ASP_CFG_R_CLK4_DIV_SEL);
118*4882a593Smuzhiyun 	update_bits_syscon(i2s, HI_ASP_CFG_R_CLK6_DIV_REG,
119*4882a593Smuzhiyun 			HI_ASP_MASK, HI_ASP_CFG_R_CLK6_DIV_SEL);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* sio config */
122*4882a593Smuzhiyun 	update_bits(i2s, HI_ASP_SIO_MODE_REG, HI_ASP_MASK, 0x0);
123*4882a593Smuzhiyun 	update_bits(i2s, HI_ASP_SIO_DATA_WIDTH_SET_REG, HI_ASP_MASK, 0x9);
124*4882a593Smuzhiyun 	update_bits(i2s, HI_ASP_SIO_I2S_POS_MERGE_EN_REG, HI_ASP_MASK, 0x1);
125*4882a593Smuzhiyun 	update_bits(i2s, HI_ASP_SIO_I2S_START_POS_REG, HI_ASP_MASK, 0x0);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)130*4882a593Smuzhiyun static void shutdown(struct snd_pcm_substream *substream,
131*4882a593Smuzhiyun 		       struct snd_soc_dai *cpu_dai)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(cpu_dai->dev);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(i2s->asp_subsys_clk))
136*4882a593Smuzhiyun 		clk_disable_unprepare(i2s->asp_subsys_clk);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
txctrl(struct snd_soc_dai * cpu_dai,int on)139*4882a593Smuzhiyun static void txctrl(struct snd_soc_dai *cpu_dai, int on)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(cpu_dai->dev);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	spin_lock(&i2s->lock);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	if (on) {
146*4882a593Smuzhiyun 		/* enable SIO TX */
147*4882a593Smuzhiyun 		update_bits(i2s, HI_ASP_SIO_CT_SET_REG, 0,
148*4882a593Smuzhiyun 			HI_ASP_SIO_TX_ENABLE |
149*4882a593Smuzhiyun 			HI_ASP_SIO_TX_DATA_MERGE |
150*4882a593Smuzhiyun 			HI_ASP_SIO_TX_FIFO_THRESHOLD |
151*4882a593Smuzhiyun 			HI_ASP_SIO_RX_ENABLE |
152*4882a593Smuzhiyun 			HI_ASP_SIO_RX_DATA_MERGE |
153*4882a593Smuzhiyun 			HI_ASP_SIO_RX_FIFO_THRESHOLD);
154*4882a593Smuzhiyun 	} else {
155*4882a593Smuzhiyun 		/* disable SIO TX */
156*4882a593Smuzhiyun 		update_bits(i2s, HI_ASP_SIO_CT_CLR_REG, 0,
157*4882a593Smuzhiyun 			HI_ASP_SIO_TX_ENABLE | HI_ASP_SIO_RX_ENABLE);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 	spin_unlock(&i2s->lock);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
rxctrl(struct snd_soc_dai * cpu_dai,int on)162*4882a593Smuzhiyun static void rxctrl(struct snd_soc_dai *cpu_dai, int on)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(cpu_dai->dev);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	spin_lock(&i2s->lock);
167*4882a593Smuzhiyun 	if (on)
168*4882a593Smuzhiyun 		/* enable SIO RX */
169*4882a593Smuzhiyun 		update_bits(i2s, HI_ASP_SIO_CT_SET_REG, 0,
170*4882a593Smuzhiyun 			HI_ASP_SIO_TX_ENABLE |
171*4882a593Smuzhiyun 			HI_ASP_SIO_TX_DATA_MERGE |
172*4882a593Smuzhiyun 			HI_ASP_SIO_TX_FIFO_THRESHOLD |
173*4882a593Smuzhiyun 			HI_ASP_SIO_RX_ENABLE |
174*4882a593Smuzhiyun 			HI_ASP_SIO_RX_DATA_MERGE |
175*4882a593Smuzhiyun 			HI_ASP_SIO_RX_FIFO_THRESHOLD);
176*4882a593Smuzhiyun 	else
177*4882a593Smuzhiyun 		/* disable SIO RX */
178*4882a593Smuzhiyun 		update_bits(i2s, HI_ASP_SIO_CT_CLR_REG, 0,
179*4882a593Smuzhiyun 			HI_ASP_SIO_TX_ENABLE | HI_ASP_SIO_RX_ENABLE);
180*4882a593Smuzhiyun 	spin_unlock(&i2s->lock);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
set_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)183*4882a593Smuzhiyun static int set_sysclk(struct snd_soc_dai *cpu_dai,
184*4882a593Smuzhiyun 			     int clk_id, unsigned int freq, int dir)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
set_format(struct snd_soc_dai * cpu_dai,unsigned int fmt)189*4882a593Smuzhiyun static int set_format(struct snd_soc_dai *cpu_dai, unsigned int fmt)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(cpu_dai->dev);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	i2s->format = fmt;
194*4882a593Smuzhiyun 	i2s->master = (i2s->format & SND_SOC_DAIFMT_MASTER_MASK) ==
195*4882a593Smuzhiyun 		      SND_SOC_DAIFMT_CBS_CFS;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)200*4882a593Smuzhiyun static int hw_params(struct snd_pcm_substream *substream,
201*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *params,
202*4882a593Smuzhiyun 			    struct snd_soc_dai *cpu_dai)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(cpu_dai->dev);
205*4882a593Smuzhiyun 	struct snd_dmaengine_dai_dma_data *dma_data;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	enable_format(i2s, substream);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	dma_data->maxburst = 4;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
214*4882a593Smuzhiyun 		dma_data->addr = i2s->base_phys +
215*4882a593Smuzhiyun 			HI_ASP_SIO_I2S_DUAL_TX_CHN_REG;
216*4882a593Smuzhiyun 	else
217*4882a593Smuzhiyun 		dma_data->addr = i2s->base_phys +
218*4882a593Smuzhiyun 			HI_ASP_SIO_I2S_DUAL_RX_CHN_REG;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	switch (params_format(params)) {
221*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_U16_LE:
222*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
223*4882a593Smuzhiyun 		i2s->bits = 16;
224*4882a593Smuzhiyun 		dma_data->addr_width = 4;
225*4882a593Smuzhiyun 		break;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_U24_LE:
228*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_LE:
229*4882a593Smuzhiyun 		i2s->bits = 32;
230*4882a593Smuzhiyun 		dma_data->addr_width = 4;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 	default:
233*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "Bad format\n");
234*4882a593Smuzhiyun 		return -EINVAL;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * cpu_dai)240*4882a593Smuzhiyun static int trigger(struct snd_pcm_substream *substream, int cmd,
241*4882a593Smuzhiyun 			  struct snd_soc_dai *cpu_dai)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	switch (cmd) {
244*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
245*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
246*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
247*4882a593Smuzhiyun 			rxctrl(cpu_dai, 1);
248*4882a593Smuzhiyun 		else
249*4882a593Smuzhiyun 			txctrl(cpu_dai, 1);
250*4882a593Smuzhiyun 		break;
251*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
252*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
253*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
254*4882a593Smuzhiyun 			rxctrl(cpu_dai, 0);
255*4882a593Smuzhiyun 		else
256*4882a593Smuzhiyun 			txctrl(cpu_dai, 0);
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	default:
259*4882a593Smuzhiyun 		dev_err(cpu_dai->dev, "unknown cmd\n");
260*4882a593Smuzhiyun 		return -EINVAL;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
dai_probe(struct snd_soc_dai * dai)266*4882a593Smuzhiyun static int dai_probe(struct snd_soc_dai *dai)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = snd_soc_dai_get_drvdata(dai);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	snd_soc_dai_init_dma_data(dai,
271*4882a593Smuzhiyun 		&i2s->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
272*4882a593Smuzhiyun 		&i2s->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun static struct snd_soc_dai_ops dai_ops = {
279*4882a593Smuzhiyun 	.trigger	= trigger,
280*4882a593Smuzhiyun 	.hw_params	= hw_params,
281*4882a593Smuzhiyun 	.set_fmt	= set_format,
282*4882a593Smuzhiyun 	.set_sysclk	= set_sysclk,
283*4882a593Smuzhiyun 	.startup	= startup,
284*4882a593Smuzhiyun 	.shutdown	= shutdown,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static struct snd_soc_dai_driver dai_init = {
288*4882a593Smuzhiyun 	.name = "hi3660_i2s",
289*4882a593Smuzhiyun 	.probe = dai_probe,
290*4882a593Smuzhiyun 	.playback = {
291*4882a593Smuzhiyun 		.channels_min = 2,
292*4882a593Smuzhiyun 		.channels_max = 2,
293*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE |
294*4882a593Smuzhiyun 			   SNDRV_PCM_FMTBIT_U16_LE,
295*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_48000,
296*4882a593Smuzhiyun 	},
297*4882a593Smuzhiyun 	.capture = {
298*4882a593Smuzhiyun 		.channels_min = 2,
299*4882a593Smuzhiyun 		.channels_max = 2,
300*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE |
301*4882a593Smuzhiyun 			   SNDRV_PCM_FMTBIT_U16_LE,
302*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_48000,
303*4882a593Smuzhiyun 	},
304*4882a593Smuzhiyun 	.ops = &dai_ops,
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const struct snd_soc_component_driver component_driver = {
308*4882a593Smuzhiyun 	.name = "hi3660_i2s",
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static const struct snd_pcm_hardware sound_hardware = {
314*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP |
315*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID |
316*4882a593Smuzhiyun 		SNDRV_PCM_INFO_PAUSE |
317*4882a593Smuzhiyun 		SNDRV_PCM_INFO_RESUME |
318*4882a593Smuzhiyun 		SNDRV_PCM_INFO_INTERLEAVED |
319*4882a593Smuzhiyun 		SNDRV_PCM_INFO_HALF_DUPLEX,
320*4882a593Smuzhiyun 	.period_bytes_min = 4096,
321*4882a593Smuzhiyun 	.period_bytes_max = 4096,
322*4882a593Smuzhiyun 	.periods_min = 4,
323*4882a593Smuzhiyun 	.periods_max = UINT_MAX,
324*4882a593Smuzhiyun 	.buffer_bytes_max = SIZE_MAX,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static const struct snd_dmaengine_pcm_config dmaengine_pcm_config = {
328*4882a593Smuzhiyun 	.pcm_hardware = &sound_hardware,
329*4882a593Smuzhiyun 	.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
330*4882a593Smuzhiyun 	.prealloc_buffer_size = 64 * 1024,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
hi3660_i2s_probe(struct platform_device * pdev)333*4882a593Smuzhiyun static int hi3660_i2s_probe(struct platform_device *pdev)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
336*4882a593Smuzhiyun 	struct hi3660_i2s *i2s;
337*4882a593Smuzhiyun 	struct resource *res;
338*4882a593Smuzhiyun 	int ret;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	i2s = devm_kzalloc(dev, sizeof(*i2s), GFP_KERNEL);
341*4882a593Smuzhiyun 	if (!i2s)
342*4882a593Smuzhiyun 		return -ENOMEM;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	i2s->dev = dev;
345*4882a593Smuzhiyun 	spin_lock_init(&i2s->lock);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
348*4882a593Smuzhiyun 	if (!res) {
349*4882a593Smuzhiyun 		ret = -ENODEV;
350*4882a593Smuzhiyun 		return ret;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 	i2s->base_phys = (phys_addr_t)res->start;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	i2s->dai = dai_init;
355*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, i2s);
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	i2s->base = devm_ioremap_resource(dev, res);
358*4882a593Smuzhiyun 	if (IS_ERR(i2s->base)) {
359*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ioremap failed\n");
360*4882a593Smuzhiyun 		ret = PTR_ERR(i2s->base);
361*4882a593Smuzhiyun 		return ret;
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
365*4882a593Smuzhiyun 	if (!res) {
366*4882a593Smuzhiyun 		ret = -ENODEV;
367*4882a593Smuzhiyun 		return ret;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 	i2s->base_syscon = devm_ioremap(dev, res->start, resource_size(res));
370*4882a593Smuzhiyun 	if (IS_ERR(i2s->base_syscon)) {
371*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ioremap failed\n");
372*4882a593Smuzhiyun 		ret = PTR_ERR(i2s->base_syscon);
373*4882a593Smuzhiyun 		return ret;
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* i2s iomux config */
377*4882a593Smuzhiyun 	i2s->pctrl = devm_pinctrl_get(dev);
378*4882a593Smuzhiyun 	if (IS_ERR(i2s->pctrl)) {
379*4882a593Smuzhiyun 		dev_err(dev, "could not get pinctrl\n");
380*4882a593Smuzhiyun 		ret = -EIO;
381*4882a593Smuzhiyun 		return ret;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	i2s->pin_default = pinctrl_lookup_state(i2s->pctrl,
385*4882a593Smuzhiyun 					PINCTRL_STATE_DEFAULT);
386*4882a593Smuzhiyun 	if (IS_ERR(i2s->pin_default)) {
387*4882a593Smuzhiyun 		dev_err(dev,
388*4882a593Smuzhiyun 			"could not get default state (%li)\n",
389*4882a593Smuzhiyun 			PTR_ERR(i2s->pin_default));
390*4882a593Smuzhiyun 		ret = -EIO;
391*4882a593Smuzhiyun 		return ret;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (pinctrl_select_state(i2s->pctrl, i2s->pin_default)) {
395*4882a593Smuzhiyun 		dev_err(dev, "could not set pins to default state\n");
396*4882a593Smuzhiyun 		ret = -EIO;
397*4882a593Smuzhiyun 		return ret;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ret = devm_snd_dmaengine_pcm_register(&pdev->dev,
401*4882a593Smuzhiyun 				&dmaengine_pcm_config, 0);
402*4882a593Smuzhiyun 	if (ret)
403*4882a593Smuzhiyun 		return ret;
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	ret = snd_soc_register_component(&pdev->dev, &component_driver,
406*4882a593Smuzhiyun 				&i2s->dai, 1);
407*4882a593Smuzhiyun 	if (ret) {
408*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to register dai\n");
409*4882a593Smuzhiyun 		return ret;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
hi3660_i2s_remove(struct platform_device * pdev)415*4882a593Smuzhiyun static int hi3660_i2s_remove(struct platform_device *pdev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	struct hi3660_i2s *i2s = dev_get_drvdata(&pdev->dev);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
420*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, NULL);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	pinctrl_put(i2s->pctrl);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static const struct of_device_id dt_ids[] = {
428*4882a593Smuzhiyun 	{ .compatible = "hisilicon,hi3660-i2s-1.0" },
429*4882a593Smuzhiyun 	{ /* sentinel */ }
430*4882a593Smuzhiyun };
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dt_ids);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun static struct platform_driver local_platform_driver = {
435*4882a593Smuzhiyun 	.probe = hi3660_i2s_probe,
436*4882a593Smuzhiyun 	.remove = hi3660_i2s_remove,
437*4882a593Smuzhiyun 	.driver = {
438*4882a593Smuzhiyun 		.name = "hi3660_i2s",
439*4882a593Smuzhiyun 		.owner = THIS_MODULE,
440*4882a593Smuzhiyun 		.of_match_table = dt_ids,
441*4882a593Smuzhiyun 	},
442*4882a593Smuzhiyun };
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun module_platform_driver(local_platform_driver);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun MODULE_DESCRIPTION("Hisilicon I2S driver");
447*4882a593Smuzhiyun MODULE_AUTHOR("Guangke Ji <j00209069@notesmail.huawei.com>");
448*4882a593Smuzhiyun MODULE_LICENSE("GPL");
449