xref: /OK3568_Linux_fs/kernel/sound/soc/fsl/imx-ssi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // imx-ssi.c  --  ALSA Soc Audio Layer
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright 2009 Sascha Hauer <s.hauer@pengutronix.de>
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // This code is based on code copyrighted by Freescale,
8*4882a593Smuzhiyun // Liam Girdwood, Javier Martin and probably others.
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun // The i.MX SSI core has some nasty limitations in AC97 mode. While most
11*4882a593Smuzhiyun // sane processor vendors have a FIFO per AC97 slot, the i.MX has only
12*4882a593Smuzhiyun // one FIFO which combines all valid receive slots. We cannot even select
13*4882a593Smuzhiyun // which slots we want to receive. The WM9712 with which this driver
14*4882a593Smuzhiyun // was developed with always sends GPIO status data in slot 12 which
15*4882a593Smuzhiyun // we receive in our (PCM-) data stream. The only chance we have is to
16*4882a593Smuzhiyun // manually skip this data in the FIQ handler. With sampling rates different
17*4882a593Smuzhiyun // from 48000Hz not every frame has valid receive data, so the ratio
18*4882a593Smuzhiyun // between pcm data and GPIO status data changes. Our FIQ handler is not
19*4882a593Smuzhiyun // able to handle this, hence this driver only works with 48000Hz sampling
20*4882a593Smuzhiyun // rate.
21*4882a593Smuzhiyun // Reading and writing AC97 registers is another challenge. The core
22*4882a593Smuzhiyun // provides us status bits when the read register is updated with *another*
23*4882a593Smuzhiyun // value. When we read the same register two times (and the register still
24*4882a593Smuzhiyun // contains the same value) these status bits are not set. We work
25*4882a593Smuzhiyun // around this by not polling these bits but only wait a fixed delay.
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <linux/clk.h>
28*4882a593Smuzhiyun #include <linux/delay.h>
29*4882a593Smuzhiyun #include <linux/device.h>
30*4882a593Smuzhiyun #include <linux/dma-mapping.h>
31*4882a593Smuzhiyun #include <linux/init.h>
32*4882a593Smuzhiyun #include <linux/interrupt.h>
33*4882a593Smuzhiyun #include <linux/module.h>
34*4882a593Smuzhiyun #include <linux/platform_device.h>
35*4882a593Smuzhiyun #include <linux/slab.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include <sound/core.h>
38*4882a593Smuzhiyun #include <sound/initval.h>
39*4882a593Smuzhiyun #include <sound/pcm.h>
40*4882a593Smuzhiyun #include <sound/pcm_params.h>
41*4882a593Smuzhiyun #include <sound/soc.h>
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #include <linux/platform_data/asoc-imx-ssi.h>
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #include "imx-ssi.h"
46*4882a593Smuzhiyun #include "fsl_utils.h"
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define SSI_SACNT_DEFAULT (SSI_SACNT_AC97EN | SSI_SACNT_FV)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun  * SSI Network Mode or TDM slots configuration.
52*4882a593Smuzhiyun  * Should only be called when port is inactive (i.e. SSIEN = 0).
53*4882a593Smuzhiyun  */
imx_ssi_set_dai_tdm_slot(struct snd_soc_dai * cpu_dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)54*4882a593Smuzhiyun static int imx_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai,
55*4882a593Smuzhiyun 	unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
58*4882a593Smuzhiyun 	u32 sccr;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	sccr = readl(ssi->base + SSI_STCCR);
61*4882a593Smuzhiyun 	sccr &= ~SSI_STCCR_DC_MASK;
62*4882a593Smuzhiyun 	sccr |= SSI_STCCR_DC(slots - 1);
63*4882a593Smuzhiyun 	writel(sccr, ssi->base + SSI_STCCR);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	sccr = readl(ssi->base + SSI_SRCCR);
66*4882a593Smuzhiyun 	sccr &= ~SSI_STCCR_DC_MASK;
67*4882a593Smuzhiyun 	sccr |= SSI_STCCR_DC(slots - 1);
68*4882a593Smuzhiyun 	writel(sccr, ssi->base + SSI_SRCCR);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	writel(~tx_mask, ssi->base + SSI_STMSK);
71*4882a593Smuzhiyun 	writel(~rx_mask, ssi->base + SSI_SRMSK);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * SSI DAI format configuration.
78*4882a593Smuzhiyun  * Should only be called when port is inactive (i.e. SSIEN = 0).
79*4882a593Smuzhiyun  */
imx_ssi_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)80*4882a593Smuzhiyun static int imx_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
83*4882a593Smuzhiyun 	u32 strcr = 0, scr;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	scr = readl(ssi->base + SSI_SCR) & ~(SSI_SCR_SYN | SSI_SCR_NET);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* DAI mode */
88*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
89*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_I2S:
90*4882a593Smuzhiyun 		/* data on rising edge of bclk, frame low 1clk before data */
91*4882a593Smuzhiyun 		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP | SSI_STCR_TFSI |
92*4882a593Smuzhiyun 			SSI_STCR_TEFS;
93*4882a593Smuzhiyun 		scr |= SSI_SCR_NET;
94*4882a593Smuzhiyun 		if (ssi->flags & IMX_SSI_USE_I2S_SLAVE) {
95*4882a593Smuzhiyun 			scr &= ~SSI_I2S_MODE_MASK;
96*4882a593Smuzhiyun 			scr |= SSI_SCR_I2S_MODE_SLAVE;
97*4882a593Smuzhiyun 		}
98*4882a593Smuzhiyun 		break;
99*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
100*4882a593Smuzhiyun 		/* data on rising edge of bclk, frame high with data */
101*4882a593Smuzhiyun 		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_B:
104*4882a593Smuzhiyun 		/* data on rising edge of bclk, frame high with data */
105*4882a593Smuzhiyun 		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP | SSI_STCR_TFSL;
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_DSP_A:
108*4882a593Smuzhiyun 		/* data on rising edge of bclk, frame high 1clk before data */
109*4882a593Smuzhiyun 		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP | SSI_STCR_TFSL |
110*4882a593Smuzhiyun 			SSI_STCR_TEFS;
111*4882a593Smuzhiyun 		break;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* DAI clock inversion */
115*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
116*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_IF:
117*4882a593Smuzhiyun 		strcr ^= SSI_STCR_TSCKP | SSI_STCR_TFSI;
118*4882a593Smuzhiyun 		break;
119*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_IB_NF:
120*4882a593Smuzhiyun 		strcr ^= SSI_STCR_TSCKP;
121*4882a593Smuzhiyun 		break;
122*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_IF:
123*4882a593Smuzhiyun 		strcr ^= SSI_STCR_TFSI;
124*4882a593Smuzhiyun 		break;
125*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
126*4882a593Smuzhiyun 		break;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* DAI clock master masks */
130*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
131*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
132*4882a593Smuzhiyun 		break;
133*4882a593Smuzhiyun 	default:
134*4882a593Smuzhiyun 		/* Master mode not implemented, needs handling of clocks. */
135*4882a593Smuzhiyun 		return -EINVAL;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	strcr |= SSI_STCR_TFEN0;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	if (ssi->flags & IMX_SSI_NET)
141*4882a593Smuzhiyun 		scr |= SSI_SCR_NET;
142*4882a593Smuzhiyun 	if (ssi->flags & IMX_SSI_SYN)
143*4882a593Smuzhiyun 		scr |= SSI_SCR_SYN;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	writel(strcr, ssi->base + SSI_STCR);
146*4882a593Smuzhiyun 	writel(strcr, ssi->base + SSI_SRCR);
147*4882a593Smuzhiyun 	writel(scr, ssi->base + SSI_SCR);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun  * SSI system clock configuration.
154*4882a593Smuzhiyun  * Should only be called when port is inactive (i.e. SSIEN = 0).
155*4882a593Smuzhiyun  */
imx_ssi_set_dai_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)156*4882a593Smuzhiyun static int imx_ssi_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
157*4882a593Smuzhiyun 				  int clk_id, unsigned int freq, int dir)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
160*4882a593Smuzhiyun 	u32 scr;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	scr = readl(ssi->base + SSI_SCR);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	switch (clk_id) {
165*4882a593Smuzhiyun 	case IMX_SSP_SYS_CLK:
166*4882a593Smuzhiyun 		if (dir == SND_SOC_CLOCK_OUT)
167*4882a593Smuzhiyun 			scr |= SSI_SCR_SYS_CLK_EN;
168*4882a593Smuzhiyun 		else
169*4882a593Smuzhiyun 			scr &= ~SSI_SCR_SYS_CLK_EN;
170*4882a593Smuzhiyun 		break;
171*4882a593Smuzhiyun 	default:
172*4882a593Smuzhiyun 		return -EINVAL;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	writel(scr, ssi->base + SSI_SCR);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun  * SSI Clock dividers
182*4882a593Smuzhiyun  * Should only be called when port is inactive (i.e. SSIEN = 0).
183*4882a593Smuzhiyun  */
imx_ssi_set_dai_clkdiv(struct snd_soc_dai * cpu_dai,int div_id,int div)184*4882a593Smuzhiyun static int imx_ssi_set_dai_clkdiv(struct snd_soc_dai *cpu_dai,
185*4882a593Smuzhiyun 				  int div_id, int div)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
188*4882a593Smuzhiyun 	u32 stccr, srccr;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	stccr = readl(ssi->base + SSI_STCCR);
191*4882a593Smuzhiyun 	srccr = readl(ssi->base + SSI_SRCCR);
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	switch (div_id) {
194*4882a593Smuzhiyun 	case IMX_SSI_TX_DIV_2:
195*4882a593Smuzhiyun 		stccr &= ~SSI_STCCR_DIV2;
196*4882a593Smuzhiyun 		stccr |= div;
197*4882a593Smuzhiyun 		break;
198*4882a593Smuzhiyun 	case IMX_SSI_TX_DIV_PSR:
199*4882a593Smuzhiyun 		stccr &= ~SSI_STCCR_PSR;
200*4882a593Smuzhiyun 		stccr |= div;
201*4882a593Smuzhiyun 		break;
202*4882a593Smuzhiyun 	case IMX_SSI_TX_DIV_PM:
203*4882a593Smuzhiyun 		stccr &= ~0xff;
204*4882a593Smuzhiyun 		stccr |= SSI_STCCR_PM(div);
205*4882a593Smuzhiyun 		break;
206*4882a593Smuzhiyun 	case IMX_SSI_RX_DIV_2:
207*4882a593Smuzhiyun 		stccr &= ~SSI_STCCR_DIV2;
208*4882a593Smuzhiyun 		stccr |= div;
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	case IMX_SSI_RX_DIV_PSR:
211*4882a593Smuzhiyun 		stccr &= ~SSI_STCCR_PSR;
212*4882a593Smuzhiyun 		stccr |= div;
213*4882a593Smuzhiyun 		break;
214*4882a593Smuzhiyun 	case IMX_SSI_RX_DIV_PM:
215*4882a593Smuzhiyun 		stccr &= ~0xff;
216*4882a593Smuzhiyun 		stccr |= SSI_STCCR_PM(div);
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 	default:
219*4882a593Smuzhiyun 		return -EINVAL;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	writel(stccr, ssi->base + SSI_STCCR);
223*4882a593Smuzhiyun 	writel(srccr, ssi->base + SSI_SRCCR);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun  * Should only be called when port is inactive (i.e. SSIEN = 0),
230*4882a593Smuzhiyun  * although can be called multiple times by upper layers.
231*4882a593Smuzhiyun  */
imx_ssi_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * cpu_dai)232*4882a593Smuzhiyun static int imx_ssi_hw_params(struct snd_pcm_substream *substream,
233*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
234*4882a593Smuzhiyun 			     struct snd_soc_dai *cpu_dai)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct imx_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
237*4882a593Smuzhiyun 	u32 reg, sccr;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Tx/Rx config */
240*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
241*4882a593Smuzhiyun 		reg = SSI_STCCR;
242*4882a593Smuzhiyun 	else
243*4882a593Smuzhiyun 		reg = SSI_SRCCR;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	if (ssi->flags & IMX_SSI_SYN)
246*4882a593Smuzhiyun 		reg = SSI_STCCR;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	sccr = readl(ssi->base + reg) & ~SSI_STCCR_WL_MASK;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* DAI data (word) size */
251*4882a593Smuzhiyun 	switch (params_format(params)) {
252*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
253*4882a593Smuzhiyun 		sccr |= SSI_SRCCR_WL(16);
254*4882a593Smuzhiyun 		break;
255*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S20_3LE:
256*4882a593Smuzhiyun 		sccr |= SSI_SRCCR_WL(20);
257*4882a593Smuzhiyun 		break;
258*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_LE:
259*4882a593Smuzhiyun 		sccr |= SSI_SRCCR_WL(24);
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	writel(sccr, ssi->base + reg);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	return 0;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun 
imx_ssi_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)268*4882a593Smuzhiyun static int imx_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
269*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	struct imx_ssi *ssi = snd_soc_dai_get_drvdata(dai);
272*4882a593Smuzhiyun 	unsigned int sier_bits, sier;
273*4882a593Smuzhiyun 	unsigned int scr;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	scr = readl(ssi->base + SSI_SCR);
276*4882a593Smuzhiyun 	sier = readl(ssi->base + SSI_SIER);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
279*4882a593Smuzhiyun 		if (ssi->flags & IMX_SSI_DMA)
280*4882a593Smuzhiyun 			sier_bits = SSI_SIER_TDMAE;
281*4882a593Smuzhiyun 		else
282*4882a593Smuzhiyun 			sier_bits = SSI_SIER_TIE | SSI_SIER_TFE0_EN;
283*4882a593Smuzhiyun 	} else {
284*4882a593Smuzhiyun 		if (ssi->flags & IMX_SSI_DMA)
285*4882a593Smuzhiyun 			sier_bits = SSI_SIER_RDMAE;
286*4882a593Smuzhiyun 		else
287*4882a593Smuzhiyun 			sier_bits = SSI_SIER_RIE | SSI_SIER_RFF0_EN;
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	switch (cmd) {
291*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
292*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
293*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
294*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
295*4882a593Smuzhiyun 			scr |= SSI_SCR_TE;
296*4882a593Smuzhiyun 		else
297*4882a593Smuzhiyun 			scr |= SSI_SCR_RE;
298*4882a593Smuzhiyun 		sier |= sier_bits;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 		scr |= SSI_SCR_SSIEN;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
305*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
306*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
307*4882a593Smuzhiyun 		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
308*4882a593Smuzhiyun 			scr &= ~SSI_SCR_TE;
309*4882a593Smuzhiyun 		else
310*4882a593Smuzhiyun 			scr &= ~SSI_SCR_RE;
311*4882a593Smuzhiyun 		sier &= ~sier_bits;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		if (!(scr & (SSI_SCR_TE | SSI_SCR_RE)))
314*4882a593Smuzhiyun 			scr &= ~SSI_SCR_SSIEN;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 		break;
317*4882a593Smuzhiyun 	default:
318*4882a593Smuzhiyun 		return -EINVAL;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (!(ssi->flags & IMX_SSI_USE_AC97))
322*4882a593Smuzhiyun 		/* rx/tx are always enabled to access ac97 registers */
323*4882a593Smuzhiyun 		writel(scr, ssi->base + SSI_SCR);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	writel(sier, ssi->base + SSI_SIER);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static const struct snd_soc_dai_ops imx_ssi_pcm_dai_ops = {
331*4882a593Smuzhiyun 	.hw_params	= imx_ssi_hw_params,
332*4882a593Smuzhiyun 	.set_fmt	= imx_ssi_set_dai_fmt,
333*4882a593Smuzhiyun 	.set_clkdiv	= imx_ssi_set_dai_clkdiv,
334*4882a593Smuzhiyun 	.set_sysclk	= imx_ssi_set_dai_sysclk,
335*4882a593Smuzhiyun 	.set_tdm_slot	= imx_ssi_set_dai_tdm_slot,
336*4882a593Smuzhiyun 	.trigger	= imx_ssi_trigger,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
imx_ssi_dai_probe(struct snd_soc_dai * dai)339*4882a593Smuzhiyun static int imx_ssi_dai_probe(struct snd_soc_dai *dai)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct imx_ssi *ssi = dev_get_drvdata(dai->dev);
342*4882a593Smuzhiyun 	uint32_t val;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	snd_soc_dai_set_drvdata(dai, ssi);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	val = SSI_SFCSR_TFWM0(ssi->dma_params_tx.maxburst) |
347*4882a593Smuzhiyun 		SSI_SFCSR_RFWM0(ssi->dma_params_rx.maxburst);
348*4882a593Smuzhiyun 	writel(val, ssi->base + SSI_SFCSR);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* Tx/Rx config */
351*4882a593Smuzhiyun 	dai->playback_dma_data = &ssi->dma_params_tx;
352*4882a593Smuzhiyun 	dai->capture_dma_data = &ssi->dma_params_rx;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static struct snd_soc_dai_driver imx_ssi_dai = {
358*4882a593Smuzhiyun 	.probe = imx_ssi_dai_probe,
359*4882a593Smuzhiyun 	.playback = {
360*4882a593Smuzhiyun 		.channels_min = 1,
361*4882a593Smuzhiyun 		.channels_max = 2,
362*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_96000,
363*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
364*4882a593Smuzhiyun 	},
365*4882a593Smuzhiyun 	.capture = {
366*4882a593Smuzhiyun 		.channels_min = 1,
367*4882a593Smuzhiyun 		.channels_max = 2,
368*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_96000,
369*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
370*4882a593Smuzhiyun 	},
371*4882a593Smuzhiyun 	.ops = &imx_ssi_pcm_dai_ops,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static struct snd_soc_dai_driver imx_ac97_dai = {
375*4882a593Smuzhiyun 	.probe = imx_ssi_dai_probe,
376*4882a593Smuzhiyun 	.playback = {
377*4882a593Smuzhiyun 		.stream_name = "AC97 Playback",
378*4882a593Smuzhiyun 		.channels_min = 2,
379*4882a593Smuzhiyun 		.channels_max = 2,
380*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_8000_48000,
381*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
382*4882a593Smuzhiyun 	},
383*4882a593Smuzhiyun 	.capture = {
384*4882a593Smuzhiyun 		.stream_name = "AC97 Capture",
385*4882a593Smuzhiyun 		.channels_min = 2,
386*4882a593Smuzhiyun 		.channels_max = 2,
387*4882a593Smuzhiyun 		.rates = SNDRV_PCM_RATE_48000,
388*4882a593Smuzhiyun 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
389*4882a593Smuzhiyun 	},
390*4882a593Smuzhiyun 	.ops = &imx_ssi_pcm_dai_ops,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun static const struct snd_soc_component_driver imx_component = {
394*4882a593Smuzhiyun 	.name		= DRV_NAME,
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
setup_channel_to_ac97(struct imx_ssi * imx_ssi)397*4882a593Smuzhiyun static void setup_channel_to_ac97(struct imx_ssi *imx_ssi)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	void __iomem *base = imx_ssi->base;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	writel(0x0, base + SSI_SCR);
402*4882a593Smuzhiyun 	writel(0x0, base + SSI_STCR);
403*4882a593Smuzhiyun 	writel(0x0, base + SSI_SRCR);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	writel(SSI_SCR_SYN | SSI_SCR_NET, base + SSI_SCR);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	writel(SSI_SFCSR_RFWM0(8) |
408*4882a593Smuzhiyun 		SSI_SFCSR_TFWM0(8) |
409*4882a593Smuzhiyun 		SSI_SFCSR_RFWM1(8) |
410*4882a593Smuzhiyun 		SSI_SFCSR_TFWM1(8), base + SSI_SFCSR);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_STCCR);
413*4882a593Smuzhiyun 	writel(SSI_STCCR_WL(16) | SSI_STCCR_DC(12), base + SSI_SRCCR);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN, base + SSI_SCR);
416*4882a593Smuzhiyun 	writel(SSI_SOR_WAIT(3), base + SSI_SOR);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	writel(SSI_SCR_SYN | SSI_SCR_NET | SSI_SCR_SSIEN |
419*4882a593Smuzhiyun 			SSI_SCR_TE | SSI_SCR_RE,
420*4882a593Smuzhiyun 			base + SSI_SCR);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	writel(SSI_SACNT_DEFAULT, base + SSI_SACNT);
423*4882a593Smuzhiyun 	writel(0xff, base + SSI_SACCDIS);
424*4882a593Smuzhiyun 	writel(0x300, base + SSI_SACCEN);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun static struct imx_ssi *ac97_ssi;
428*4882a593Smuzhiyun 
imx_ssi_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)429*4882a593Smuzhiyun static void imx_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
430*4882a593Smuzhiyun 		unsigned short val)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct imx_ssi *imx_ssi = ac97_ssi;
433*4882a593Smuzhiyun 	void __iomem *base = imx_ssi->base;
434*4882a593Smuzhiyun 	unsigned int lreg;
435*4882a593Smuzhiyun 	unsigned int lval;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	if (reg > 0x7f)
438*4882a593Smuzhiyun 		return;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	lreg = reg <<  12;
443*4882a593Smuzhiyun 	writel(lreg, base + SSI_SACADD);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	lval = val << 4;
446*4882a593Smuzhiyun 	writel(lval , base + SSI_SACDAT);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	writel(SSI_SACNT_DEFAULT | SSI_SACNT_WR, base + SSI_SACNT);
449*4882a593Smuzhiyun 	udelay(100);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
imx_ssi_ac97_read(struct snd_ac97 * ac97,unsigned short reg)452*4882a593Smuzhiyun static unsigned short imx_ssi_ac97_read(struct snd_ac97 *ac97,
453*4882a593Smuzhiyun 		unsigned short reg)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct imx_ssi *imx_ssi = ac97_ssi;
456*4882a593Smuzhiyun 	void __iomem *base = imx_ssi->base;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	unsigned short val = -1;
459*4882a593Smuzhiyun 	unsigned int lreg;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	lreg = (reg & 0x7f) <<  12 ;
462*4882a593Smuzhiyun 	writel(lreg, base + SSI_SACADD);
463*4882a593Smuzhiyun 	writel(SSI_SACNT_DEFAULT | SSI_SACNT_RD, base + SSI_SACNT);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	udelay(100);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	val = (readl(base + SSI_SACDAT) >> 4) & 0xffff;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	pr_debug("%s: 0x%02x 0x%04x\n", __func__, reg, val);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return val;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
imx_ssi_ac97_reset(struct snd_ac97 * ac97)474*4882a593Smuzhiyun static void imx_ssi_ac97_reset(struct snd_ac97 *ac97)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct imx_ssi *imx_ssi = ac97_ssi;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (imx_ssi->ac97_reset)
479*4882a593Smuzhiyun 		imx_ssi->ac97_reset(ac97);
480*4882a593Smuzhiyun 	/* First read sometimes fails, do a dummy read */
481*4882a593Smuzhiyun 	imx_ssi_ac97_read(ac97, 0);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
imx_ssi_ac97_warm_reset(struct snd_ac97 * ac97)484*4882a593Smuzhiyun static void imx_ssi_ac97_warm_reset(struct snd_ac97 *ac97)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct imx_ssi *imx_ssi = ac97_ssi;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	if (imx_ssi->ac97_warm_reset)
489*4882a593Smuzhiyun 		imx_ssi->ac97_warm_reset(ac97);
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* First read sometimes fails, do a dummy read */
492*4882a593Smuzhiyun 	imx_ssi_ac97_read(ac97, 0);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun static struct snd_ac97_bus_ops imx_ssi_ac97_ops = {
496*4882a593Smuzhiyun 	.read		= imx_ssi_ac97_read,
497*4882a593Smuzhiyun 	.write		= imx_ssi_ac97_write,
498*4882a593Smuzhiyun 	.reset		= imx_ssi_ac97_reset,
499*4882a593Smuzhiyun 	.warm_reset	= imx_ssi_ac97_warm_reset
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
imx_ssi_probe(struct platform_device * pdev)502*4882a593Smuzhiyun static int imx_ssi_probe(struct platform_device *pdev)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct resource *res;
505*4882a593Smuzhiyun 	struct imx_ssi *ssi;
506*4882a593Smuzhiyun 	struct imx_ssi_platform_data *pdata = pdev->dev.platform_data;
507*4882a593Smuzhiyun 	int ret = 0;
508*4882a593Smuzhiyun 	struct snd_soc_dai_driver *dai;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	ssi = devm_kzalloc(&pdev->dev, sizeof(*ssi), GFP_KERNEL);
511*4882a593Smuzhiyun 	if (!ssi)
512*4882a593Smuzhiyun 		return -ENOMEM;
513*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, ssi);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (pdata) {
516*4882a593Smuzhiyun 		ssi->ac97_reset = pdata->ac97_reset;
517*4882a593Smuzhiyun 		ssi->ac97_warm_reset = pdata->ac97_warm_reset;
518*4882a593Smuzhiyun 		ssi->flags = pdata->flags;
519*4882a593Smuzhiyun 	}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	ssi->irq = platform_get_irq(pdev, 0);
522*4882a593Smuzhiyun 	if (ssi->irq < 0)
523*4882a593Smuzhiyun 		return ssi->irq;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	ssi->clk = devm_clk_get(&pdev->dev, NULL);
526*4882a593Smuzhiyun 	if (IS_ERR(ssi->clk)) {
527*4882a593Smuzhiyun 		ret = PTR_ERR(ssi->clk);
528*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Cannot get the clock: %d\n",
529*4882a593Smuzhiyun 			ret);
530*4882a593Smuzhiyun 		goto failed_clk;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	ret = clk_prepare_enable(ssi->clk);
533*4882a593Smuzhiyun 	if (ret)
534*4882a593Smuzhiyun 		goto failed_clk;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
537*4882a593Smuzhiyun 	ssi->base = devm_ioremap_resource(&pdev->dev, res);
538*4882a593Smuzhiyun 	if (IS_ERR(ssi->base)) {
539*4882a593Smuzhiyun 		ret = PTR_ERR(ssi->base);
540*4882a593Smuzhiyun 		goto failed_register;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	if (ssi->flags & IMX_SSI_USE_AC97) {
544*4882a593Smuzhiyun 		if (ac97_ssi) {
545*4882a593Smuzhiyun 			dev_err(&pdev->dev, "AC'97 SSI already registered\n");
546*4882a593Smuzhiyun 			ret = -EBUSY;
547*4882a593Smuzhiyun 			goto failed_register;
548*4882a593Smuzhiyun 		}
549*4882a593Smuzhiyun 		ac97_ssi = ssi;
550*4882a593Smuzhiyun 		setup_channel_to_ac97(ssi);
551*4882a593Smuzhiyun 		dai = &imx_ac97_dai;
552*4882a593Smuzhiyun 	} else
553*4882a593Smuzhiyun 		dai = &imx_ssi_dai;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	writel(0x0, ssi->base + SSI_SIER);
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	ssi->dma_params_rx.addr = res->start + SSI_SRX0;
558*4882a593Smuzhiyun 	ssi->dma_params_tx.addr = res->start + SSI_STX0;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	ssi->dma_params_tx.maxburst = 6;
561*4882a593Smuzhiyun 	ssi->dma_params_rx.maxburst = 4;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	ssi->dma_params_tx.filter_data = &ssi->filter_data_tx;
564*4882a593Smuzhiyun 	ssi->dma_params_rx.filter_data = &ssi->filter_data_rx;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx0");
567*4882a593Smuzhiyun 	if (res) {
568*4882a593Smuzhiyun 		imx_pcm_dma_params_init_data(&ssi->filter_data_tx, res->start,
569*4882a593Smuzhiyun 			IMX_DMATYPE_SSI);
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx0");
573*4882a593Smuzhiyun 	if (res) {
574*4882a593Smuzhiyun 		imx_pcm_dma_params_init_data(&ssi->filter_data_rx, res->start,
575*4882a593Smuzhiyun 			IMX_DMATYPE_SSI);
576*4882a593Smuzhiyun 	}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ssi);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	ret = snd_soc_set_ac97_ops(&imx_ssi_ac97_ops);
581*4882a593Smuzhiyun 	if (ret != 0) {
582*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failed to set AC'97 ops: %d\n", ret);
583*4882a593Smuzhiyun 		goto failed_register;
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	ret = snd_soc_register_component(&pdev->dev, &imx_component,
587*4882a593Smuzhiyun 					 dai, 1);
588*4882a593Smuzhiyun 	if (ret) {
589*4882a593Smuzhiyun 		dev_err(&pdev->dev, "register DAI failed\n");
590*4882a593Smuzhiyun 		goto failed_register;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	ssi->fiq_params.irq = ssi->irq;
594*4882a593Smuzhiyun 	ssi->fiq_params.base = ssi->base;
595*4882a593Smuzhiyun 	ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
596*4882a593Smuzhiyun 	ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	ssi->fiq_init = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
599*4882a593Smuzhiyun 	ssi->dma_init = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (ssi->fiq_init && ssi->dma_init) {
602*4882a593Smuzhiyun 		ret = ssi->fiq_init;
603*4882a593Smuzhiyun 		goto failed_pcm;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return 0;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun failed_pcm:
609*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
610*4882a593Smuzhiyun failed_register:
611*4882a593Smuzhiyun 	clk_disable_unprepare(ssi->clk);
612*4882a593Smuzhiyun failed_clk:
613*4882a593Smuzhiyun 	snd_soc_set_ac97_ops(NULL);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	return ret;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun 
imx_ssi_remove(struct platform_device * pdev)618*4882a593Smuzhiyun static int imx_ssi_remove(struct platform_device *pdev)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	struct imx_ssi *ssi = platform_get_drvdata(pdev);
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	if (!ssi->fiq_init)
623*4882a593Smuzhiyun 		imx_pcm_fiq_exit(pdev);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	snd_soc_unregister_component(&pdev->dev);
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (ssi->flags & IMX_SSI_USE_AC97)
628*4882a593Smuzhiyun 		ac97_ssi = NULL;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	clk_disable_unprepare(ssi->clk);
631*4882a593Smuzhiyun 	snd_soc_set_ac97_ops(NULL);
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	return 0;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static struct platform_driver imx_ssi_driver = {
637*4882a593Smuzhiyun 	.probe = imx_ssi_probe,
638*4882a593Smuzhiyun 	.remove = imx_ssi_remove,
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	.driver = {
641*4882a593Smuzhiyun 		.name = "imx-ssi",
642*4882a593Smuzhiyun 	},
643*4882a593Smuzhiyun };
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun module_platform_driver(imx_ssi_driver);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun /* Module information */
648*4882a593Smuzhiyun MODULE_AUTHOR("Sascha Hauer, <s.hauer@pengutronix.de>");
649*4882a593Smuzhiyun MODULE_DESCRIPTION("i.MX I2S/ac97 SoC Interface");
650*4882a593Smuzhiyun MODULE_LICENSE("GPL");
651*4882a593Smuzhiyun MODULE_ALIAS("platform:imx-ssi");
652