1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * fsl_ssi.h - ALSA SSI interface for the Freescale MPC8610 and i.MX SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Timur Tabi <timur@freescale.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright 2007-2008 Freescale Semiconductor, Inc. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _MPC8610_I2S_H 11*4882a593Smuzhiyun #define _MPC8610_I2S_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun /* -- SSI Register Map -- */ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* SSI Transmit Data Register 0 */ 16*4882a593Smuzhiyun #define REG_SSI_STX0 0x00 17*4882a593Smuzhiyun /* SSI Transmit Data Register 1 */ 18*4882a593Smuzhiyun #define REG_SSI_STX1 0x04 19*4882a593Smuzhiyun /* SSI Receive Data Register 0 */ 20*4882a593Smuzhiyun #define REG_SSI_SRX0 0x08 21*4882a593Smuzhiyun /* SSI Receive Data Register 1 */ 22*4882a593Smuzhiyun #define REG_SSI_SRX1 0x0c 23*4882a593Smuzhiyun /* SSI Control Register */ 24*4882a593Smuzhiyun #define REG_SSI_SCR 0x10 25*4882a593Smuzhiyun /* SSI Interrupt Status Register */ 26*4882a593Smuzhiyun #define REG_SSI_SISR 0x14 27*4882a593Smuzhiyun /* SSI Interrupt Enable Register */ 28*4882a593Smuzhiyun #define REG_SSI_SIER 0x18 29*4882a593Smuzhiyun /* SSI Transmit Configuration Register */ 30*4882a593Smuzhiyun #define REG_SSI_STCR 0x1c 31*4882a593Smuzhiyun /* SSI Receive Configuration Register */ 32*4882a593Smuzhiyun #define REG_SSI_SRCR 0x20 33*4882a593Smuzhiyun #define REG_SSI_SxCR(tx) ((tx) ? REG_SSI_STCR : REG_SSI_SRCR) 34*4882a593Smuzhiyun /* SSI Transmit Clock Control Register */ 35*4882a593Smuzhiyun #define REG_SSI_STCCR 0x24 36*4882a593Smuzhiyun /* SSI Receive Clock Control Register */ 37*4882a593Smuzhiyun #define REG_SSI_SRCCR 0x28 38*4882a593Smuzhiyun #define REG_SSI_SxCCR(tx) ((tx) ? REG_SSI_STCCR : REG_SSI_SRCCR) 39*4882a593Smuzhiyun /* SSI FIFO Control/Status Register */ 40*4882a593Smuzhiyun #define REG_SSI_SFCSR 0x2c 41*4882a593Smuzhiyun /* 42*4882a593Smuzhiyun * SSI Test Register (Intended for debugging purposes only) 43*4882a593Smuzhiyun * 44*4882a593Smuzhiyun * Note: STR is not documented in recent IMX datasheet, but 45*4882a593Smuzhiyun * is described in IMX51 reference manual at section 56.3.3.14 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun #define REG_SSI_STR 0x30 48*4882a593Smuzhiyun /* 49*4882a593Smuzhiyun * SSI Option Register (Intended for internal use only) 50*4882a593Smuzhiyun * 51*4882a593Smuzhiyun * Note: SOR is not documented in recent IMX datasheet, but 52*4882a593Smuzhiyun * is described in IMX51 reference manual at section 56.3.3.15 53*4882a593Smuzhiyun */ 54*4882a593Smuzhiyun #define REG_SSI_SOR 0x34 55*4882a593Smuzhiyun /* SSI AC97 Control Register */ 56*4882a593Smuzhiyun #define REG_SSI_SACNT 0x38 57*4882a593Smuzhiyun /* SSI AC97 Command Address Register */ 58*4882a593Smuzhiyun #define REG_SSI_SACADD 0x3c 59*4882a593Smuzhiyun /* SSI AC97 Command Data Register */ 60*4882a593Smuzhiyun #define REG_SSI_SACDAT 0x40 61*4882a593Smuzhiyun /* SSI AC97 Tag Register */ 62*4882a593Smuzhiyun #define REG_SSI_SATAG 0x44 63*4882a593Smuzhiyun /* SSI Transmit Time Slot Mask Register */ 64*4882a593Smuzhiyun #define REG_SSI_STMSK 0x48 65*4882a593Smuzhiyun /* SSI Receive Time Slot Mask Register */ 66*4882a593Smuzhiyun #define REG_SSI_SRMSK 0x4c 67*4882a593Smuzhiyun #define REG_SSI_SxMSK(tx) ((tx) ? REG_SSI_STMSK : REG_SSI_SRMSK) 68*4882a593Smuzhiyun /* 69*4882a593Smuzhiyun * SSI AC97 Channel Status Register 70*4882a593Smuzhiyun * 71*4882a593Smuzhiyun * The status could be changed by: 72*4882a593Smuzhiyun * 1) Writing a '1' bit at some position in SACCEN sets relevant bit in SACCST 73*4882a593Smuzhiyun * 2) Writing a '1' bit at some position in SACCDIS unsets the relevant bit 74*4882a593Smuzhiyun * 3) Receivng a '1' in SLOTREQ bit from external CODEC via AC Link 75*4882a593Smuzhiyun */ 76*4882a593Smuzhiyun #define REG_SSI_SACCST 0x50 77*4882a593Smuzhiyun /* SSI AC97 Channel Enable Register -- Set bits in SACCST */ 78*4882a593Smuzhiyun #define REG_SSI_SACCEN 0x54 79*4882a593Smuzhiyun /* SSI AC97 Channel Disable Register -- Clear bits in SACCST */ 80*4882a593Smuzhiyun #define REG_SSI_SACCDIS 0x58 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* -- SSI Register Field Maps -- */ 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* SSI Control Register -- REG_SSI_SCR 0x10 */ 85*4882a593Smuzhiyun #define SSI_SCR_SYNC_TX_FS 0x00001000 86*4882a593Smuzhiyun #define SSI_SCR_RFR_CLK_DIS 0x00000800 87*4882a593Smuzhiyun #define SSI_SCR_TFR_CLK_DIS 0x00000400 88*4882a593Smuzhiyun #define SSI_SCR_TCH_EN 0x00000100 89*4882a593Smuzhiyun #define SSI_SCR_SYS_CLK_EN 0x00000080 90*4882a593Smuzhiyun #define SSI_SCR_I2S_MODE_MASK 0x00000060 91*4882a593Smuzhiyun #define SSI_SCR_I2S_MODE_NORMAL 0x00000000 92*4882a593Smuzhiyun #define SSI_SCR_I2S_MODE_MASTER 0x00000020 93*4882a593Smuzhiyun #define SSI_SCR_I2S_MODE_SLAVE 0x00000040 94*4882a593Smuzhiyun #define SSI_SCR_SYN 0x00000010 95*4882a593Smuzhiyun #define SSI_SCR_NET 0x00000008 96*4882a593Smuzhiyun #define SSI_SCR_I2S_NET_MASK (SSI_SCR_NET | SSI_SCR_I2S_MODE_MASK) 97*4882a593Smuzhiyun #define SSI_SCR_RE 0x00000004 98*4882a593Smuzhiyun #define SSI_SCR_TE 0x00000002 99*4882a593Smuzhiyun #define SSI_SCR_SSIEN 0x00000001 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun /* SSI Interrupt Status Register -- REG_SSI_SISR 0x14 */ 102*4882a593Smuzhiyun #define SSI_SISR_RFRC 0x01000000 103*4882a593Smuzhiyun #define SSI_SISR_TFRC 0x00800000 104*4882a593Smuzhiyun #define SSI_SISR_CMDAU 0x00040000 105*4882a593Smuzhiyun #define SSI_SISR_CMDDU 0x00020000 106*4882a593Smuzhiyun #define SSI_SISR_RXT 0x00010000 107*4882a593Smuzhiyun #define SSI_SISR_RDR1 0x00008000 108*4882a593Smuzhiyun #define SSI_SISR_RDR0 0x00004000 109*4882a593Smuzhiyun #define SSI_SISR_TDE1 0x00002000 110*4882a593Smuzhiyun #define SSI_SISR_TDE0 0x00001000 111*4882a593Smuzhiyun #define SSI_SISR_ROE1 0x00000800 112*4882a593Smuzhiyun #define SSI_SISR_ROE0 0x00000400 113*4882a593Smuzhiyun #define SSI_SISR_TUE1 0x00000200 114*4882a593Smuzhiyun #define SSI_SISR_TUE0 0x00000100 115*4882a593Smuzhiyun #define SSI_SISR_TFS 0x00000080 116*4882a593Smuzhiyun #define SSI_SISR_RFS 0x00000040 117*4882a593Smuzhiyun #define SSI_SISR_TLS 0x00000020 118*4882a593Smuzhiyun #define SSI_SISR_RLS 0x00000010 119*4882a593Smuzhiyun #define SSI_SISR_RFF1 0x00000008 120*4882a593Smuzhiyun #define SSI_SISR_RFF0 0x00000004 121*4882a593Smuzhiyun #define SSI_SISR_TFE1 0x00000002 122*4882a593Smuzhiyun #define SSI_SISR_TFE0 0x00000001 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* SSI Interrupt Enable Register -- REG_SSI_SIER 0x18 */ 125*4882a593Smuzhiyun #define SSI_SIER_RFRC_EN 0x01000000 126*4882a593Smuzhiyun #define SSI_SIER_TFRC_EN 0x00800000 127*4882a593Smuzhiyun #define SSI_SIER_RDMAE 0x00400000 128*4882a593Smuzhiyun #define SSI_SIER_RIE 0x00200000 129*4882a593Smuzhiyun #define SSI_SIER_TDMAE 0x00100000 130*4882a593Smuzhiyun #define SSI_SIER_TIE 0x00080000 131*4882a593Smuzhiyun #define SSI_SIER_CMDAU_EN 0x00040000 132*4882a593Smuzhiyun #define SSI_SIER_CMDDU_EN 0x00020000 133*4882a593Smuzhiyun #define SSI_SIER_RXT_EN 0x00010000 134*4882a593Smuzhiyun #define SSI_SIER_RDR1_EN 0x00008000 135*4882a593Smuzhiyun #define SSI_SIER_RDR0_EN 0x00004000 136*4882a593Smuzhiyun #define SSI_SIER_TDE1_EN 0x00002000 137*4882a593Smuzhiyun #define SSI_SIER_TDE0_EN 0x00001000 138*4882a593Smuzhiyun #define SSI_SIER_ROE1_EN 0x00000800 139*4882a593Smuzhiyun #define SSI_SIER_ROE0_EN 0x00000400 140*4882a593Smuzhiyun #define SSI_SIER_TUE1_EN 0x00000200 141*4882a593Smuzhiyun #define SSI_SIER_TUE0_EN 0x00000100 142*4882a593Smuzhiyun #define SSI_SIER_TFS_EN 0x00000080 143*4882a593Smuzhiyun #define SSI_SIER_RFS_EN 0x00000040 144*4882a593Smuzhiyun #define SSI_SIER_TLS_EN 0x00000020 145*4882a593Smuzhiyun #define SSI_SIER_RLS_EN 0x00000010 146*4882a593Smuzhiyun #define SSI_SIER_RFF1_EN 0x00000008 147*4882a593Smuzhiyun #define SSI_SIER_RFF0_EN 0x00000004 148*4882a593Smuzhiyun #define SSI_SIER_TFE1_EN 0x00000002 149*4882a593Smuzhiyun #define SSI_SIER_TFE0_EN 0x00000001 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* SSI Transmit Configuration Register -- REG_SSI_STCR 0x1C */ 152*4882a593Smuzhiyun #define SSI_STCR_TXBIT0 0x00000200 153*4882a593Smuzhiyun #define SSI_STCR_TFEN1 0x00000100 154*4882a593Smuzhiyun #define SSI_STCR_TFEN0 0x00000080 155*4882a593Smuzhiyun #define SSI_STCR_TFDIR 0x00000040 156*4882a593Smuzhiyun #define SSI_STCR_TXDIR 0x00000020 157*4882a593Smuzhiyun #define SSI_STCR_TSHFD 0x00000010 158*4882a593Smuzhiyun #define SSI_STCR_TSCKP 0x00000008 159*4882a593Smuzhiyun #define SSI_STCR_TFSI 0x00000004 160*4882a593Smuzhiyun #define SSI_STCR_TFSL 0x00000002 161*4882a593Smuzhiyun #define SSI_STCR_TEFS 0x00000001 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* SSI Receive Configuration Register -- REG_SSI_SRCR 0x20 */ 164*4882a593Smuzhiyun #define SSI_SRCR_RXEXT 0x00000400 165*4882a593Smuzhiyun #define SSI_SRCR_RXBIT0 0x00000200 166*4882a593Smuzhiyun #define SSI_SRCR_RFEN1 0x00000100 167*4882a593Smuzhiyun #define SSI_SRCR_RFEN0 0x00000080 168*4882a593Smuzhiyun #define SSI_SRCR_RFDIR 0x00000040 169*4882a593Smuzhiyun #define SSI_SRCR_RXDIR 0x00000020 170*4882a593Smuzhiyun #define SSI_SRCR_RSHFD 0x00000010 171*4882a593Smuzhiyun #define SSI_SRCR_RSCKP 0x00000008 172*4882a593Smuzhiyun #define SSI_SRCR_RFSI 0x00000004 173*4882a593Smuzhiyun #define SSI_SRCR_RFSL 0x00000002 174*4882a593Smuzhiyun #define SSI_SRCR_REFS 0x00000001 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun /* 177*4882a593Smuzhiyun * SSI Transmit Clock Control Register -- REG_SSI_STCCR 0x24 178*4882a593Smuzhiyun * SSI Receive Clock Control Register -- REG_SSI_SRCCR 0x28 179*4882a593Smuzhiyun */ 180*4882a593Smuzhiyun #define SSI_SxCCR_DIV2_SHIFT 18 181*4882a593Smuzhiyun #define SSI_SxCCR_DIV2 0x00040000 182*4882a593Smuzhiyun #define SSI_SxCCR_PSR_SHIFT 17 183*4882a593Smuzhiyun #define SSI_SxCCR_PSR 0x00020000 184*4882a593Smuzhiyun #define SSI_SxCCR_WL_SHIFT 13 185*4882a593Smuzhiyun #define SSI_SxCCR_WL_MASK 0x0001E000 186*4882a593Smuzhiyun #define SSI_SxCCR_WL(x) \ 187*4882a593Smuzhiyun (((((x) / 2) - 1) << SSI_SxCCR_WL_SHIFT) & SSI_SxCCR_WL_MASK) 188*4882a593Smuzhiyun #define SSI_SxCCR_DC_SHIFT 8 189*4882a593Smuzhiyun #define SSI_SxCCR_DC_MASK 0x00001F00 190*4882a593Smuzhiyun #define SSI_SxCCR_DC(x) \ 191*4882a593Smuzhiyun ((((x) - 1) << SSI_SxCCR_DC_SHIFT) & SSI_SxCCR_DC_MASK) 192*4882a593Smuzhiyun #define SSI_SxCCR_PM_SHIFT 0 193*4882a593Smuzhiyun #define SSI_SxCCR_PM_MASK 0x000000FF 194*4882a593Smuzhiyun #define SSI_SxCCR_PM(x) \ 195*4882a593Smuzhiyun ((((x) - 1) << SSI_SxCCR_PM_SHIFT) & SSI_SxCCR_PM_MASK) 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun /* 198*4882a593Smuzhiyun * SSI FIFO Control/Status Register -- REG_SSI_SFCSR 0x2c 199*4882a593Smuzhiyun * 200*4882a593Smuzhiyun * Tx or Rx FIFO Counter -- SSI_SFCSR_xFCNTy Read-Only 201*4882a593Smuzhiyun * Tx or Rx FIFO Watermarks -- SSI_SFCSR_xFWMy Read/Write 202*4882a593Smuzhiyun */ 203*4882a593Smuzhiyun #define SSI_SFCSR_RFCNT1_SHIFT 28 204*4882a593Smuzhiyun #define SSI_SFCSR_RFCNT1_MASK 0xF0000000 205*4882a593Smuzhiyun #define SSI_SFCSR_RFCNT1(x) \ 206*4882a593Smuzhiyun (((x) & SSI_SFCSR_RFCNT1_MASK) >> SSI_SFCSR_RFCNT1_SHIFT) 207*4882a593Smuzhiyun #define SSI_SFCSR_TFCNT1_SHIFT 24 208*4882a593Smuzhiyun #define SSI_SFCSR_TFCNT1_MASK 0x0F000000 209*4882a593Smuzhiyun #define SSI_SFCSR_TFCNT1(x) \ 210*4882a593Smuzhiyun (((x) & SSI_SFCSR_TFCNT1_MASK) >> SSI_SFCSR_TFCNT1_SHIFT) 211*4882a593Smuzhiyun #define SSI_SFCSR_RFWM1_SHIFT 20 212*4882a593Smuzhiyun #define SSI_SFCSR_RFWM1_MASK 0x00F00000 213*4882a593Smuzhiyun #define SSI_SFCSR_RFWM1(x) \ 214*4882a593Smuzhiyun (((x) << SSI_SFCSR_RFWM1_SHIFT) & SSI_SFCSR_RFWM1_MASK) 215*4882a593Smuzhiyun #define SSI_SFCSR_TFWM1_SHIFT 16 216*4882a593Smuzhiyun #define SSI_SFCSR_TFWM1_MASK 0x000F0000 217*4882a593Smuzhiyun #define SSI_SFCSR_TFWM1(x) \ 218*4882a593Smuzhiyun (((x) << SSI_SFCSR_TFWM1_SHIFT) & SSI_SFCSR_TFWM1_MASK) 219*4882a593Smuzhiyun #define SSI_SFCSR_RFCNT0_SHIFT 12 220*4882a593Smuzhiyun #define SSI_SFCSR_RFCNT0_MASK 0x0000F000 221*4882a593Smuzhiyun #define SSI_SFCSR_RFCNT0(x) \ 222*4882a593Smuzhiyun (((x) & SSI_SFCSR_RFCNT0_MASK) >> SSI_SFCSR_RFCNT0_SHIFT) 223*4882a593Smuzhiyun #define SSI_SFCSR_TFCNT0_SHIFT 8 224*4882a593Smuzhiyun #define SSI_SFCSR_TFCNT0_MASK 0x00000F00 225*4882a593Smuzhiyun #define SSI_SFCSR_TFCNT0(x) \ 226*4882a593Smuzhiyun (((x) & SSI_SFCSR_TFCNT0_MASK) >> SSI_SFCSR_TFCNT0_SHIFT) 227*4882a593Smuzhiyun #define SSI_SFCSR_RFWM0_SHIFT 4 228*4882a593Smuzhiyun #define SSI_SFCSR_RFWM0_MASK 0x000000F0 229*4882a593Smuzhiyun #define SSI_SFCSR_RFWM0(x) \ 230*4882a593Smuzhiyun (((x) << SSI_SFCSR_RFWM0_SHIFT) & SSI_SFCSR_RFWM0_MASK) 231*4882a593Smuzhiyun #define SSI_SFCSR_TFWM0_SHIFT 0 232*4882a593Smuzhiyun #define SSI_SFCSR_TFWM0_MASK 0x0000000F 233*4882a593Smuzhiyun #define SSI_SFCSR_TFWM0(x) \ 234*4882a593Smuzhiyun (((x) << SSI_SFCSR_TFWM0_SHIFT) & SSI_SFCSR_TFWM0_MASK) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* SSI Test Register -- REG_SSI_STR 0x30 */ 237*4882a593Smuzhiyun #define SSI_STR_TEST 0x00008000 238*4882a593Smuzhiyun #define SSI_STR_RCK2TCK 0x00004000 239*4882a593Smuzhiyun #define SSI_STR_RFS2TFS 0x00002000 240*4882a593Smuzhiyun #define SSI_STR_RXSTATE(x) (((x) >> 8) & 0x1F) 241*4882a593Smuzhiyun #define SSI_STR_TXD2RXD 0x00000080 242*4882a593Smuzhiyun #define SSI_STR_TCK2RCK 0x00000040 243*4882a593Smuzhiyun #define SSI_STR_TFS2RFS 0x00000020 244*4882a593Smuzhiyun #define SSI_STR_TXSTATE(x) ((x) & 0x1F) 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* SSI Option Register -- REG_SSI_SOR 0x34 */ 247*4882a593Smuzhiyun #define SSI_SOR_CLKOFF 0x00000040 248*4882a593Smuzhiyun #define SSI_SOR_RX_CLR 0x00000020 249*4882a593Smuzhiyun #define SSI_SOR_TX_CLR 0x00000010 250*4882a593Smuzhiyun #define SSI_SOR_xX_CLR(tx) ((tx) ? SSI_SOR_TX_CLR : SSI_SOR_RX_CLR) 251*4882a593Smuzhiyun #define SSI_SOR_INIT 0x00000008 252*4882a593Smuzhiyun #define SSI_SOR_WAIT_SHIFT 1 253*4882a593Smuzhiyun #define SSI_SOR_WAIT_MASK 0x00000006 254*4882a593Smuzhiyun #define SSI_SOR_WAIT(x) (((x) & 3) << SSI_SOR_WAIT_SHIFT) 255*4882a593Smuzhiyun #define SSI_SOR_SYNRST 0x00000001 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun /* SSI AC97 Control Register -- REG_SSI_SACNT 0x38 */ 258*4882a593Smuzhiyun #define SSI_SACNT_FRDIV(x) (((x) & 0x3f) << 5) 259*4882a593Smuzhiyun #define SSI_SACNT_WR 0x00000010 260*4882a593Smuzhiyun #define SSI_SACNT_RD 0x00000008 261*4882a593Smuzhiyun #define SSI_SACNT_RDWR_MASK 0x00000018 262*4882a593Smuzhiyun #define SSI_SACNT_TIF 0x00000004 263*4882a593Smuzhiyun #define SSI_SACNT_FV 0x00000002 264*4882a593Smuzhiyun #define SSI_SACNT_AC97EN 0x00000001 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun struct device; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_DEBUG_FS) 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun struct fsl_ssi_dbg { 272*4882a593Smuzhiyun struct dentry *dbg_dir; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun struct { 275*4882a593Smuzhiyun unsigned int rfrc; 276*4882a593Smuzhiyun unsigned int tfrc; 277*4882a593Smuzhiyun unsigned int cmdau; 278*4882a593Smuzhiyun unsigned int cmddu; 279*4882a593Smuzhiyun unsigned int rxt; 280*4882a593Smuzhiyun unsigned int rdr1; 281*4882a593Smuzhiyun unsigned int rdr0; 282*4882a593Smuzhiyun unsigned int tde1; 283*4882a593Smuzhiyun unsigned int tde0; 284*4882a593Smuzhiyun unsigned int roe1; 285*4882a593Smuzhiyun unsigned int roe0; 286*4882a593Smuzhiyun unsigned int tue1; 287*4882a593Smuzhiyun unsigned int tue0; 288*4882a593Smuzhiyun unsigned int tfs; 289*4882a593Smuzhiyun unsigned int rfs; 290*4882a593Smuzhiyun unsigned int tls; 291*4882a593Smuzhiyun unsigned int rls; 292*4882a593Smuzhiyun unsigned int rff1; 293*4882a593Smuzhiyun unsigned int rff0; 294*4882a593Smuzhiyun unsigned int tfe1; 295*4882a593Smuzhiyun unsigned int tfe0; 296*4882a593Smuzhiyun } stats; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun void fsl_ssi_dbg_isr(struct fsl_ssi_dbg *ssi_dbg, u32 sisr); 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun void fsl_ssi_debugfs_create(struct fsl_ssi_dbg *ssi_dbg, struct device *dev); 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun void fsl_ssi_debugfs_remove(struct fsl_ssi_dbg *ssi_dbg); 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #else 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun struct fsl_ssi_dbg { 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun fsl_ssi_dbg_isr(struct fsl_ssi_dbg * stats,u32 sisr)310*4882a593Smuzhiyunstatic inline void fsl_ssi_dbg_isr(struct fsl_ssi_dbg *stats, u32 sisr) 311*4882a593Smuzhiyun { 312*4882a593Smuzhiyun } 313*4882a593Smuzhiyun fsl_ssi_debugfs_create(struct fsl_ssi_dbg * ssi_dbg,struct device * dev)314*4882a593Smuzhiyunstatic inline void fsl_ssi_debugfs_create(struct fsl_ssi_dbg *ssi_dbg, 315*4882a593Smuzhiyun struct device *dev) 316*4882a593Smuzhiyun { 317*4882a593Smuzhiyun } 318*4882a593Smuzhiyun fsl_ssi_debugfs_remove(struct fsl_ssi_dbg * ssi_dbg)319*4882a593Smuzhiyunstatic inline void fsl_ssi_debugfs_remove(struct fsl_ssi_dbg *ssi_dbg) 320*4882a593Smuzhiyun { 321*4882a593Smuzhiyun } 322*4882a593Smuzhiyun #endif /* ! IS_ENABLED(CONFIG_DEBUG_FS) */ 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #endif 325