1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * fsl_spdif.h - ALSA S/PDIF interface for the Freescale i.MX SoC 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Freescale Semiconductor, Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author: Nicolin Chen <b42378@freescale.com> 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * Based on fsl_ssi.h 10*4882a593Smuzhiyun * Author: Timur Tabi <timur@freescale.com> 11*4882a593Smuzhiyun * Copyright 2007-2008 Freescale Semiconductor, Inc. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #ifndef _FSL_SPDIF_DAI_H 15*4882a593Smuzhiyun #define _FSL_SPDIF_DAI_H 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* S/PDIF Register Map */ 18*4882a593Smuzhiyun #define REG_SPDIF_SCR 0x0 /* SPDIF Configuration Register */ 19*4882a593Smuzhiyun #define REG_SPDIF_SRCD 0x4 /* CDText Control Register */ 20*4882a593Smuzhiyun #define REG_SPDIF_SRPC 0x8 /* PhaseConfig Register */ 21*4882a593Smuzhiyun #define REG_SPDIF_SIE 0xc /* InterruptEn Register */ 22*4882a593Smuzhiyun #define REG_SPDIF_SIS 0x10 /* InterruptStat Register */ 23*4882a593Smuzhiyun #define REG_SPDIF_SIC 0x10 /* InterruptClear Register */ 24*4882a593Smuzhiyun #define REG_SPDIF_SRL 0x14 /* SPDIFRxLeft Register */ 25*4882a593Smuzhiyun #define REG_SPDIF_SRR 0x18 /* SPDIFRxRight Register */ 26*4882a593Smuzhiyun #define REG_SPDIF_SRCSH 0x1c /* SPDIFRxCChannel_h Register */ 27*4882a593Smuzhiyun #define REG_SPDIF_SRCSL 0x20 /* SPDIFRxCChannel_l Register */ 28*4882a593Smuzhiyun #define REG_SPDIF_SRU 0x24 /* UchannelRx Register */ 29*4882a593Smuzhiyun #define REG_SPDIF_SRQ 0x28 /* QchannelRx Register */ 30*4882a593Smuzhiyun #define REG_SPDIF_STL 0x2C /* SPDIFTxLeft Register */ 31*4882a593Smuzhiyun #define REG_SPDIF_STR 0x30 /* SPDIFTxRight Register */ 32*4882a593Smuzhiyun #define REG_SPDIF_STCSCH 0x34 /* SPDIFTxCChannelCons_h Register */ 33*4882a593Smuzhiyun #define REG_SPDIF_STCSCL 0x38 /* SPDIFTxCChannelCons_l Register */ 34*4882a593Smuzhiyun #define REG_SPDIF_SRFM 0x44 /* FreqMeas Register */ 35*4882a593Smuzhiyun #define REG_SPDIF_STC 0x50 /* SPDIFTxClk Register */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun /* SPDIF Configuration register */ 39*4882a593Smuzhiyun #define SCR_RXFIFO_CTL_OFFSET 23 40*4882a593Smuzhiyun #define SCR_RXFIFO_CTL_MASK (1 << SCR_RXFIFO_CTL_OFFSET) 41*4882a593Smuzhiyun #define SCR_RXFIFO_CTL_ZERO (1 << SCR_RXFIFO_CTL_OFFSET) 42*4882a593Smuzhiyun #define SCR_RXFIFO_OFF_OFFSET 22 43*4882a593Smuzhiyun #define SCR_RXFIFO_OFF_MASK (1 << SCR_RXFIFO_OFF_OFFSET) 44*4882a593Smuzhiyun #define SCR_RXFIFO_OFF (1 << SCR_RXFIFO_OFF_OFFSET) 45*4882a593Smuzhiyun #define SCR_RXFIFO_RST_OFFSET 21 46*4882a593Smuzhiyun #define SCR_RXFIFO_RST_MASK (1 << SCR_RXFIFO_RST_OFFSET) 47*4882a593Smuzhiyun #define SCR_RXFIFO_RST (1 << SCR_RXFIFO_RST_OFFSET) 48*4882a593Smuzhiyun #define SCR_RXFIFO_FSEL_OFFSET 19 49*4882a593Smuzhiyun #define SCR_RXFIFO_FSEL_MASK (0x3 << SCR_RXFIFO_FSEL_OFFSET) 50*4882a593Smuzhiyun #define SCR_RXFIFO_FSEL_IF0 (0x0 << SCR_RXFIFO_FSEL_OFFSET) 51*4882a593Smuzhiyun #define SCR_RXFIFO_FSEL_IF4 (0x1 << SCR_RXFIFO_FSEL_OFFSET) 52*4882a593Smuzhiyun #define SCR_RXFIFO_FSEL_IF8 (0x2 << SCR_RXFIFO_FSEL_OFFSET) 53*4882a593Smuzhiyun #define SCR_RXFIFO_FSEL_IF12 (0x3 << SCR_RXFIFO_FSEL_OFFSET) 54*4882a593Smuzhiyun #define SCR_RXFIFO_AUTOSYNC_OFFSET 18 55*4882a593Smuzhiyun #define SCR_RXFIFO_AUTOSYNC_MASK (1 << SCR_RXFIFO_AUTOSYNC_OFFSET) 56*4882a593Smuzhiyun #define SCR_RXFIFO_AUTOSYNC (1 << SCR_RXFIFO_AUTOSYNC_OFFSET) 57*4882a593Smuzhiyun #define SCR_TXFIFO_AUTOSYNC_OFFSET 17 58*4882a593Smuzhiyun #define SCR_TXFIFO_AUTOSYNC_MASK (1 << SCR_TXFIFO_AUTOSYNC_OFFSET) 59*4882a593Smuzhiyun #define SCR_TXFIFO_AUTOSYNC (1 << SCR_TXFIFO_AUTOSYNC_OFFSET) 60*4882a593Smuzhiyun #define SCR_TXFIFO_FSEL_OFFSET 15 61*4882a593Smuzhiyun #define SCR_TXFIFO_FSEL_MASK (0x3 << SCR_TXFIFO_FSEL_OFFSET) 62*4882a593Smuzhiyun #define SCR_TXFIFO_FSEL_IF0 (0x0 << SCR_TXFIFO_FSEL_OFFSET) 63*4882a593Smuzhiyun #define SCR_TXFIFO_FSEL_IF4 (0x1 << SCR_TXFIFO_FSEL_OFFSET) 64*4882a593Smuzhiyun #define SCR_TXFIFO_FSEL_IF8 (0x2 << SCR_TXFIFO_FSEL_OFFSET) 65*4882a593Smuzhiyun #define SCR_TXFIFO_FSEL_IF12 (0x3 << SCR_TXFIFO_FSEL_OFFSET) 66*4882a593Smuzhiyun #define SCR_LOW_POWER (1 << 13) 67*4882a593Smuzhiyun #define SCR_SOFT_RESET (1 << 12) 68*4882a593Smuzhiyun #define SCR_TXFIFO_CTRL_OFFSET 10 69*4882a593Smuzhiyun #define SCR_TXFIFO_CTRL_MASK (0x3 << SCR_TXFIFO_CTRL_OFFSET) 70*4882a593Smuzhiyun #define SCR_TXFIFO_CTRL_ZERO (0x0 << SCR_TXFIFO_CTRL_OFFSET) 71*4882a593Smuzhiyun #define SCR_TXFIFO_CTRL_NORMAL (0x1 << SCR_TXFIFO_CTRL_OFFSET) 72*4882a593Smuzhiyun #define SCR_TXFIFO_CTRL_ONESAMPLE (0x2 << SCR_TXFIFO_CTRL_OFFSET) 73*4882a593Smuzhiyun #define SCR_DMA_RX_EN_OFFSET 9 74*4882a593Smuzhiyun #define SCR_DMA_RX_EN_MASK (1 << SCR_DMA_RX_EN_OFFSET) 75*4882a593Smuzhiyun #define SCR_DMA_RX_EN (1 << SCR_DMA_RX_EN_OFFSET) 76*4882a593Smuzhiyun #define SCR_DMA_TX_EN_OFFSET 8 77*4882a593Smuzhiyun #define SCR_DMA_TX_EN_MASK (1 << SCR_DMA_TX_EN_OFFSET) 78*4882a593Smuzhiyun #define SCR_DMA_TX_EN (1 << SCR_DMA_TX_EN_OFFSET) 79*4882a593Smuzhiyun #define SCR_VAL_OFFSET 5 80*4882a593Smuzhiyun #define SCR_VAL_MASK (1 << SCR_VAL_OFFSET) 81*4882a593Smuzhiyun #define SCR_VAL_CLEAR (1 << SCR_VAL_OFFSET) 82*4882a593Smuzhiyun #define SCR_TXSEL_OFFSET 2 83*4882a593Smuzhiyun #define SCR_TXSEL_MASK (0x7 << SCR_TXSEL_OFFSET) 84*4882a593Smuzhiyun #define SCR_TXSEL_OFF (0 << SCR_TXSEL_OFFSET) 85*4882a593Smuzhiyun #define SCR_TXSEL_RX (1 << SCR_TXSEL_OFFSET) 86*4882a593Smuzhiyun #define SCR_TXSEL_NORMAL (0x5 << SCR_TXSEL_OFFSET) 87*4882a593Smuzhiyun #define SCR_USRC_SEL_OFFSET 0x0 88*4882a593Smuzhiyun #define SCR_USRC_SEL_MASK (0x3 << SCR_USRC_SEL_OFFSET) 89*4882a593Smuzhiyun #define SCR_USRC_SEL_NONE (0x0 << SCR_USRC_SEL_OFFSET) 90*4882a593Smuzhiyun #define SCR_USRC_SEL_RECV (0x1 << SCR_USRC_SEL_OFFSET) 91*4882a593Smuzhiyun #define SCR_USRC_SEL_CHIP (0x3 << SCR_USRC_SEL_OFFSET) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define SCR_DMA_xX_EN(tx) (tx ? SCR_DMA_TX_EN : SCR_DMA_RX_EN) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /* SPDIF CDText control */ 96*4882a593Smuzhiyun #define SRCD_CD_USER_OFFSET 1 97*4882a593Smuzhiyun #define SRCD_CD_USER (1 << SRCD_CD_USER_OFFSET) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun /* SPDIF Phase Configuration register */ 100*4882a593Smuzhiyun #define SRPC_DPLL_LOCKED (1 << 6) 101*4882a593Smuzhiyun #define SRPC_CLKSRC_SEL_OFFSET 7 102*4882a593Smuzhiyun #define SRPC_CLKSRC_SEL_MASK (0xf << SRPC_CLKSRC_SEL_OFFSET) 103*4882a593Smuzhiyun #define SRPC_CLKSRC_SEL_SET(x) ((x << SRPC_CLKSRC_SEL_OFFSET) & SRPC_CLKSRC_SEL_MASK) 104*4882a593Smuzhiyun #define SRPC_CLKSRC_SEL_LOCKED_OFFSET1 5 105*4882a593Smuzhiyun #define SRPC_CLKSRC_SEL_LOCKED_OFFSET2 2 106*4882a593Smuzhiyun #define SRPC_GAINSEL_OFFSET 3 107*4882a593Smuzhiyun #define SRPC_GAINSEL_MASK (0x7 << SRPC_GAINSEL_OFFSET) 108*4882a593Smuzhiyun #define SRPC_GAINSEL_SET(x) ((x << SRPC_GAINSEL_OFFSET) & SRPC_GAINSEL_MASK) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define SRPC_CLKSRC_MAX 16 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun enum spdif_gainsel { 113*4882a593Smuzhiyun GAINSEL_MULTI_24 = 0, 114*4882a593Smuzhiyun GAINSEL_MULTI_16, 115*4882a593Smuzhiyun GAINSEL_MULTI_12, 116*4882a593Smuzhiyun GAINSEL_MULTI_8, 117*4882a593Smuzhiyun GAINSEL_MULTI_6, 118*4882a593Smuzhiyun GAINSEL_MULTI_4, 119*4882a593Smuzhiyun GAINSEL_MULTI_3, 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun #define GAINSEL_MULTI_MAX (GAINSEL_MULTI_3 + 1) 122*4882a593Smuzhiyun #define SPDIF_DEFAULT_GAINSEL GAINSEL_MULTI_8 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* SPDIF interrupt mask define */ 125*4882a593Smuzhiyun #define INT_DPLL_LOCKED (1 << 20) 126*4882a593Smuzhiyun #define INT_TXFIFO_UNOV (1 << 19) 127*4882a593Smuzhiyun #define INT_TXFIFO_RESYNC (1 << 18) 128*4882a593Smuzhiyun #define INT_CNEW (1 << 17) 129*4882a593Smuzhiyun #define INT_VAL_NOGOOD (1 << 16) 130*4882a593Smuzhiyun #define INT_SYM_ERR (1 << 15) 131*4882a593Smuzhiyun #define INT_BIT_ERR (1 << 14) 132*4882a593Smuzhiyun #define INT_URX_FUL (1 << 10) 133*4882a593Smuzhiyun #define INT_URX_OV (1 << 9) 134*4882a593Smuzhiyun #define INT_QRX_FUL (1 << 8) 135*4882a593Smuzhiyun #define INT_QRX_OV (1 << 7) 136*4882a593Smuzhiyun #define INT_UQ_SYNC (1 << 6) 137*4882a593Smuzhiyun #define INT_UQ_ERR (1 << 5) 138*4882a593Smuzhiyun #define INT_RXFIFO_UNOV (1 << 4) 139*4882a593Smuzhiyun #define INT_RXFIFO_RESYNC (1 << 3) 140*4882a593Smuzhiyun #define INT_LOSS_LOCK (1 << 2) 141*4882a593Smuzhiyun #define INT_TX_EM (1 << 1) 142*4882a593Smuzhiyun #define INT_RXFIFO_FUL (1 << 0) 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* SPDIF Clock register */ 145*4882a593Smuzhiyun #define STC_SYSCLK_DF_OFFSET 11 146*4882a593Smuzhiyun #define STC_SYSCLK_DF_MASK (0x1ff << STC_SYSCLK_DF_OFFSET) 147*4882a593Smuzhiyun #define STC_SYSCLK_DF(x) ((((x) - 1) << STC_SYSCLK_DF_OFFSET) & STC_SYSCLK_DF_MASK) 148*4882a593Smuzhiyun #define STC_TXCLK_SRC_OFFSET 8 149*4882a593Smuzhiyun #define STC_TXCLK_SRC_MASK (0x7 << STC_TXCLK_SRC_OFFSET) 150*4882a593Smuzhiyun #define STC_TXCLK_SRC_SET(x) ((x << STC_TXCLK_SRC_OFFSET) & STC_TXCLK_SRC_MASK) 151*4882a593Smuzhiyun #define STC_TXCLK_ALL_EN_OFFSET 7 152*4882a593Smuzhiyun #define STC_TXCLK_ALL_EN_MASK (1 << STC_TXCLK_ALL_EN_OFFSET) 153*4882a593Smuzhiyun #define STC_TXCLK_ALL_EN (1 << STC_TXCLK_ALL_EN_OFFSET) 154*4882a593Smuzhiyun #define STC_TXCLK_DF_OFFSET 0 155*4882a593Smuzhiyun #define STC_TXCLK_DF_MASK (0x7f << STC_TXCLK_DF_OFFSET) 156*4882a593Smuzhiyun #define STC_TXCLK_DF(x) ((((x) - 1) << STC_TXCLK_DF_OFFSET) & STC_TXCLK_DF_MASK) 157*4882a593Smuzhiyun #define STC_TXCLK_SRC_MAX 8 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define STC_TXCLK_SPDIF_ROOT 1 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun /* SPDIF tx rate */ 162*4882a593Smuzhiyun enum spdif_txrate { 163*4882a593Smuzhiyun SPDIF_TXRATE_32000 = 0, 164*4882a593Smuzhiyun SPDIF_TXRATE_44100, 165*4882a593Smuzhiyun SPDIF_TXRATE_48000, 166*4882a593Smuzhiyun SPDIF_TXRATE_96000, 167*4882a593Smuzhiyun SPDIF_TXRATE_192000, 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun #define SPDIF_TXRATE_MAX (SPDIF_TXRATE_192000 + 1) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun #define SPDIF_CSTATUS_BYTE 6 173*4882a593Smuzhiyun #define SPDIF_UBITS_SIZE 96 174*4882a593Smuzhiyun #define SPDIF_QSUB_SIZE (SPDIF_UBITS_SIZE / 8) 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define FSL_SPDIF_RATES_PLAYBACK (SNDRV_PCM_RATE_32000 | \ 178*4882a593Smuzhiyun SNDRV_PCM_RATE_44100 | \ 179*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | \ 180*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | \ 181*4882a593Smuzhiyun SNDRV_PCM_RATE_192000) 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define FSL_SPDIF_RATES_CAPTURE (SNDRV_PCM_RATE_16000 | \ 184*4882a593Smuzhiyun SNDRV_PCM_RATE_32000 | \ 185*4882a593Smuzhiyun SNDRV_PCM_RATE_44100 | \ 186*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | \ 187*4882a593Smuzhiyun SNDRV_PCM_RATE_64000 | \ 188*4882a593Smuzhiyun SNDRV_PCM_RATE_96000) 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define FSL_SPDIF_FORMATS_PLAYBACK (SNDRV_PCM_FMTBIT_S16_LE | \ 191*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE | \ 192*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define FSL_SPDIF_FORMATS_CAPTURE (SNDRV_PCM_FMTBIT_S24_LE) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #endif /* _FSL_SPDIF_DAI_H */ 197