1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Freescale S/PDIF ALSA SoC Digital Audio Interface (DAI) driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2013 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Based on stmp3xxx_spdif_dai.c
8*4882a593Smuzhiyun // Vladimir Barinov <vbarinov@embeddedalley.com>
9*4882a593Smuzhiyun // Copyright 2008 SigmaTel, Inc
10*4882a593Smuzhiyun // Copyright 2008 Embedded Alley Solutions, Inc
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/bitrev.h>
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun #include <linux/of_device.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #include <linux/pm_runtime.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <sound/asoundef.h>
22*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
23*4882a593Smuzhiyun #include <sound/soc.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "fsl_spdif.h"
26*4882a593Smuzhiyun #include "imx-pcm.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define FSL_SPDIF_TXFIFO_WML 0x8
29*4882a593Smuzhiyun #define FSL_SPDIF_RXFIFO_WML 0x8
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define INTR_FOR_PLAYBACK (INT_TXFIFO_RESYNC)
32*4882a593Smuzhiyun #define INTR_FOR_CAPTURE (INT_SYM_ERR | INT_BIT_ERR | INT_URX_FUL |\
33*4882a593Smuzhiyun INT_URX_OV | INT_QRX_FUL | INT_QRX_OV |\
34*4882a593Smuzhiyun INT_UQ_SYNC | INT_UQ_ERR | INT_RXFIFO_RESYNC |\
35*4882a593Smuzhiyun INT_LOSS_LOCK | INT_DPLL_LOCKED)
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define SIE_INTR_FOR(tx) (tx ? INTR_FOR_PLAYBACK : INTR_FOR_CAPTURE)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Index list for the values that has if (DPLL Locked) condition */
40*4882a593Smuzhiyun static u8 srpc_dpll_locked[] = { 0x0, 0x1, 0x2, 0x3, 0x4, 0xa, 0xb };
41*4882a593Smuzhiyun #define SRPC_NODPLL_START1 0x5
42*4882a593Smuzhiyun #define SRPC_NODPLL_START2 0xc
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define DEFAULT_RXCLK_SRC 1
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun * struct fsl_spdif_soc_data: soc specific data
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * @imx: for imx platform
50*4882a593Smuzhiyun * @shared_root_clock: flag of sharing a clock source with others;
51*4882a593Smuzhiyun * so the driver shouldn't set root clock rate
52*4882a593Smuzhiyun */
53*4882a593Smuzhiyun struct fsl_spdif_soc_data {
54*4882a593Smuzhiyun bool imx;
55*4882a593Smuzhiyun bool shared_root_clock;
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /*
59*4882a593Smuzhiyun * SPDIF control structure
60*4882a593Smuzhiyun * Defines channel status, subcode and Q sub
61*4882a593Smuzhiyun */
62*4882a593Smuzhiyun struct spdif_mixer_control {
63*4882a593Smuzhiyun /* spinlock to access control data */
64*4882a593Smuzhiyun spinlock_t ctl_lock;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* IEC958 channel tx status bit */
67*4882a593Smuzhiyun unsigned char ch_status[4];
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* User bits */
70*4882a593Smuzhiyun unsigned char subcode[2 * SPDIF_UBITS_SIZE];
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Q subcode part of user bits */
73*4882a593Smuzhiyun unsigned char qsub[2 * SPDIF_QSUB_SIZE];
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Buffer offset for U/Q */
76*4882a593Smuzhiyun u32 upos;
77*4882a593Smuzhiyun u32 qpos;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Ready buffer index of the two buffers */
80*4882a593Smuzhiyun u32 ready_buf;
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /**
84*4882a593Smuzhiyun * struct fsl_spdif_priv - Freescale SPDIF private data
85*4882a593Smuzhiyun * @soc: SPDIF soc data
86*4882a593Smuzhiyun * @fsl_spdif_control: SPDIF control data
87*4882a593Smuzhiyun * @cpu_dai_drv: cpu dai driver
88*4882a593Smuzhiyun * @pdev: platform device pointer
89*4882a593Smuzhiyun * @regmap: regmap handler
90*4882a593Smuzhiyun * @dpll_locked: dpll lock flag
91*4882a593Smuzhiyun * @txrate: the best rates for playback
92*4882a593Smuzhiyun * @txclk_df: STC_TXCLK_DF dividers value for playback
93*4882a593Smuzhiyun * @sysclk_df: STC_SYSCLK_DF dividers value for playback
94*4882a593Smuzhiyun * @txclk_src: STC_TXCLK_SRC values for playback
95*4882a593Smuzhiyun * @rxclk_src: SRPC_CLKSRC_SEL values for capture
96*4882a593Smuzhiyun * @txclk: tx clock sources for playback
97*4882a593Smuzhiyun * @rxclk: rx clock sources for capture
98*4882a593Smuzhiyun * @coreclk: core clock for register access via DMA
99*4882a593Smuzhiyun * @sysclk: system clock for rx clock rate measurement
100*4882a593Smuzhiyun * @spbaclk: SPBA clock (optional, depending on SoC design)
101*4882a593Smuzhiyun * @dma_params_tx: DMA parameters for transmit channel
102*4882a593Smuzhiyun * @dma_params_rx: DMA parameters for receive channel
103*4882a593Smuzhiyun * @regcache_srpc: regcache for SRPC
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun struct fsl_spdif_priv {
106*4882a593Smuzhiyun const struct fsl_spdif_soc_data *soc;
107*4882a593Smuzhiyun struct spdif_mixer_control fsl_spdif_control;
108*4882a593Smuzhiyun struct snd_soc_dai_driver cpu_dai_drv;
109*4882a593Smuzhiyun struct platform_device *pdev;
110*4882a593Smuzhiyun struct regmap *regmap;
111*4882a593Smuzhiyun bool dpll_locked;
112*4882a593Smuzhiyun u32 txrate[SPDIF_TXRATE_MAX];
113*4882a593Smuzhiyun u8 txclk_df[SPDIF_TXRATE_MAX];
114*4882a593Smuzhiyun u16 sysclk_df[SPDIF_TXRATE_MAX];
115*4882a593Smuzhiyun u8 txclk_src[SPDIF_TXRATE_MAX];
116*4882a593Smuzhiyun u8 rxclk_src;
117*4882a593Smuzhiyun struct clk *txclk[SPDIF_TXRATE_MAX];
118*4882a593Smuzhiyun struct clk *rxclk;
119*4882a593Smuzhiyun struct clk *coreclk;
120*4882a593Smuzhiyun struct clk *sysclk;
121*4882a593Smuzhiyun struct clk *spbaclk;
122*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_tx;
123*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_rx;
124*4882a593Smuzhiyun /* regcache for SRPC */
125*4882a593Smuzhiyun u32 regcache_srpc;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct fsl_spdif_soc_data fsl_spdif_vf610 = {
129*4882a593Smuzhiyun .imx = false,
130*4882a593Smuzhiyun .shared_root_clock = false,
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static struct fsl_spdif_soc_data fsl_spdif_imx35 = {
134*4882a593Smuzhiyun .imx = true,
135*4882a593Smuzhiyun .shared_root_clock = false,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct fsl_spdif_soc_data fsl_spdif_imx6sx = {
139*4882a593Smuzhiyun .imx = true,
140*4882a593Smuzhiyun .shared_root_clock = true,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Check if clk is a root clock that does not share clock source with others */
fsl_spdif_can_set_clk_rate(struct fsl_spdif_priv * spdif,int clk)144*4882a593Smuzhiyun static inline bool fsl_spdif_can_set_clk_rate(struct fsl_spdif_priv *spdif, int clk)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun return (clk == STC_TXCLK_SPDIF_ROOT) && !spdif->soc->shared_root_clock;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* DPLL locked and lock loss interrupt handler */
spdif_irq_dpll_lock(struct fsl_spdif_priv * spdif_priv)150*4882a593Smuzhiyun static void spdif_irq_dpll_lock(struct fsl_spdif_priv *spdif_priv)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
153*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
154*4882a593Smuzhiyun u32 locked;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRPC, &locked);
157*4882a593Smuzhiyun locked &= SRPC_DPLL_LOCKED;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Rx dpll %s \n",
160*4882a593Smuzhiyun locked ? "locked" : "loss lock");
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun spdif_priv->dpll_locked = locked ? true : false;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* Receiver found illegal symbol interrupt handler */
spdif_irq_sym_error(struct fsl_spdif_priv * spdif_priv)166*4882a593Smuzhiyun static void spdif_irq_sym_error(struct fsl_spdif_priv *spdif_priv)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
169*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: receiver found illegal symbol\n");
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Clear illegal symbol if DPLL unlocked since no audio stream */
174*4882a593Smuzhiyun if (!spdif_priv->dpll_locked)
175*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SIE, INT_SYM_ERR, 0);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* U/Q Channel receive register full */
spdif_irq_uqrx_full(struct fsl_spdif_priv * spdif_priv,char name)179*4882a593Smuzhiyun static void spdif_irq_uqrx_full(struct fsl_spdif_priv *spdif_priv, char name)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
182*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
183*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
184*4882a593Smuzhiyun u32 *pos, size, val, reg;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun switch (name) {
187*4882a593Smuzhiyun case 'U':
188*4882a593Smuzhiyun pos = &ctrl->upos;
189*4882a593Smuzhiyun size = SPDIF_UBITS_SIZE;
190*4882a593Smuzhiyun reg = REG_SPDIF_SRU;
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case 'Q':
193*4882a593Smuzhiyun pos = &ctrl->qpos;
194*4882a593Smuzhiyun size = SPDIF_QSUB_SIZE;
195*4882a593Smuzhiyun reg = REG_SPDIF_SRQ;
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun default:
198*4882a593Smuzhiyun dev_err(&pdev->dev, "unsupported channel name\n");
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: %c Channel receive register full\n", name);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (*pos >= size * 2) {
205*4882a593Smuzhiyun *pos = 0;
206*4882a593Smuzhiyun } else if (unlikely((*pos % size) + 3 > size)) {
207*4882a593Smuzhiyun dev_err(&pdev->dev, "User bit receive buffer overflow\n");
208*4882a593Smuzhiyun return;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun regmap_read(regmap, reg, &val);
212*4882a593Smuzhiyun ctrl->subcode[*pos++] = val >> 16;
213*4882a593Smuzhiyun ctrl->subcode[*pos++] = val >> 8;
214*4882a593Smuzhiyun ctrl->subcode[*pos++] = val;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* U/Q Channel sync found */
spdif_irq_uq_sync(struct fsl_spdif_priv * spdif_priv)218*4882a593Smuzhiyun static void spdif_irq_uq_sync(struct fsl_spdif_priv *spdif_priv)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
221*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: U/Q Channel sync found\n");
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* U/Q buffer reset */
226*4882a593Smuzhiyun if (ctrl->qpos == 0)
227*4882a593Smuzhiyun return;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Set ready to this buffer */
230*4882a593Smuzhiyun ctrl->ready_buf = (ctrl->qpos - 1) / SPDIF_QSUB_SIZE + 1;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* U/Q Channel framing error */
spdif_irq_uq_err(struct fsl_spdif_priv * spdif_priv)234*4882a593Smuzhiyun static void spdif_irq_uq_err(struct fsl_spdif_priv *spdif_priv)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
237*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
238*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
239*4882a593Smuzhiyun u32 val;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: U/Q Channel framing error\n");
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* Read U/Q data to clear the irq and do buffer reset */
244*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRU, &val);
245*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRQ, &val);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Drop this U/Q buffer */
248*4882a593Smuzhiyun ctrl->ready_buf = 0;
249*4882a593Smuzhiyun ctrl->upos = 0;
250*4882a593Smuzhiyun ctrl->qpos = 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Get spdif interrupt status and clear the interrupt */
spdif_intr_status_clear(struct fsl_spdif_priv * spdif_priv)254*4882a593Smuzhiyun static u32 spdif_intr_status_clear(struct fsl_spdif_priv *spdif_priv)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
257*4882a593Smuzhiyun u32 val, val2;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SIS, &val);
260*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SIE, &val2);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun regmap_write(regmap, REG_SPDIF_SIC, val & val2);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return val;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
spdif_isr(int irq,void * devid)267*4882a593Smuzhiyun static irqreturn_t spdif_isr(int irq, void *devid)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = (struct fsl_spdif_priv *)devid;
270*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
271*4882a593Smuzhiyun u32 sis;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun sis = spdif_intr_status_clear(spdif_priv);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (sis & INT_DPLL_LOCKED)
276*4882a593Smuzhiyun spdif_irq_dpll_lock(spdif_priv);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (sis & INT_TXFIFO_UNOV)
279*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Tx FIFO under/overrun\n");
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun if (sis & INT_TXFIFO_RESYNC)
282*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Tx FIFO resync\n");
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun if (sis & INT_CNEW)
285*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: cstatus new\n");
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (sis & INT_VAL_NOGOOD)
288*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: validity flag no good\n");
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (sis & INT_SYM_ERR)
291*4882a593Smuzhiyun spdif_irq_sym_error(spdif_priv);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (sis & INT_BIT_ERR)
294*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: receiver found parity bit error\n");
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun if (sis & INT_URX_FUL)
297*4882a593Smuzhiyun spdif_irq_uqrx_full(spdif_priv, 'U');
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun if (sis & INT_URX_OV)
300*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: U Channel receive register overrun\n");
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (sis & INT_QRX_FUL)
303*4882a593Smuzhiyun spdif_irq_uqrx_full(spdif_priv, 'Q');
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (sis & INT_QRX_OV)
306*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Q Channel receive register overrun\n");
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (sis & INT_UQ_SYNC)
309*4882a593Smuzhiyun spdif_irq_uq_sync(spdif_priv);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (sis & INT_UQ_ERR)
312*4882a593Smuzhiyun spdif_irq_uq_err(spdif_priv);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun if (sis & INT_RXFIFO_UNOV)
315*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Rx FIFO under/overrun\n");
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (sis & INT_RXFIFO_RESYNC)
318*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Rx FIFO resync\n");
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (sis & INT_LOSS_LOCK)
321*4882a593Smuzhiyun spdif_irq_dpll_lock(spdif_priv);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* FIXME: Write Tx FIFO to clear TxEm */
324*4882a593Smuzhiyun if (sis & INT_TX_EM)
325*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Tx FIFO empty\n");
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* FIXME: Read Rx FIFO to clear RxFIFOFul */
328*4882a593Smuzhiyun if (sis & INT_RXFIFO_FUL)
329*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Rx FIFO full\n");
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun return IRQ_HANDLED;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
spdif_softreset(struct fsl_spdif_priv * spdif_priv)334*4882a593Smuzhiyun static int spdif_softreset(struct fsl_spdif_priv *spdif_priv)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
337*4882a593Smuzhiyun u32 val, cycle = 1000;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun regcache_cache_bypass(regmap, true);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun regmap_write(regmap, REG_SPDIF_SCR, SCR_SOFT_RESET);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * RESET bit would be cleared after finishing its reset procedure,
345*4882a593Smuzhiyun * which typically lasts 8 cycles. 1000 cycles will keep it safe.
346*4882a593Smuzhiyun */
347*4882a593Smuzhiyun do {
348*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SCR, &val);
349*4882a593Smuzhiyun } while ((val & SCR_SOFT_RESET) && cycle--);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun regcache_cache_bypass(regmap, false);
352*4882a593Smuzhiyun regcache_mark_dirty(regmap);
353*4882a593Smuzhiyun regcache_sync(regmap);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (cycle)
356*4882a593Smuzhiyun return 0;
357*4882a593Smuzhiyun else
358*4882a593Smuzhiyun return -EBUSY;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
spdif_set_cstatus(struct spdif_mixer_control * ctrl,u8 mask,u8 cstatus)361*4882a593Smuzhiyun static void spdif_set_cstatus(struct spdif_mixer_control *ctrl,
362*4882a593Smuzhiyun u8 mask, u8 cstatus)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun ctrl->ch_status[3] &= ~mask;
365*4882a593Smuzhiyun ctrl->ch_status[3] |= cstatus & mask;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
spdif_write_channel_status(struct fsl_spdif_priv * spdif_priv)368*4882a593Smuzhiyun static void spdif_write_channel_status(struct fsl_spdif_priv *spdif_priv)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
371*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
372*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
373*4882a593Smuzhiyun u32 ch_status;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun ch_status = (bitrev8(ctrl->ch_status[0]) << 16) |
376*4882a593Smuzhiyun (bitrev8(ctrl->ch_status[1]) << 8) |
377*4882a593Smuzhiyun bitrev8(ctrl->ch_status[2]);
378*4882a593Smuzhiyun regmap_write(regmap, REG_SPDIF_STCSCH, ch_status);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun dev_dbg(&pdev->dev, "STCSCH: 0x%06x\n", ch_status);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ch_status = bitrev8(ctrl->ch_status[3]) << 16;
383*4882a593Smuzhiyun regmap_write(regmap, REG_SPDIF_STCSCL, ch_status);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun dev_dbg(&pdev->dev, "STCSCL: 0x%06x\n", ch_status);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* Set SPDIF PhaseConfig register for rx clock */
spdif_set_rx_clksrc(struct fsl_spdif_priv * spdif_priv,enum spdif_gainsel gainsel,int dpll_locked)389*4882a593Smuzhiyun static int spdif_set_rx_clksrc(struct fsl_spdif_priv *spdif_priv,
390*4882a593Smuzhiyun enum spdif_gainsel gainsel, int dpll_locked)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
393*4882a593Smuzhiyun u8 clksrc = spdif_priv->rxclk_src;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (clksrc >= SRPC_CLKSRC_MAX || gainsel >= GAINSEL_MULTI_MAX)
396*4882a593Smuzhiyun return -EINVAL;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SRPC,
399*4882a593Smuzhiyun SRPC_CLKSRC_SEL_MASK | SRPC_GAINSEL_MASK,
400*4882a593Smuzhiyun SRPC_CLKSRC_SEL_SET(clksrc) | SRPC_GAINSEL_SET(gainsel));
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
spdif_set_sample_rate(struct snd_pcm_substream * substream,int sample_rate)405*4882a593Smuzhiyun static int spdif_set_sample_rate(struct snd_pcm_substream *substream,
406*4882a593Smuzhiyun int sample_rate)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
409*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
410*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
411*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
412*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
413*4882a593Smuzhiyun unsigned long csfs = 0;
414*4882a593Smuzhiyun u32 stc, mask, rate;
415*4882a593Smuzhiyun u16 sysclk_df;
416*4882a593Smuzhiyun u8 clk, txclk_df;
417*4882a593Smuzhiyun int ret;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun switch (sample_rate) {
420*4882a593Smuzhiyun case 32000:
421*4882a593Smuzhiyun rate = SPDIF_TXRATE_32000;
422*4882a593Smuzhiyun csfs = IEC958_AES3_CON_FS_32000;
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun case 44100:
425*4882a593Smuzhiyun rate = SPDIF_TXRATE_44100;
426*4882a593Smuzhiyun csfs = IEC958_AES3_CON_FS_44100;
427*4882a593Smuzhiyun break;
428*4882a593Smuzhiyun case 48000:
429*4882a593Smuzhiyun rate = SPDIF_TXRATE_48000;
430*4882a593Smuzhiyun csfs = IEC958_AES3_CON_FS_48000;
431*4882a593Smuzhiyun break;
432*4882a593Smuzhiyun case 96000:
433*4882a593Smuzhiyun rate = SPDIF_TXRATE_96000;
434*4882a593Smuzhiyun csfs = IEC958_AES3_CON_FS_96000;
435*4882a593Smuzhiyun break;
436*4882a593Smuzhiyun case 192000:
437*4882a593Smuzhiyun rate = SPDIF_TXRATE_192000;
438*4882a593Smuzhiyun csfs = IEC958_AES3_CON_FS_192000;
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun default:
441*4882a593Smuzhiyun dev_err(&pdev->dev, "unsupported sample rate %d\n", sample_rate);
442*4882a593Smuzhiyun return -EINVAL;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun clk = spdif_priv->txclk_src[rate];
446*4882a593Smuzhiyun if (clk >= STC_TXCLK_SRC_MAX) {
447*4882a593Smuzhiyun dev_err(&pdev->dev, "tx clock source is out of range\n");
448*4882a593Smuzhiyun return -EINVAL;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun txclk_df = spdif_priv->txclk_df[rate];
452*4882a593Smuzhiyun if (txclk_df == 0) {
453*4882a593Smuzhiyun dev_err(&pdev->dev, "the txclk_df can't be zero\n");
454*4882a593Smuzhiyun return -EINVAL;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun sysclk_df = spdif_priv->sysclk_df[rate];
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun if (!fsl_spdif_can_set_clk_rate(spdif_priv, clk))
460*4882a593Smuzhiyun goto clk_set_bypass;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun /* The S/PDIF block needs a clock of 64 * fs * txclk_df */
463*4882a593Smuzhiyun ret = clk_set_rate(spdif_priv->txclk[rate],
464*4882a593Smuzhiyun 64 * sample_rate * txclk_df);
465*4882a593Smuzhiyun if (ret) {
466*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to set tx clock rate\n");
467*4882a593Smuzhiyun return ret;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun clk_set_bypass:
471*4882a593Smuzhiyun dev_dbg(&pdev->dev, "expected clock rate = %d\n",
472*4882a593Smuzhiyun (64 * sample_rate * txclk_df * sysclk_df));
473*4882a593Smuzhiyun dev_dbg(&pdev->dev, "actual clock rate = %ld\n",
474*4882a593Smuzhiyun clk_get_rate(spdif_priv->txclk[rate]));
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* set fs field in consumer channel status */
477*4882a593Smuzhiyun spdif_set_cstatus(ctrl, IEC958_AES3_CON_FS, csfs);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* select clock source and divisor */
480*4882a593Smuzhiyun stc = STC_TXCLK_ALL_EN | STC_TXCLK_SRC_SET(clk) |
481*4882a593Smuzhiyun STC_TXCLK_DF(txclk_df) | STC_SYSCLK_DF(sysclk_df);
482*4882a593Smuzhiyun mask = STC_TXCLK_ALL_EN_MASK | STC_TXCLK_SRC_MASK |
483*4882a593Smuzhiyun STC_TXCLK_DF_MASK | STC_SYSCLK_DF_MASK;
484*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_STC, mask, stc);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun dev_dbg(&pdev->dev, "set sample rate to %dHz for %dHz playback\n",
487*4882a593Smuzhiyun spdif_priv->txrate[rate], sample_rate);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
fsl_spdif_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)492*4882a593Smuzhiyun static int fsl_spdif_startup(struct snd_pcm_substream *substream,
493*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
496*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
497*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
498*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
499*4882a593Smuzhiyun u32 scr, mask;
500*4882a593Smuzhiyun int ret;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Reset module and interrupts only for first initialization */
503*4882a593Smuzhiyun if (!snd_soc_dai_active(cpu_dai)) {
504*4882a593Smuzhiyun ret = spdif_softreset(spdif_priv);
505*4882a593Smuzhiyun if (ret) {
506*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to soft reset\n");
507*4882a593Smuzhiyun return ret;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun /* Disable all the interrupts */
511*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SIE, 0xffffff, 0);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
515*4882a593Smuzhiyun scr = SCR_TXFIFO_AUTOSYNC | SCR_TXFIFO_CTRL_NORMAL |
516*4882a593Smuzhiyun SCR_TXSEL_NORMAL | SCR_USRC_SEL_CHIP |
517*4882a593Smuzhiyun SCR_TXFIFO_FSEL_IF8;
518*4882a593Smuzhiyun mask = SCR_TXFIFO_AUTOSYNC_MASK | SCR_TXFIFO_CTRL_MASK |
519*4882a593Smuzhiyun SCR_TXSEL_MASK | SCR_USRC_SEL_MASK |
520*4882a593Smuzhiyun SCR_TXFIFO_FSEL_MASK;
521*4882a593Smuzhiyun } else {
522*4882a593Smuzhiyun scr = SCR_RXFIFO_FSEL_IF8 | SCR_RXFIFO_AUTOSYNC;
523*4882a593Smuzhiyun mask = SCR_RXFIFO_FSEL_MASK | SCR_RXFIFO_AUTOSYNC_MASK|
524*4882a593Smuzhiyun SCR_RXFIFO_CTL_MASK | SCR_RXFIFO_OFF_MASK;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR, mask, scr);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* Power up SPDIF module */
529*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR, SCR_LOW_POWER, 0);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun return 0;
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
fsl_spdif_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)534*4882a593Smuzhiyun static void fsl_spdif_shutdown(struct snd_pcm_substream *substream,
535*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
538*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
539*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
540*4882a593Smuzhiyun u32 scr, mask;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
543*4882a593Smuzhiyun scr = 0;
544*4882a593Smuzhiyun mask = SCR_TXFIFO_AUTOSYNC_MASK | SCR_TXFIFO_CTRL_MASK |
545*4882a593Smuzhiyun SCR_TXSEL_MASK | SCR_USRC_SEL_MASK |
546*4882a593Smuzhiyun SCR_TXFIFO_FSEL_MASK;
547*4882a593Smuzhiyun /* Disable TX clock */
548*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_STC, STC_TXCLK_ALL_EN_MASK, 0);
549*4882a593Smuzhiyun } else {
550*4882a593Smuzhiyun scr = SCR_RXFIFO_OFF | SCR_RXFIFO_CTL_ZERO;
551*4882a593Smuzhiyun mask = SCR_RXFIFO_FSEL_MASK | SCR_RXFIFO_AUTOSYNC_MASK|
552*4882a593Smuzhiyun SCR_RXFIFO_CTL_MASK | SCR_RXFIFO_OFF_MASK;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR, mask, scr);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Power down SPDIF module only if tx&rx are both inactive */
557*4882a593Smuzhiyun if (!snd_soc_dai_active(cpu_dai)) {
558*4882a593Smuzhiyun spdif_intr_status_clear(spdif_priv);
559*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR,
560*4882a593Smuzhiyun SCR_LOW_POWER, SCR_LOW_POWER);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
fsl_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)564*4882a593Smuzhiyun static int fsl_spdif_hw_params(struct snd_pcm_substream *substream,
565*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
566*4882a593Smuzhiyun struct snd_soc_dai *dai)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
569*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
570*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
571*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
572*4882a593Smuzhiyun u32 sample_rate = params_rate(params);
573*4882a593Smuzhiyun int ret = 0;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
576*4882a593Smuzhiyun ret = spdif_set_sample_rate(substream, sample_rate);
577*4882a593Smuzhiyun if (ret) {
578*4882a593Smuzhiyun dev_err(&pdev->dev, "%s: set sample rate failed: %d\n",
579*4882a593Smuzhiyun __func__, sample_rate);
580*4882a593Smuzhiyun return ret;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun spdif_set_cstatus(ctrl, IEC958_AES3_CON_CLOCK,
583*4882a593Smuzhiyun IEC958_AES3_CON_CLOCK_1000PPM);
584*4882a593Smuzhiyun spdif_write_channel_status(spdif_priv);
585*4882a593Smuzhiyun } else {
586*4882a593Smuzhiyun /* Setup rx clock source */
587*4882a593Smuzhiyun ret = spdif_set_rx_clksrc(spdif_priv, SPDIF_DEFAULT_GAINSEL, 1);
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun return ret;
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
fsl_spdif_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)593*4882a593Smuzhiyun static int fsl_spdif_trigger(struct snd_pcm_substream *substream,
594*4882a593Smuzhiyun int cmd, struct snd_soc_dai *dai)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
597*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
598*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
599*4882a593Smuzhiyun bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
600*4882a593Smuzhiyun u32 intr = SIE_INTR_FOR(tx);
601*4882a593Smuzhiyun u32 dmaen = SCR_DMA_xX_EN(tx);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun switch (cmd) {
604*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
605*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
606*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
607*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SIE, intr, intr);
608*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR, dmaen, dmaen);
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
611*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
612*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
613*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR, dmaen, 0);
614*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SIE, intr, 0);
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun default:
617*4882a593Smuzhiyun return -EINVAL;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun static const struct snd_soc_dai_ops fsl_spdif_dai_ops = {
624*4882a593Smuzhiyun .startup = fsl_spdif_startup,
625*4882a593Smuzhiyun .hw_params = fsl_spdif_hw_params,
626*4882a593Smuzhiyun .trigger = fsl_spdif_trigger,
627*4882a593Smuzhiyun .shutdown = fsl_spdif_shutdown,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /*
632*4882a593Smuzhiyun * FSL SPDIF IEC958 controller(mixer) functions
633*4882a593Smuzhiyun *
634*4882a593Smuzhiyun * Channel status get/put control
635*4882a593Smuzhiyun * User bit value get/put control
636*4882a593Smuzhiyun * Valid bit value get control
637*4882a593Smuzhiyun * DPLL lock status get control
638*4882a593Smuzhiyun * User bit sync mode selection control
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun
fsl_spdif_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)641*4882a593Smuzhiyun static int fsl_spdif_info(struct snd_kcontrol *kcontrol,
642*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
645*4882a593Smuzhiyun uinfo->count = 1;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
fsl_spdif_pb_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)650*4882a593Smuzhiyun static int fsl_spdif_pb_get(struct snd_kcontrol *kcontrol,
651*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
654*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
655*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun uvalue->value.iec958.status[0] = ctrl->ch_status[0];
658*4882a593Smuzhiyun uvalue->value.iec958.status[1] = ctrl->ch_status[1];
659*4882a593Smuzhiyun uvalue->value.iec958.status[2] = ctrl->ch_status[2];
660*4882a593Smuzhiyun uvalue->value.iec958.status[3] = ctrl->ch_status[3];
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
fsl_spdif_pb_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)665*4882a593Smuzhiyun static int fsl_spdif_pb_put(struct snd_kcontrol *kcontrol,
666*4882a593Smuzhiyun struct snd_ctl_elem_value *uvalue)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
669*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
670*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun ctrl->ch_status[0] = uvalue->value.iec958.status[0];
673*4882a593Smuzhiyun ctrl->ch_status[1] = uvalue->value.iec958.status[1];
674*4882a593Smuzhiyun ctrl->ch_status[2] = uvalue->value.iec958.status[2];
675*4882a593Smuzhiyun ctrl->ch_status[3] = uvalue->value.iec958.status[3];
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun spdif_write_channel_status(spdif_priv);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return 0;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /* Get channel status from SPDIF_RX_CCHAN register */
fsl_spdif_capture_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)683*4882a593Smuzhiyun static int fsl_spdif_capture_get(struct snd_kcontrol *kcontrol,
684*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
687*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
688*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
689*4882a593Smuzhiyun u32 cstatus, val;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SIS, &val);
692*4882a593Smuzhiyun if (!(val & INT_CNEW))
693*4882a593Smuzhiyun return -EAGAIN;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRCSH, &cstatus);
696*4882a593Smuzhiyun ucontrol->value.iec958.status[0] = (cstatus >> 16) & 0xFF;
697*4882a593Smuzhiyun ucontrol->value.iec958.status[1] = (cstatus >> 8) & 0xFF;
698*4882a593Smuzhiyun ucontrol->value.iec958.status[2] = cstatus & 0xFF;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRCSL, &cstatus);
701*4882a593Smuzhiyun ucontrol->value.iec958.status[3] = (cstatus >> 16) & 0xFF;
702*4882a593Smuzhiyun ucontrol->value.iec958.status[4] = (cstatus >> 8) & 0xFF;
703*4882a593Smuzhiyun ucontrol->value.iec958.status[5] = cstatus & 0xFF;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* Clear intr */
706*4882a593Smuzhiyun regmap_write(regmap, REG_SPDIF_SIC, INT_CNEW);
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun return 0;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /*
712*4882a593Smuzhiyun * Get User bits (subcode) from chip value which readed out
713*4882a593Smuzhiyun * in UChannel register.
714*4882a593Smuzhiyun */
fsl_spdif_subcode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)715*4882a593Smuzhiyun static int fsl_spdif_subcode_get(struct snd_kcontrol *kcontrol,
716*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
719*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
720*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
721*4882a593Smuzhiyun unsigned long flags;
722*4882a593Smuzhiyun int ret = -EAGAIN;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun spin_lock_irqsave(&ctrl->ctl_lock, flags);
725*4882a593Smuzhiyun if (ctrl->ready_buf) {
726*4882a593Smuzhiyun int idx = (ctrl->ready_buf - 1) * SPDIF_UBITS_SIZE;
727*4882a593Smuzhiyun memcpy(&ucontrol->value.iec958.subcode[0],
728*4882a593Smuzhiyun &ctrl->subcode[idx], SPDIF_UBITS_SIZE);
729*4882a593Smuzhiyun ret = 0;
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->ctl_lock, flags);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun /* Q-subcode information. The byte size is SPDIF_UBITS_SIZE/8 */
fsl_spdif_qinfo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)737*4882a593Smuzhiyun static int fsl_spdif_qinfo(struct snd_kcontrol *kcontrol,
738*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
741*4882a593Smuzhiyun uinfo->count = SPDIF_QSUB_SIZE;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /* Get Q subcode from chip value which readed out in QChannel register */
fsl_spdif_qget(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)747*4882a593Smuzhiyun static int fsl_spdif_qget(struct snd_kcontrol *kcontrol,
748*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
751*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
752*4882a593Smuzhiyun struct spdif_mixer_control *ctrl = &spdif_priv->fsl_spdif_control;
753*4882a593Smuzhiyun unsigned long flags;
754*4882a593Smuzhiyun int ret = -EAGAIN;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun spin_lock_irqsave(&ctrl->ctl_lock, flags);
757*4882a593Smuzhiyun if (ctrl->ready_buf) {
758*4882a593Smuzhiyun int idx = (ctrl->ready_buf - 1) * SPDIF_QSUB_SIZE;
759*4882a593Smuzhiyun memcpy(&ucontrol->value.bytes.data[0],
760*4882a593Smuzhiyun &ctrl->qsub[idx], SPDIF_QSUB_SIZE);
761*4882a593Smuzhiyun ret = 0;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun spin_unlock_irqrestore(&ctrl->ctl_lock, flags);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return ret;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* Valid bit information */
fsl_spdif_vbit_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)769*4882a593Smuzhiyun static int fsl_spdif_vbit_info(struct snd_kcontrol *kcontrol,
770*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
773*4882a593Smuzhiyun uinfo->count = 1;
774*4882a593Smuzhiyun uinfo->value.integer.min = 0;
775*4882a593Smuzhiyun uinfo->value.integer.max = 1;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun return 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* Get valid good bit from interrupt status register */
fsl_spdif_rx_vbit_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)781*4882a593Smuzhiyun static int fsl_spdif_rx_vbit_get(struct snd_kcontrol *kcontrol,
782*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
785*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
786*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
787*4882a593Smuzhiyun u32 val;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SIS, &val);
790*4882a593Smuzhiyun ucontrol->value.integer.value[0] = (val & INT_VAL_NOGOOD) != 0;
791*4882a593Smuzhiyun regmap_write(regmap, REG_SPDIF_SIC, INT_VAL_NOGOOD);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
fsl_spdif_tx_vbit_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)796*4882a593Smuzhiyun static int fsl_spdif_tx_vbit_get(struct snd_kcontrol *kcontrol,
797*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
800*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
801*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
802*4882a593Smuzhiyun u32 val;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SCR, &val);
805*4882a593Smuzhiyun val = (val & SCR_VAL_MASK) >> SCR_VAL_OFFSET;
806*4882a593Smuzhiyun val = 1 - val;
807*4882a593Smuzhiyun ucontrol->value.integer.value[0] = val;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
fsl_spdif_tx_vbit_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)812*4882a593Smuzhiyun static int fsl_spdif_tx_vbit_put(struct snd_kcontrol *kcontrol,
813*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
816*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
817*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
818*4882a593Smuzhiyun u32 val = (1 - ucontrol->value.integer.value[0]) << SCR_VAL_OFFSET;
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SCR, SCR_VAL_MASK, val);
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* DPLL lock information */
fsl_spdif_rxrate_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)826*4882a593Smuzhiyun static int fsl_spdif_rxrate_info(struct snd_kcontrol *kcontrol,
827*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
830*4882a593Smuzhiyun uinfo->count = 1;
831*4882a593Smuzhiyun uinfo->value.integer.min = 16000;
832*4882a593Smuzhiyun uinfo->value.integer.max = 96000;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun static u32 gainsel_multi[GAINSEL_MULTI_MAX] = {
838*4882a593Smuzhiyun 24, 16, 12, 8, 6, 4, 3,
839*4882a593Smuzhiyun };
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* Get RX data clock rate given the SPDIF bus_clk */
spdif_get_rxclk_rate(struct fsl_spdif_priv * spdif_priv,enum spdif_gainsel gainsel)842*4882a593Smuzhiyun static int spdif_get_rxclk_rate(struct fsl_spdif_priv *spdif_priv,
843*4882a593Smuzhiyun enum spdif_gainsel gainsel)
844*4882a593Smuzhiyun {
845*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
846*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
847*4882a593Smuzhiyun u64 tmpval64, busclk_freq = 0;
848*4882a593Smuzhiyun u32 freqmeas, phaseconf;
849*4882a593Smuzhiyun u8 clksrc;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRFM, &freqmeas);
852*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRPC, &phaseconf);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun clksrc = (phaseconf >> SRPC_CLKSRC_SEL_OFFSET) & 0xf;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Get bus clock from system */
857*4882a593Smuzhiyun if (srpc_dpll_locked[clksrc] && (phaseconf & SRPC_DPLL_LOCKED))
858*4882a593Smuzhiyun busclk_freq = clk_get_rate(spdif_priv->sysclk);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* FreqMeas_CLK = (BUS_CLK * FreqMeas) / 2 ^ 10 / GAINSEL / 128 */
861*4882a593Smuzhiyun tmpval64 = (u64) busclk_freq * freqmeas;
862*4882a593Smuzhiyun do_div(tmpval64, gainsel_multi[gainsel] * 1024);
863*4882a593Smuzhiyun do_div(tmpval64, 128 * 1024);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun dev_dbg(&pdev->dev, "FreqMeas: %d\n", freqmeas);
866*4882a593Smuzhiyun dev_dbg(&pdev->dev, "BusclkFreq: %lld\n", busclk_freq);
867*4882a593Smuzhiyun dev_dbg(&pdev->dev, "RxRate: %lld\n", tmpval64);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun return (int)tmpval64;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /*
873*4882a593Smuzhiyun * Get DPLL lock or not info from stable interrupt status register.
874*4882a593Smuzhiyun * User application must use this control to get locked,
875*4882a593Smuzhiyun * then can do next PCM operation
876*4882a593Smuzhiyun */
fsl_spdif_rxrate_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)877*4882a593Smuzhiyun static int fsl_spdif_rxrate_get(struct snd_kcontrol *kcontrol,
878*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
881*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
882*4882a593Smuzhiyun int rate = 0;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun if (spdif_priv->dpll_locked)
885*4882a593Smuzhiyun rate = spdif_get_rxclk_rate(spdif_priv, SPDIF_DEFAULT_GAINSEL);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun ucontrol->value.integer.value[0] = rate;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun return 0;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* User bit sync mode info */
fsl_spdif_usync_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)893*4882a593Smuzhiyun static int fsl_spdif_usync_info(struct snd_kcontrol *kcontrol,
894*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
897*4882a593Smuzhiyun uinfo->count = 1;
898*4882a593Smuzhiyun uinfo->value.integer.min = 0;
899*4882a593Smuzhiyun uinfo->value.integer.max = 1;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun return 0;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /*
905*4882a593Smuzhiyun * User bit sync mode:
906*4882a593Smuzhiyun * 1 CD User channel subcode
907*4882a593Smuzhiyun * 0 Non-CD data
908*4882a593Smuzhiyun */
fsl_spdif_usync_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)909*4882a593Smuzhiyun static int fsl_spdif_usync_get(struct snd_kcontrol *kcontrol,
910*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
913*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
914*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
915*4882a593Smuzhiyun u32 val;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun regmap_read(regmap, REG_SPDIF_SRCD, &val);
918*4882a593Smuzhiyun ucontrol->value.integer.value[0] = (val & SRCD_CD_USER) != 0;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun /*
924*4882a593Smuzhiyun * User bit sync mode:
925*4882a593Smuzhiyun * 1 CD User channel subcode
926*4882a593Smuzhiyun * 0 Non-CD data
927*4882a593Smuzhiyun */
fsl_spdif_usync_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)928*4882a593Smuzhiyun static int fsl_spdif_usync_put(struct snd_kcontrol *kcontrol,
929*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
932*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = snd_soc_dai_get_drvdata(cpu_dai);
933*4882a593Smuzhiyun struct regmap *regmap = spdif_priv->regmap;
934*4882a593Smuzhiyun u32 val = ucontrol->value.integer.value[0] << SRCD_CD_USER_OFFSET;
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun regmap_update_bits(regmap, REG_SPDIF_SRCD, SRCD_CD_USER, val);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /* FSL SPDIF IEC958 controller defines */
942*4882a593Smuzhiyun static struct snd_kcontrol_new fsl_spdif_ctrls[] = {
943*4882a593Smuzhiyun /* Status cchanel controller */
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
946*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
947*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
948*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_WRITE |
949*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
950*4882a593Smuzhiyun .info = fsl_spdif_info,
951*4882a593Smuzhiyun .get = fsl_spdif_pb_get,
952*4882a593Smuzhiyun .put = fsl_spdif_pb_put,
953*4882a593Smuzhiyun },
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
956*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
957*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
958*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
959*4882a593Smuzhiyun .info = fsl_spdif_info,
960*4882a593Smuzhiyun .get = fsl_spdif_capture_get,
961*4882a593Smuzhiyun },
962*4882a593Smuzhiyun /* User bits controller */
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
965*4882a593Smuzhiyun .name = "IEC958 Subcode Capture Default",
966*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
967*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
968*4882a593Smuzhiyun .info = fsl_spdif_info,
969*4882a593Smuzhiyun .get = fsl_spdif_subcode_get,
970*4882a593Smuzhiyun },
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
973*4882a593Smuzhiyun .name = "IEC958 Q-subcode Capture Default",
974*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
975*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
976*4882a593Smuzhiyun .info = fsl_spdif_qinfo,
977*4882a593Smuzhiyun .get = fsl_spdif_qget,
978*4882a593Smuzhiyun },
979*4882a593Smuzhiyun /* Valid bit error controller */
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
982*4882a593Smuzhiyun .name = "IEC958 RX V-Bit Errors",
983*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
984*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
985*4882a593Smuzhiyun .info = fsl_spdif_vbit_info,
986*4882a593Smuzhiyun .get = fsl_spdif_rx_vbit_get,
987*4882a593Smuzhiyun },
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
990*4882a593Smuzhiyun .name = "IEC958 TX V-Bit",
991*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
992*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_WRITE |
993*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
994*4882a593Smuzhiyun .info = fsl_spdif_vbit_info,
995*4882a593Smuzhiyun .get = fsl_spdif_tx_vbit_get,
996*4882a593Smuzhiyun .put = fsl_spdif_tx_vbit_put,
997*4882a593Smuzhiyun },
998*4882a593Smuzhiyun /* DPLL lock info get controller */
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1001*4882a593Smuzhiyun .name = "RX Sample Rate",
1002*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
1003*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
1004*4882a593Smuzhiyun .info = fsl_spdif_rxrate_info,
1005*4882a593Smuzhiyun .get = fsl_spdif_rxrate_get,
1006*4882a593Smuzhiyun },
1007*4882a593Smuzhiyun /* User bit sync mode set/get controller */
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1010*4882a593Smuzhiyun .name = "IEC958 USyncMode CDText",
1011*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
1012*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_WRITE |
1013*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
1014*4882a593Smuzhiyun .info = fsl_spdif_usync_info,
1015*4882a593Smuzhiyun .get = fsl_spdif_usync_get,
1016*4882a593Smuzhiyun .put = fsl_spdif_usync_put,
1017*4882a593Smuzhiyun },
1018*4882a593Smuzhiyun };
1019*4882a593Smuzhiyun
fsl_spdif_dai_probe(struct snd_soc_dai * dai)1020*4882a593Smuzhiyun static int fsl_spdif_dai_probe(struct snd_soc_dai *dai)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_private = snd_soc_dai_get_drvdata(dai);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &spdif_private->dma_params_tx,
1025*4882a593Smuzhiyun &spdif_private->dma_params_rx);
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun snd_soc_add_dai_controls(dai, fsl_spdif_ctrls, ARRAY_SIZE(fsl_spdif_ctrls));
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /*Clear the val bit for Tx*/
1030*4882a593Smuzhiyun regmap_update_bits(spdif_private->regmap, REG_SPDIF_SCR,
1031*4882a593Smuzhiyun SCR_VAL_MASK, SCR_VAL_CLEAR);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static struct snd_soc_dai_driver fsl_spdif_dai = {
1037*4882a593Smuzhiyun .probe = &fsl_spdif_dai_probe,
1038*4882a593Smuzhiyun .playback = {
1039*4882a593Smuzhiyun .stream_name = "CPU-Playback",
1040*4882a593Smuzhiyun .channels_min = 2,
1041*4882a593Smuzhiyun .channels_max = 2,
1042*4882a593Smuzhiyun .rates = FSL_SPDIF_RATES_PLAYBACK,
1043*4882a593Smuzhiyun .formats = FSL_SPDIF_FORMATS_PLAYBACK,
1044*4882a593Smuzhiyun },
1045*4882a593Smuzhiyun .capture = {
1046*4882a593Smuzhiyun .stream_name = "CPU-Capture",
1047*4882a593Smuzhiyun .channels_min = 2,
1048*4882a593Smuzhiyun .channels_max = 2,
1049*4882a593Smuzhiyun .rates = FSL_SPDIF_RATES_CAPTURE,
1050*4882a593Smuzhiyun .formats = FSL_SPDIF_FORMATS_CAPTURE,
1051*4882a593Smuzhiyun },
1052*4882a593Smuzhiyun .ops = &fsl_spdif_dai_ops,
1053*4882a593Smuzhiyun };
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun static const struct snd_soc_component_driver fsl_spdif_component = {
1056*4882a593Smuzhiyun .name = "fsl-spdif",
1057*4882a593Smuzhiyun };
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /* FSL SPDIF REGMAP */
1060*4882a593Smuzhiyun static const struct reg_default fsl_spdif_reg_defaults[] = {
1061*4882a593Smuzhiyun {REG_SPDIF_SCR, 0x00000400},
1062*4882a593Smuzhiyun {REG_SPDIF_SRCD, 0x00000000},
1063*4882a593Smuzhiyun {REG_SPDIF_SIE, 0x00000000},
1064*4882a593Smuzhiyun {REG_SPDIF_STL, 0x00000000},
1065*4882a593Smuzhiyun {REG_SPDIF_STR, 0x00000000},
1066*4882a593Smuzhiyun {REG_SPDIF_STCSCH, 0x00000000},
1067*4882a593Smuzhiyun {REG_SPDIF_STCSCL, 0x00000000},
1068*4882a593Smuzhiyun {REG_SPDIF_STC, 0x00020f00},
1069*4882a593Smuzhiyun };
1070*4882a593Smuzhiyun
fsl_spdif_readable_reg(struct device * dev,unsigned int reg)1071*4882a593Smuzhiyun static bool fsl_spdif_readable_reg(struct device *dev, unsigned int reg)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun switch (reg) {
1074*4882a593Smuzhiyun case REG_SPDIF_SCR:
1075*4882a593Smuzhiyun case REG_SPDIF_SRCD:
1076*4882a593Smuzhiyun case REG_SPDIF_SRPC:
1077*4882a593Smuzhiyun case REG_SPDIF_SIE:
1078*4882a593Smuzhiyun case REG_SPDIF_SIS:
1079*4882a593Smuzhiyun case REG_SPDIF_SRL:
1080*4882a593Smuzhiyun case REG_SPDIF_SRR:
1081*4882a593Smuzhiyun case REG_SPDIF_SRCSH:
1082*4882a593Smuzhiyun case REG_SPDIF_SRCSL:
1083*4882a593Smuzhiyun case REG_SPDIF_SRU:
1084*4882a593Smuzhiyun case REG_SPDIF_SRQ:
1085*4882a593Smuzhiyun case REG_SPDIF_STCSCH:
1086*4882a593Smuzhiyun case REG_SPDIF_STCSCL:
1087*4882a593Smuzhiyun case REG_SPDIF_SRFM:
1088*4882a593Smuzhiyun case REG_SPDIF_STC:
1089*4882a593Smuzhiyun return true;
1090*4882a593Smuzhiyun default:
1091*4882a593Smuzhiyun return false;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
fsl_spdif_volatile_reg(struct device * dev,unsigned int reg)1095*4882a593Smuzhiyun static bool fsl_spdif_volatile_reg(struct device *dev, unsigned int reg)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun switch (reg) {
1098*4882a593Smuzhiyun case REG_SPDIF_SRPC:
1099*4882a593Smuzhiyun case REG_SPDIF_SIS:
1100*4882a593Smuzhiyun case REG_SPDIF_SRL:
1101*4882a593Smuzhiyun case REG_SPDIF_SRR:
1102*4882a593Smuzhiyun case REG_SPDIF_SRCSH:
1103*4882a593Smuzhiyun case REG_SPDIF_SRCSL:
1104*4882a593Smuzhiyun case REG_SPDIF_SRU:
1105*4882a593Smuzhiyun case REG_SPDIF_SRQ:
1106*4882a593Smuzhiyun case REG_SPDIF_SRFM:
1107*4882a593Smuzhiyun return true;
1108*4882a593Smuzhiyun default:
1109*4882a593Smuzhiyun return false;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
fsl_spdif_writeable_reg(struct device * dev,unsigned int reg)1113*4882a593Smuzhiyun static bool fsl_spdif_writeable_reg(struct device *dev, unsigned int reg)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun switch (reg) {
1116*4882a593Smuzhiyun case REG_SPDIF_SCR:
1117*4882a593Smuzhiyun case REG_SPDIF_SRCD:
1118*4882a593Smuzhiyun case REG_SPDIF_SRPC:
1119*4882a593Smuzhiyun case REG_SPDIF_SIE:
1120*4882a593Smuzhiyun case REG_SPDIF_SIC:
1121*4882a593Smuzhiyun case REG_SPDIF_STL:
1122*4882a593Smuzhiyun case REG_SPDIF_STR:
1123*4882a593Smuzhiyun case REG_SPDIF_STCSCH:
1124*4882a593Smuzhiyun case REG_SPDIF_STCSCL:
1125*4882a593Smuzhiyun case REG_SPDIF_STC:
1126*4882a593Smuzhiyun return true;
1127*4882a593Smuzhiyun default:
1128*4882a593Smuzhiyun return false;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static const struct regmap_config fsl_spdif_regmap_config = {
1133*4882a593Smuzhiyun .reg_bits = 32,
1134*4882a593Smuzhiyun .reg_stride = 4,
1135*4882a593Smuzhiyun .val_bits = 32,
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun .max_register = REG_SPDIF_STC,
1138*4882a593Smuzhiyun .reg_defaults = fsl_spdif_reg_defaults,
1139*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(fsl_spdif_reg_defaults),
1140*4882a593Smuzhiyun .readable_reg = fsl_spdif_readable_reg,
1141*4882a593Smuzhiyun .volatile_reg = fsl_spdif_volatile_reg,
1142*4882a593Smuzhiyun .writeable_reg = fsl_spdif_writeable_reg,
1143*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun
fsl_spdif_txclk_caldiv(struct fsl_spdif_priv * spdif_priv,struct clk * clk,u64 savesub,enum spdif_txrate index,bool round)1146*4882a593Smuzhiyun static u32 fsl_spdif_txclk_caldiv(struct fsl_spdif_priv *spdif_priv,
1147*4882a593Smuzhiyun struct clk *clk, u64 savesub,
1148*4882a593Smuzhiyun enum spdif_txrate index, bool round)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun static const u32 rate[] = { 32000, 44100, 48000, 96000, 192000 };
1151*4882a593Smuzhiyun bool is_sysclk = clk_is_match(clk, spdif_priv->sysclk);
1152*4882a593Smuzhiyun u64 rate_ideal, rate_actual, sub;
1153*4882a593Smuzhiyun u32 arate;
1154*4882a593Smuzhiyun u16 sysclk_dfmin, sysclk_dfmax, sysclk_df;
1155*4882a593Smuzhiyun u8 txclk_df;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* The sysclk has an extra divisor [2, 512] */
1158*4882a593Smuzhiyun sysclk_dfmin = is_sysclk ? 2 : 1;
1159*4882a593Smuzhiyun sysclk_dfmax = is_sysclk ? 512 : 1;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun for (sysclk_df = sysclk_dfmin; sysclk_df <= sysclk_dfmax; sysclk_df++) {
1162*4882a593Smuzhiyun for (txclk_df = 1; txclk_df <= 128; txclk_df++) {
1163*4882a593Smuzhiyun rate_ideal = rate[index] * txclk_df * 64ULL;
1164*4882a593Smuzhiyun if (round)
1165*4882a593Smuzhiyun rate_actual = clk_round_rate(clk, rate_ideal);
1166*4882a593Smuzhiyun else
1167*4882a593Smuzhiyun rate_actual = clk_get_rate(clk);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun arate = rate_actual / 64;
1170*4882a593Smuzhiyun arate /= txclk_df * sysclk_df;
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun if (arate == rate[index]) {
1173*4882a593Smuzhiyun /* We are lucky */
1174*4882a593Smuzhiyun savesub = 0;
1175*4882a593Smuzhiyun spdif_priv->txclk_df[index] = txclk_df;
1176*4882a593Smuzhiyun spdif_priv->sysclk_df[index] = sysclk_df;
1177*4882a593Smuzhiyun spdif_priv->txrate[index] = arate;
1178*4882a593Smuzhiyun goto out;
1179*4882a593Smuzhiyun } else if (arate / rate[index] == 1) {
1180*4882a593Smuzhiyun /* A little bigger than expect */
1181*4882a593Smuzhiyun sub = (u64)(arate - rate[index]) * 100000;
1182*4882a593Smuzhiyun do_div(sub, rate[index]);
1183*4882a593Smuzhiyun if (sub >= savesub)
1184*4882a593Smuzhiyun continue;
1185*4882a593Smuzhiyun savesub = sub;
1186*4882a593Smuzhiyun spdif_priv->txclk_df[index] = txclk_df;
1187*4882a593Smuzhiyun spdif_priv->sysclk_df[index] = sysclk_df;
1188*4882a593Smuzhiyun spdif_priv->txrate[index] = arate;
1189*4882a593Smuzhiyun } else if (rate[index] / arate == 1) {
1190*4882a593Smuzhiyun /* A little smaller than expect */
1191*4882a593Smuzhiyun sub = (u64)(rate[index] - arate) * 100000;
1192*4882a593Smuzhiyun do_div(sub, rate[index]);
1193*4882a593Smuzhiyun if (sub >= savesub)
1194*4882a593Smuzhiyun continue;
1195*4882a593Smuzhiyun savesub = sub;
1196*4882a593Smuzhiyun spdif_priv->txclk_df[index] = txclk_df;
1197*4882a593Smuzhiyun spdif_priv->sysclk_df[index] = sysclk_df;
1198*4882a593Smuzhiyun spdif_priv->txrate[index] = arate;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun out:
1204*4882a593Smuzhiyun return savesub;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
fsl_spdif_probe_txclk(struct fsl_spdif_priv * spdif_priv,enum spdif_txrate index)1207*4882a593Smuzhiyun static int fsl_spdif_probe_txclk(struct fsl_spdif_priv *spdif_priv,
1208*4882a593Smuzhiyun enum spdif_txrate index)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun static const u32 rate[] = { 32000, 44100, 48000, 96000, 192000 };
1211*4882a593Smuzhiyun struct platform_device *pdev = spdif_priv->pdev;
1212*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1213*4882a593Smuzhiyun u64 savesub = 100000, ret;
1214*4882a593Smuzhiyun struct clk *clk;
1215*4882a593Smuzhiyun char tmp[16];
1216*4882a593Smuzhiyun int i;
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun for (i = 0; i < STC_TXCLK_SRC_MAX; i++) {
1219*4882a593Smuzhiyun sprintf(tmp, "rxtx%d", i);
1220*4882a593Smuzhiyun clk = devm_clk_get(&pdev->dev, tmp);
1221*4882a593Smuzhiyun if (IS_ERR(clk)) {
1222*4882a593Smuzhiyun dev_err(dev, "no rxtx%d clock in devicetree\n", i);
1223*4882a593Smuzhiyun return PTR_ERR(clk);
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun if (!clk_get_rate(clk))
1226*4882a593Smuzhiyun continue;
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun ret = fsl_spdif_txclk_caldiv(spdif_priv, clk, savesub, index,
1229*4882a593Smuzhiyun fsl_spdif_can_set_clk_rate(spdif_priv, i));
1230*4882a593Smuzhiyun if (savesub == ret)
1231*4882a593Smuzhiyun continue;
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun savesub = ret;
1234*4882a593Smuzhiyun spdif_priv->txclk[index] = clk;
1235*4882a593Smuzhiyun spdif_priv->txclk_src[index] = i;
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun /* To quick catch a divisor, we allow a 0.1% deviation */
1238*4882a593Smuzhiyun if (savesub < 100)
1239*4882a593Smuzhiyun break;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun dev_dbg(&pdev->dev, "use rxtx%d as tx clock source for %dHz sample rate\n",
1243*4882a593Smuzhiyun spdif_priv->txclk_src[index], rate[index]);
1244*4882a593Smuzhiyun dev_dbg(&pdev->dev, "use txclk df %d for %dHz sample rate\n",
1245*4882a593Smuzhiyun spdif_priv->txclk_df[index], rate[index]);
1246*4882a593Smuzhiyun if (clk_is_match(spdif_priv->txclk[index], spdif_priv->sysclk))
1247*4882a593Smuzhiyun dev_dbg(&pdev->dev, "use sysclk df %d for %dHz sample rate\n",
1248*4882a593Smuzhiyun spdif_priv->sysclk_df[index], rate[index]);
1249*4882a593Smuzhiyun dev_dbg(&pdev->dev, "the best rate for %dHz sample rate is %dHz\n",
1250*4882a593Smuzhiyun rate[index], spdif_priv->txrate[index]);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
fsl_spdif_probe(struct platform_device * pdev)1255*4882a593Smuzhiyun static int fsl_spdif_probe(struct platform_device *pdev)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv;
1258*4882a593Smuzhiyun struct spdif_mixer_control *ctrl;
1259*4882a593Smuzhiyun struct resource *res;
1260*4882a593Smuzhiyun void __iomem *regs;
1261*4882a593Smuzhiyun int irq, ret, i;
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun spdif_priv = devm_kzalloc(&pdev->dev, sizeof(*spdif_priv), GFP_KERNEL);
1264*4882a593Smuzhiyun if (!spdif_priv)
1265*4882a593Smuzhiyun return -ENOMEM;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun spdif_priv->pdev = pdev;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun spdif_priv->soc = of_device_get_match_data(&pdev->dev);
1270*4882a593Smuzhiyun if (!spdif_priv->soc) {
1271*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get soc data\n");
1272*4882a593Smuzhiyun return -ENODEV;
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun /* Initialize this copy of the CPU DAI driver structure */
1276*4882a593Smuzhiyun memcpy(&spdif_priv->cpu_dai_drv, &fsl_spdif_dai, sizeof(fsl_spdif_dai));
1277*4882a593Smuzhiyun spdif_priv->cpu_dai_drv.name = dev_name(&pdev->dev);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun /* Get the addresses and IRQ */
1280*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1281*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, res);
1282*4882a593Smuzhiyun if (IS_ERR(regs))
1283*4882a593Smuzhiyun return PTR_ERR(regs);
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun spdif_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
1286*4882a593Smuzhiyun "core", regs, &fsl_spdif_regmap_config);
1287*4882a593Smuzhiyun if (IS_ERR(spdif_priv->regmap)) {
1288*4882a593Smuzhiyun dev_err(&pdev->dev, "regmap init failed\n");
1289*4882a593Smuzhiyun return PTR_ERR(spdif_priv->regmap);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1293*4882a593Smuzhiyun if (irq < 0)
1294*4882a593Smuzhiyun return irq;
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, spdif_isr, 0,
1297*4882a593Smuzhiyun dev_name(&pdev->dev), spdif_priv);
1298*4882a593Smuzhiyun if (ret) {
1299*4882a593Smuzhiyun dev_err(&pdev->dev, "could not claim irq %u\n", irq);
1300*4882a593Smuzhiyun return ret;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /* Get system clock for rx clock rate calculation */
1304*4882a593Smuzhiyun spdif_priv->sysclk = devm_clk_get(&pdev->dev, "rxtx5");
1305*4882a593Smuzhiyun if (IS_ERR(spdif_priv->sysclk)) {
1306*4882a593Smuzhiyun dev_err(&pdev->dev, "no sys clock (rxtx5) in devicetree\n");
1307*4882a593Smuzhiyun return PTR_ERR(spdif_priv->sysclk);
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun /* Get core clock for data register access via DMA */
1311*4882a593Smuzhiyun spdif_priv->coreclk = devm_clk_get(&pdev->dev, "core");
1312*4882a593Smuzhiyun if (IS_ERR(spdif_priv->coreclk)) {
1313*4882a593Smuzhiyun dev_err(&pdev->dev, "no core clock in devicetree\n");
1314*4882a593Smuzhiyun return PTR_ERR(spdif_priv->coreclk);
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun spdif_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
1318*4882a593Smuzhiyun if (IS_ERR(spdif_priv->spbaclk))
1319*4882a593Smuzhiyun dev_warn(&pdev->dev, "no spba clock in devicetree\n");
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* Select clock source for rx/tx clock */
1322*4882a593Smuzhiyun spdif_priv->rxclk = devm_clk_get(&pdev->dev, "rxtx1");
1323*4882a593Smuzhiyun if (IS_ERR(spdif_priv->rxclk)) {
1324*4882a593Smuzhiyun dev_err(&pdev->dev, "no rxtx1 clock in devicetree\n");
1325*4882a593Smuzhiyun return PTR_ERR(spdif_priv->rxclk);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun spdif_priv->rxclk_src = DEFAULT_RXCLK_SRC;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun for (i = 0; i < SPDIF_TXRATE_MAX; i++) {
1330*4882a593Smuzhiyun ret = fsl_spdif_probe_txclk(spdif_priv, i);
1331*4882a593Smuzhiyun if (ret)
1332*4882a593Smuzhiyun return ret;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* Initial spinlock for control data */
1336*4882a593Smuzhiyun ctrl = &spdif_priv->fsl_spdif_control;
1337*4882a593Smuzhiyun spin_lock_init(&ctrl->ctl_lock);
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun /* Init tx channel status default value */
1340*4882a593Smuzhiyun ctrl->ch_status[0] = IEC958_AES0_CON_NOT_COPYRIGHT |
1341*4882a593Smuzhiyun IEC958_AES0_CON_EMPHASIS_5015;
1342*4882a593Smuzhiyun ctrl->ch_status[1] = IEC958_AES1_CON_DIGDIGCONV_ID;
1343*4882a593Smuzhiyun ctrl->ch_status[2] = 0x00;
1344*4882a593Smuzhiyun ctrl->ch_status[3] = IEC958_AES3_CON_FS_44100 |
1345*4882a593Smuzhiyun IEC958_AES3_CON_CLOCK_1000PPM;
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun spdif_priv->dpll_locked = false;
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun spdif_priv->dma_params_tx.maxburst = FSL_SPDIF_TXFIFO_WML;
1350*4882a593Smuzhiyun spdif_priv->dma_params_rx.maxburst = FSL_SPDIF_RXFIFO_WML;
1351*4882a593Smuzhiyun spdif_priv->dma_params_tx.addr = res->start + REG_SPDIF_STL;
1352*4882a593Smuzhiyun spdif_priv->dma_params_rx.addr = res->start + REG_SPDIF_SRL;
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun /* Register with ASoC */
1355*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, spdif_priv);
1356*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1357*4882a593Smuzhiyun regcache_cache_only(spdif_priv->regmap, true);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &fsl_spdif_component,
1360*4882a593Smuzhiyun &spdif_priv->cpu_dai_drv, 1);
1361*4882a593Smuzhiyun if (ret) {
1362*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
1363*4882a593Smuzhiyun goto err_pm_disable;
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun ret = imx_pcm_dma_init(pdev, IMX_SPDIF_DMABUF_SIZE);
1367*4882a593Smuzhiyun if (ret) {
1368*4882a593Smuzhiyun dev_err_probe(&pdev->dev, ret, "imx_pcm_dma_init failed\n");
1369*4882a593Smuzhiyun goto err_pm_disable;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun return ret;
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun err_pm_disable:
1375*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1376*4882a593Smuzhiyun return ret;
1377*4882a593Smuzhiyun }
1378*4882a593Smuzhiyun
fsl_spdif_remove(struct platform_device * pdev)1379*4882a593Smuzhiyun static int fsl_spdif_remove(struct platform_device *pdev)
1380*4882a593Smuzhiyun {
1381*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun return 0;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun #ifdef CONFIG_PM
fsl_spdif_runtime_suspend(struct device * dev)1387*4882a593Smuzhiyun static int fsl_spdif_runtime_suspend(struct device *dev)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = dev_get_drvdata(dev);
1390*4882a593Smuzhiyun int i;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun /* Disable all the interrupts */
1393*4882a593Smuzhiyun regmap_update_bits(spdif_priv->regmap, REG_SPDIF_SIE, 0xffffff, 0);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun regmap_read(spdif_priv->regmap, REG_SPDIF_SRPC,
1396*4882a593Smuzhiyun &spdif_priv->regcache_srpc);
1397*4882a593Smuzhiyun regcache_cache_only(spdif_priv->regmap, true);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->rxclk);
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun for (i = 0; i < SPDIF_TXRATE_MAX; i++)
1402*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->txclk[i]);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun if (!IS_ERR(spdif_priv->spbaclk))
1405*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->spbaclk);
1406*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->coreclk);
1407*4882a593Smuzhiyun
1408*4882a593Smuzhiyun return 0;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
fsl_spdif_runtime_resume(struct device * dev)1411*4882a593Smuzhiyun static int fsl_spdif_runtime_resume(struct device *dev)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun struct fsl_spdif_priv *spdif_priv = dev_get_drvdata(dev);
1414*4882a593Smuzhiyun int ret;
1415*4882a593Smuzhiyun int i;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun ret = clk_prepare_enable(spdif_priv->coreclk);
1418*4882a593Smuzhiyun if (ret) {
1419*4882a593Smuzhiyun dev_err(dev, "failed to enable core clock\n");
1420*4882a593Smuzhiyun return ret;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun if (!IS_ERR(spdif_priv->spbaclk)) {
1424*4882a593Smuzhiyun ret = clk_prepare_enable(spdif_priv->spbaclk);
1425*4882a593Smuzhiyun if (ret) {
1426*4882a593Smuzhiyun dev_err(dev, "failed to enable spba clock\n");
1427*4882a593Smuzhiyun goto disable_core_clk;
1428*4882a593Smuzhiyun }
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun for (i = 0; i < SPDIF_TXRATE_MAX; i++) {
1432*4882a593Smuzhiyun ret = clk_prepare_enable(spdif_priv->txclk[i]);
1433*4882a593Smuzhiyun if (ret)
1434*4882a593Smuzhiyun goto disable_tx_clk;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun ret = clk_prepare_enable(spdif_priv->rxclk);
1438*4882a593Smuzhiyun if (ret)
1439*4882a593Smuzhiyun goto disable_tx_clk;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun regcache_cache_only(spdif_priv->regmap, false);
1442*4882a593Smuzhiyun regcache_mark_dirty(spdif_priv->regmap);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun regmap_update_bits(spdif_priv->regmap, REG_SPDIF_SRPC,
1445*4882a593Smuzhiyun SRPC_CLKSRC_SEL_MASK | SRPC_GAINSEL_MASK,
1446*4882a593Smuzhiyun spdif_priv->regcache_srpc);
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun ret = regcache_sync(spdif_priv->regmap);
1449*4882a593Smuzhiyun if (ret)
1450*4882a593Smuzhiyun goto disable_rx_clk;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun return 0;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun disable_rx_clk:
1455*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->rxclk);
1456*4882a593Smuzhiyun disable_tx_clk:
1457*4882a593Smuzhiyun for (i--; i >= 0; i--)
1458*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->txclk[i]);
1459*4882a593Smuzhiyun if (!IS_ERR(spdif_priv->spbaclk))
1460*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->spbaclk);
1461*4882a593Smuzhiyun disable_core_clk:
1462*4882a593Smuzhiyun clk_disable_unprepare(spdif_priv->coreclk);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun return ret;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun #endif /* CONFIG_PM */
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun static const struct dev_pm_ops fsl_spdif_pm = {
1469*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1470*4882a593Smuzhiyun pm_runtime_force_resume)
1471*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(fsl_spdif_runtime_suspend, fsl_spdif_runtime_resume,
1472*4882a593Smuzhiyun NULL)
1473*4882a593Smuzhiyun };
1474*4882a593Smuzhiyun
1475*4882a593Smuzhiyun static const struct of_device_id fsl_spdif_dt_ids[] = {
1476*4882a593Smuzhiyun { .compatible = "fsl,imx35-spdif", .data = &fsl_spdif_imx35, },
1477*4882a593Smuzhiyun { .compatible = "fsl,vf610-spdif", .data = &fsl_spdif_vf610, },
1478*4882a593Smuzhiyun { .compatible = "fsl,imx6sx-spdif", .data = &fsl_spdif_imx6sx, },
1479*4882a593Smuzhiyun {}
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_spdif_dt_ids);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun static struct platform_driver fsl_spdif_driver = {
1484*4882a593Smuzhiyun .driver = {
1485*4882a593Smuzhiyun .name = "fsl-spdif-dai",
1486*4882a593Smuzhiyun .of_match_table = fsl_spdif_dt_ids,
1487*4882a593Smuzhiyun .pm = &fsl_spdif_pm,
1488*4882a593Smuzhiyun },
1489*4882a593Smuzhiyun .probe = fsl_spdif_probe,
1490*4882a593Smuzhiyun .remove = fsl_spdif_remove,
1491*4882a593Smuzhiyun };
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun module_platform_driver(fsl_spdif_driver);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1496*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale S/PDIF CPU DAI Driver");
1497*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1498*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-spdif-dai");
1499