1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright 2012-2013 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun #ifndef __FSL_SAI_H 7*4882a593Smuzhiyun #define __FSL_SAI_H 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun #define FSL_SAI_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\ 12*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE |\ 13*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE |\ 14*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S32_LE) 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* SAI Register Map Register */ 17*4882a593Smuzhiyun #define FSL_SAI_VERID 0x00 /* SAI Version ID Register */ 18*4882a593Smuzhiyun #define FSL_SAI_PARAM 0x04 /* SAI Parameter Register */ 19*4882a593Smuzhiyun #define FSL_SAI_TCSR(ofs) (0x00 + ofs) /* SAI Transmit Control */ 20*4882a593Smuzhiyun #define FSL_SAI_TCR1(ofs) (0x04 + ofs) /* SAI Transmit Configuration 1 */ 21*4882a593Smuzhiyun #define FSL_SAI_TCR2(ofs) (0x08 + ofs) /* SAI Transmit Configuration 2 */ 22*4882a593Smuzhiyun #define FSL_SAI_TCR3(ofs) (0x0c + ofs) /* SAI Transmit Configuration 3 */ 23*4882a593Smuzhiyun #define FSL_SAI_TCR4(ofs) (0x10 + ofs) /* SAI Transmit Configuration 4 */ 24*4882a593Smuzhiyun #define FSL_SAI_TCR5(ofs) (0x14 + ofs) /* SAI Transmit Configuration 5 */ 25*4882a593Smuzhiyun #define FSL_SAI_TDR0 0x20 /* SAI Transmit Data 0 */ 26*4882a593Smuzhiyun #define FSL_SAI_TDR1 0x24 /* SAI Transmit Data 1 */ 27*4882a593Smuzhiyun #define FSL_SAI_TDR2 0x28 /* SAI Transmit Data 2 */ 28*4882a593Smuzhiyun #define FSL_SAI_TDR3 0x2C /* SAI Transmit Data 3 */ 29*4882a593Smuzhiyun #define FSL_SAI_TDR4 0x30 /* SAI Transmit Data 4 */ 30*4882a593Smuzhiyun #define FSL_SAI_TDR5 0x34 /* SAI Transmit Data 5 */ 31*4882a593Smuzhiyun #define FSL_SAI_TDR6 0x38 /* SAI Transmit Data 6 */ 32*4882a593Smuzhiyun #define FSL_SAI_TDR7 0x3C /* SAI Transmit Data 7 */ 33*4882a593Smuzhiyun #define FSL_SAI_TFR0 0x40 /* SAI Transmit FIFO 0 */ 34*4882a593Smuzhiyun #define FSL_SAI_TFR1 0x44 /* SAI Transmit FIFO 1 */ 35*4882a593Smuzhiyun #define FSL_SAI_TFR2 0x48 /* SAI Transmit FIFO 2 */ 36*4882a593Smuzhiyun #define FSL_SAI_TFR3 0x4C /* SAI Transmit FIFO 3 */ 37*4882a593Smuzhiyun #define FSL_SAI_TFR4 0x50 /* SAI Transmit FIFO 4 */ 38*4882a593Smuzhiyun #define FSL_SAI_TFR5 0x54 /* SAI Transmit FIFO 5 */ 39*4882a593Smuzhiyun #define FSL_SAI_TFR6 0x58 /* SAI Transmit FIFO 6 */ 40*4882a593Smuzhiyun #define FSL_SAI_TFR7 0x5C /* SAI Transmit FIFO 7 */ 41*4882a593Smuzhiyun #define FSL_SAI_TMR 0x60 /* SAI Transmit Mask */ 42*4882a593Smuzhiyun #define FSL_SAI_TTCTL 0x70 /* SAI Transmit Timestamp Control Register */ 43*4882a593Smuzhiyun #define FSL_SAI_TTCTN 0x74 /* SAI Transmit Timestamp Counter Register */ 44*4882a593Smuzhiyun #define FSL_SAI_TBCTN 0x78 /* SAI Transmit Bit Counter Register */ 45*4882a593Smuzhiyun #define FSL_SAI_TTCAP 0x7C /* SAI Transmit Timestamp Capture */ 46*4882a593Smuzhiyun #define FSL_SAI_RCSR(ofs) (0x80 + ofs) /* SAI Receive Control */ 47*4882a593Smuzhiyun #define FSL_SAI_RCR1(ofs) (0x84 + ofs)/* SAI Receive Configuration 1 */ 48*4882a593Smuzhiyun #define FSL_SAI_RCR2(ofs) (0x88 + ofs) /* SAI Receive Configuration 2 */ 49*4882a593Smuzhiyun #define FSL_SAI_RCR3(ofs) (0x8c + ofs) /* SAI Receive Configuration 3 */ 50*4882a593Smuzhiyun #define FSL_SAI_RCR4(ofs) (0x90 + ofs) /* SAI Receive Configuration 4 */ 51*4882a593Smuzhiyun #define FSL_SAI_RCR5(ofs) (0x94 + ofs) /* SAI Receive Configuration 5 */ 52*4882a593Smuzhiyun #define FSL_SAI_RDR0 0xa0 /* SAI Receive Data 0 */ 53*4882a593Smuzhiyun #define FSL_SAI_RDR1 0xa4 /* SAI Receive Data 1 */ 54*4882a593Smuzhiyun #define FSL_SAI_RDR2 0xa8 /* SAI Receive Data 2 */ 55*4882a593Smuzhiyun #define FSL_SAI_RDR3 0xac /* SAI Receive Data 3 */ 56*4882a593Smuzhiyun #define FSL_SAI_RDR4 0xb0 /* SAI Receive Data 4 */ 57*4882a593Smuzhiyun #define FSL_SAI_RDR5 0xb4 /* SAI Receive Data 5 */ 58*4882a593Smuzhiyun #define FSL_SAI_RDR6 0xb8 /* SAI Receive Data 6 */ 59*4882a593Smuzhiyun #define FSL_SAI_RDR7 0xbc /* SAI Receive Data 7 */ 60*4882a593Smuzhiyun #define FSL_SAI_RFR0 0xc0 /* SAI Receive FIFO 0 */ 61*4882a593Smuzhiyun #define FSL_SAI_RFR1 0xc4 /* SAI Receive FIFO 1 */ 62*4882a593Smuzhiyun #define FSL_SAI_RFR2 0xc8 /* SAI Receive FIFO 2 */ 63*4882a593Smuzhiyun #define FSL_SAI_RFR3 0xcc /* SAI Receive FIFO 3 */ 64*4882a593Smuzhiyun #define FSL_SAI_RFR4 0xd0 /* SAI Receive FIFO 4 */ 65*4882a593Smuzhiyun #define FSL_SAI_RFR5 0xd4 /* SAI Receive FIFO 5 */ 66*4882a593Smuzhiyun #define FSL_SAI_RFR6 0xd8 /* SAI Receive FIFO 6 */ 67*4882a593Smuzhiyun #define FSL_SAI_RFR7 0xdc /* SAI Receive FIFO 7 */ 68*4882a593Smuzhiyun #define FSL_SAI_RMR 0xe0 /* SAI Receive Mask */ 69*4882a593Smuzhiyun #define FSL_SAI_RTCTL 0xf0 /* SAI Receive Timestamp Control Register */ 70*4882a593Smuzhiyun #define FSL_SAI_RTCTN 0xf4 /* SAI Receive Timestamp Counter Register */ 71*4882a593Smuzhiyun #define FSL_SAI_RBCTN 0xf8 /* SAI Receive Bit Counter Register */ 72*4882a593Smuzhiyun #define FSL_SAI_RTCAP 0xfc /* SAI Receive Timestamp Capture */ 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define FSL_SAI_MCTL 0x100 /* SAI MCLK Control Register */ 75*4882a593Smuzhiyun #define FSL_SAI_MDIV 0x104 /* SAI MCLK Divide Register */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define FSL_SAI_xCSR(tx, ofs) (tx ? FSL_SAI_TCSR(ofs) : FSL_SAI_RCSR(ofs)) 78*4882a593Smuzhiyun #define FSL_SAI_xCR1(tx, ofs) (tx ? FSL_SAI_TCR1(ofs) : FSL_SAI_RCR1(ofs)) 79*4882a593Smuzhiyun #define FSL_SAI_xCR2(tx, ofs) (tx ? FSL_SAI_TCR2(ofs) : FSL_SAI_RCR2(ofs)) 80*4882a593Smuzhiyun #define FSL_SAI_xCR3(tx, ofs) (tx ? FSL_SAI_TCR3(ofs) : FSL_SAI_RCR3(ofs)) 81*4882a593Smuzhiyun #define FSL_SAI_xCR4(tx, ofs) (tx ? FSL_SAI_TCR4(ofs) : FSL_SAI_RCR4(ofs)) 82*4882a593Smuzhiyun #define FSL_SAI_xCR5(tx, ofs) (tx ? FSL_SAI_TCR5(ofs) : FSL_SAI_RCR5(ofs)) 83*4882a593Smuzhiyun #define FSL_SAI_xDR0(tx) (tx ? FSL_SAI_TDR0 : FSL_SAI_RDR0) 84*4882a593Smuzhiyun #define FSL_SAI_xFR0(tx) (tx ? FSL_SAI_TFR0 : FSL_SAI_RFR0) 85*4882a593Smuzhiyun #define FSL_SAI_xMR(tx) (tx ? FSL_SAI_TMR : FSL_SAI_RMR) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* SAI Transmit/Receive Control Register */ 88*4882a593Smuzhiyun #define FSL_SAI_CSR_TERE BIT(31) 89*4882a593Smuzhiyun #define FSL_SAI_CSR_SE BIT(30) 90*4882a593Smuzhiyun #define FSL_SAI_CSR_FR BIT(25) 91*4882a593Smuzhiyun #define FSL_SAI_CSR_SR BIT(24) 92*4882a593Smuzhiyun #define FSL_SAI_CSR_xF_SHIFT 16 93*4882a593Smuzhiyun #define FSL_SAI_CSR_xF_W_SHIFT 18 94*4882a593Smuzhiyun #define FSL_SAI_CSR_xF_MASK (0x1f << FSL_SAI_CSR_xF_SHIFT) 95*4882a593Smuzhiyun #define FSL_SAI_CSR_xF_W_MASK (0x7 << FSL_SAI_CSR_xF_W_SHIFT) 96*4882a593Smuzhiyun #define FSL_SAI_CSR_WSF BIT(20) 97*4882a593Smuzhiyun #define FSL_SAI_CSR_SEF BIT(19) 98*4882a593Smuzhiyun #define FSL_SAI_CSR_FEF BIT(18) 99*4882a593Smuzhiyun #define FSL_SAI_CSR_FWF BIT(17) 100*4882a593Smuzhiyun #define FSL_SAI_CSR_FRF BIT(16) 101*4882a593Smuzhiyun #define FSL_SAI_CSR_xIE_SHIFT 8 102*4882a593Smuzhiyun #define FSL_SAI_CSR_xIE_MASK (0x1f << FSL_SAI_CSR_xIE_SHIFT) 103*4882a593Smuzhiyun #define FSL_SAI_CSR_WSIE BIT(12) 104*4882a593Smuzhiyun #define FSL_SAI_CSR_SEIE BIT(11) 105*4882a593Smuzhiyun #define FSL_SAI_CSR_FEIE BIT(10) 106*4882a593Smuzhiyun #define FSL_SAI_CSR_FWIE BIT(9) 107*4882a593Smuzhiyun #define FSL_SAI_CSR_FRIE BIT(8) 108*4882a593Smuzhiyun #define FSL_SAI_CSR_FRDE BIT(0) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /* SAI Transmit and Receive Configuration 1 Register */ 111*4882a593Smuzhiyun #define FSL_SAI_CR1_RFW_MASK(x) ((x) - 1) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* SAI Transmit and Receive Configuration 2 Register */ 114*4882a593Smuzhiyun #define FSL_SAI_CR2_SYNC BIT(30) 115*4882a593Smuzhiyun #define FSL_SAI_CR2_MSEL_MASK (0x3 << 26) 116*4882a593Smuzhiyun #define FSL_SAI_CR2_MSEL_BUS 0 117*4882a593Smuzhiyun #define FSL_SAI_CR2_MSEL_MCLK1 BIT(26) 118*4882a593Smuzhiyun #define FSL_SAI_CR2_MSEL_MCLK2 BIT(27) 119*4882a593Smuzhiyun #define FSL_SAI_CR2_MSEL_MCLK3 (BIT(26) | BIT(27)) 120*4882a593Smuzhiyun #define FSL_SAI_CR2_MSEL(ID) ((ID) << 26) 121*4882a593Smuzhiyun #define FSL_SAI_CR2_BCP BIT(25) 122*4882a593Smuzhiyun #define FSL_SAI_CR2_BCD_MSTR BIT(24) 123*4882a593Smuzhiyun #define FSL_SAI_CR2_BYP BIT(23) /* BCLK bypass */ 124*4882a593Smuzhiyun #define FSL_SAI_CR2_DIV_MASK 0xff 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* SAI Transmit and Receive Configuration 3 Register */ 127*4882a593Smuzhiyun #define FSL_SAI_CR3_TRCE(x) ((x) << 16) 128*4882a593Smuzhiyun #define FSL_SAI_CR3_TRCE_MASK GENMASK(23, 16) 129*4882a593Smuzhiyun #define FSL_SAI_CR3_WDFL(x) (x) 130*4882a593Smuzhiyun #define FSL_SAI_CR3_WDFL_MASK 0x1f 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun /* SAI Transmit and Receive Configuration 4 Register */ 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define FSL_SAI_CR4_FCONT BIT(28) 135*4882a593Smuzhiyun #define FSL_SAI_CR4_FCOMB_SHIFT BIT(26) 136*4882a593Smuzhiyun #define FSL_SAI_CR4_FCOMB_SOFT BIT(27) 137*4882a593Smuzhiyun #define FSL_SAI_CR4_FCOMB_MASK (0x3 << 26) 138*4882a593Smuzhiyun #define FSL_SAI_CR4_FPACK_8 (0x2 << 24) 139*4882a593Smuzhiyun #define FSL_SAI_CR4_FPACK_16 (0x3 << 24) 140*4882a593Smuzhiyun #define FSL_SAI_CR4_FRSZ(x) (((x) - 1) << 16) 141*4882a593Smuzhiyun #define FSL_SAI_CR4_FRSZ_MASK (0x1f << 16) 142*4882a593Smuzhiyun #define FSL_SAI_CR4_SYWD(x) (((x) - 1) << 8) 143*4882a593Smuzhiyun #define FSL_SAI_CR4_SYWD_MASK (0x1f << 8) 144*4882a593Smuzhiyun #define FSL_SAI_CR4_CHMOD BIT(5) 145*4882a593Smuzhiyun #define FSL_SAI_CR4_CHMOD_MASK BIT(5) 146*4882a593Smuzhiyun #define FSL_SAI_CR4_MF BIT(4) 147*4882a593Smuzhiyun #define FSL_SAI_CR4_FSE BIT(3) 148*4882a593Smuzhiyun #define FSL_SAI_CR4_FSP BIT(1) 149*4882a593Smuzhiyun #define FSL_SAI_CR4_FSD_MSTR BIT(0) 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun /* SAI Transmit and Receive Configuration 5 Register */ 152*4882a593Smuzhiyun #define FSL_SAI_CR5_WNW(x) (((x) - 1) << 24) 153*4882a593Smuzhiyun #define FSL_SAI_CR5_WNW_MASK (0x1f << 24) 154*4882a593Smuzhiyun #define FSL_SAI_CR5_W0W(x) (((x) - 1) << 16) 155*4882a593Smuzhiyun #define FSL_SAI_CR5_W0W_MASK (0x1f << 16) 156*4882a593Smuzhiyun #define FSL_SAI_CR5_FBT(x) ((x) << 8) 157*4882a593Smuzhiyun #define FSL_SAI_CR5_FBT_MASK (0x1f << 8) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun /* SAI MCLK Control Register */ 160*4882a593Smuzhiyun #define FSL_SAI_MCTL_MCLK_EN BIT(30) /* MCLK Enable */ 161*4882a593Smuzhiyun #define FSL_SAI_MCTL_MSEL_MASK (0x3 << 24) 162*4882a593Smuzhiyun #define FSL_SAI_MCTL_MSEL(ID) ((ID) << 24) 163*4882a593Smuzhiyun #define FSL_SAI_MCTL_MSEL_BUS 0 164*4882a593Smuzhiyun #define FSL_SAI_MCTL_MSEL_MCLK1 BIT(24) 165*4882a593Smuzhiyun #define FSL_SAI_MCTL_MSEL_MCLK2 BIT(25) 166*4882a593Smuzhiyun #define FSL_SAI_MCTL_MSEL_MCLK3 (BIT(24) | BIT(25)) 167*4882a593Smuzhiyun #define FSL_SAI_MCTL_DIV_EN BIT(23) 168*4882a593Smuzhiyun #define FSL_SAI_MCTL_DIV_MASK 0xFF 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* SAI VERID Register */ 171*4882a593Smuzhiyun #define FSL_SAI_VERID_MAJOR_SHIFT 24 172*4882a593Smuzhiyun #define FSL_SAI_VERID_MAJOR_MASK GENMASK(31, 24) 173*4882a593Smuzhiyun #define FSL_SAI_VERID_MINOR_SHIFT 16 174*4882a593Smuzhiyun #define FSL_SAI_VERID_MINOR_MASK GENMASK(23, 16) 175*4882a593Smuzhiyun #define FSL_SAI_VERID_FEATURE_SHIFT 0 176*4882a593Smuzhiyun #define FSL_SAI_VERID_FEATURE_MASK GENMASK(15, 0) 177*4882a593Smuzhiyun #define FSL_SAI_VERID_EFIFO_EN BIT(0) 178*4882a593Smuzhiyun #define FSL_SAI_VERID_TSTMP_EN BIT(1) 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun /* SAI PARAM Register */ 181*4882a593Smuzhiyun #define FSL_SAI_PARAM_SPF_SHIFT 16 182*4882a593Smuzhiyun #define FSL_SAI_PARAM_SPF_MASK GENMASK(19, 16) 183*4882a593Smuzhiyun #define FSL_SAI_PARAM_WPF_SHIFT 8 184*4882a593Smuzhiyun #define FSL_SAI_PARAM_WPF_MASK GENMASK(11, 8) 185*4882a593Smuzhiyun #define FSL_SAI_PARAM_DLN_MASK GENMASK(3, 0) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun /* SAI MCLK Divide Register */ 188*4882a593Smuzhiyun #define FSL_SAI_MDIV_MASK 0xFFFFF 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun /* SAI timestamp and bitcounter */ 191*4882a593Smuzhiyun #define FSL_SAI_xTCTL_TSEN BIT(0) 192*4882a593Smuzhiyun #define FSL_SAI_xTCTL_TSINC BIT(1) 193*4882a593Smuzhiyun #define FSL_SAI_xTCTL_RTSC BIT(8) 194*4882a593Smuzhiyun #define FSL_SAI_xTCTL_RBC BIT(9) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* SAI type */ 197*4882a593Smuzhiyun #define FSL_SAI_DMA BIT(0) 198*4882a593Smuzhiyun #define FSL_SAI_USE_AC97 BIT(1) 199*4882a593Smuzhiyun #define FSL_SAI_NET BIT(2) 200*4882a593Smuzhiyun #define FSL_SAI_TRA_SYN BIT(3) 201*4882a593Smuzhiyun #define FSL_SAI_REC_SYN BIT(4) 202*4882a593Smuzhiyun #define FSL_SAI_USE_I2S_SLAVE BIT(5) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define FSL_FMT_TRANSMITTER 0 205*4882a593Smuzhiyun #define FSL_FMT_RECEIVER 1 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* SAI clock sources */ 208*4882a593Smuzhiyun #define FSL_SAI_CLK_BUS 0 209*4882a593Smuzhiyun #define FSL_SAI_CLK_MAST1 1 210*4882a593Smuzhiyun #define FSL_SAI_CLK_MAST2 2 211*4882a593Smuzhiyun #define FSL_SAI_CLK_MAST3 3 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define FSL_SAI_MCLK_MAX 4 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* SAI data transfer numbers per DMA request */ 216*4882a593Smuzhiyun #define FSL_SAI_MAXBURST_TX 6 217*4882a593Smuzhiyun #define FSL_SAI_MAXBURST_RX 6 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun struct fsl_sai_soc_data { 220*4882a593Smuzhiyun bool use_imx_pcm; 221*4882a593Smuzhiyun bool use_edma; 222*4882a593Smuzhiyun unsigned int fifo_depth; 223*4882a593Smuzhiyun unsigned int reg_offset; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /** 227*4882a593Smuzhiyun * struct fsl_sai_verid - version id data 228*4882a593Smuzhiyun * @major: major version number 229*4882a593Smuzhiyun * @minor: minor version number 230*4882a593Smuzhiyun * @feature: feature specification number 231*4882a593Smuzhiyun * 0000000000000000b - Standard feature set 232*4882a593Smuzhiyun * 0000000000000000b - Standard feature set 233*4882a593Smuzhiyun */ 234*4882a593Smuzhiyun struct fsl_sai_verid { 235*4882a593Smuzhiyun u32 major; 236*4882a593Smuzhiyun u32 minor; 237*4882a593Smuzhiyun u32 feature; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /** 241*4882a593Smuzhiyun * struct fsl_sai_param - parameter data 242*4882a593Smuzhiyun * @slot_num: The maximum number of slots per frame 243*4882a593Smuzhiyun * @fifo_depth: The number of words in each FIFO (depth) 244*4882a593Smuzhiyun * @dataline: The number of datalines implemented 245*4882a593Smuzhiyun */ 246*4882a593Smuzhiyun struct fsl_sai_param { 247*4882a593Smuzhiyun u32 slot_num; 248*4882a593Smuzhiyun u32 fifo_depth; 249*4882a593Smuzhiyun u32 dataline; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun struct fsl_sai { 253*4882a593Smuzhiyun struct platform_device *pdev; 254*4882a593Smuzhiyun struct regmap *regmap; 255*4882a593Smuzhiyun struct clk *bus_clk; 256*4882a593Smuzhiyun struct clk *mclk_clk[FSL_SAI_MCLK_MAX]; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun bool is_slave_mode; 259*4882a593Smuzhiyun bool is_lsb_first; 260*4882a593Smuzhiyun bool is_dsp_mode; 261*4882a593Smuzhiyun bool synchronous[2]; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun unsigned int mclk_id[2]; 264*4882a593Smuzhiyun unsigned int mclk_streams; 265*4882a593Smuzhiyun unsigned int slots; 266*4882a593Smuzhiyun unsigned int slot_width; 267*4882a593Smuzhiyun unsigned int bclk_ratio; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun const struct fsl_sai_soc_data *soc_data; 270*4882a593Smuzhiyun struct snd_soc_dai_driver cpu_dai_drv; 271*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_rx; 272*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_tx; 273*4882a593Smuzhiyun struct fsl_sai_verid verid; 274*4882a593Smuzhiyun struct fsl_sai_param param; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun #define TX 1 278*4882a593Smuzhiyun #define RX 0 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #endif /* __FSL_SAI_H */ 281