xref: /OK3568_Linux_fs/kernel/sound/soc/fsl/fsl_mqs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // ALSA SoC IMX MQS driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun // Copyright 2019 NXP
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/moduleparam.h>
11*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/pm.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <sound/soc.h>
18*4882a593Smuzhiyun #include <sound/pcm.h>
19*4882a593Smuzhiyun #include <sound/initval.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define REG_MQS_CTRL		0x00
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define MQS_EN_MASK			(0x1 << 28)
24*4882a593Smuzhiyun #define MQS_EN_SHIFT			(28)
25*4882a593Smuzhiyun #define MQS_SW_RST_MASK			(0x1 << 24)
26*4882a593Smuzhiyun #define MQS_SW_RST_SHIFT		(24)
27*4882a593Smuzhiyun #define MQS_OVERSAMPLE_MASK		(0x1 << 20)
28*4882a593Smuzhiyun #define MQS_OVERSAMPLE_SHIFT		(20)
29*4882a593Smuzhiyun #define MQS_CLK_DIV_MASK		(0xFF << 0)
30*4882a593Smuzhiyun #define MQS_CLK_DIV_SHIFT		(0)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* codec private data */
33*4882a593Smuzhiyun struct fsl_mqs {
34*4882a593Smuzhiyun 	struct regmap *regmap;
35*4882a593Smuzhiyun 	struct clk *mclk;
36*4882a593Smuzhiyun 	struct clk *ipg;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	unsigned int reg_iomuxc_gpr2;
39*4882a593Smuzhiyun 	unsigned int reg_mqs_ctrl;
40*4882a593Smuzhiyun 	bool use_gpr;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define FSL_MQS_RATES	(SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
44*4882a593Smuzhiyun #define FSL_MQS_FORMATS	SNDRV_PCM_FMTBIT_S16_LE
45*4882a593Smuzhiyun 
fsl_mqs_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)46*4882a593Smuzhiyun static int fsl_mqs_hw_params(struct snd_pcm_substream *substream,
47*4882a593Smuzhiyun 			     struct snd_pcm_hw_params *params,
48*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
51*4882a593Smuzhiyun 	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
52*4882a593Smuzhiyun 	unsigned long mclk_rate;
53*4882a593Smuzhiyun 	int div, res;
54*4882a593Smuzhiyun 	int lrclk;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	mclk_rate = clk_get_rate(mqs_priv->mclk);
57*4882a593Smuzhiyun 	lrclk = params_rate(params);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	/*
60*4882a593Smuzhiyun 	 * mclk_rate / (oversample(32,64) * FS * 2 * divider ) = repeat_rate;
61*4882a593Smuzhiyun 	 * if repeat_rate is 8, mqs can achieve better quality.
62*4882a593Smuzhiyun 	 * oversample rate is fix to 32 currently.
63*4882a593Smuzhiyun 	 */
64*4882a593Smuzhiyun 	div = mclk_rate / (32 * lrclk * 2 * 8);
65*4882a593Smuzhiyun 	res = mclk_rate % (32 * lrclk * 2 * 8);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (res == 0 && div > 0 && div <= 256) {
68*4882a593Smuzhiyun 		if (mqs_priv->use_gpr) {
69*4882a593Smuzhiyun 			regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
70*4882a593Smuzhiyun 					   IMX6SX_GPR2_MQS_CLK_DIV_MASK,
71*4882a593Smuzhiyun 					   (div - 1) << IMX6SX_GPR2_MQS_CLK_DIV_SHIFT);
72*4882a593Smuzhiyun 			regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
73*4882a593Smuzhiyun 					   IMX6SX_GPR2_MQS_OVERSAMPLE_MASK, 0);
74*4882a593Smuzhiyun 		} else {
75*4882a593Smuzhiyun 			regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
76*4882a593Smuzhiyun 					   MQS_CLK_DIV_MASK,
77*4882a593Smuzhiyun 					   (div - 1) << MQS_CLK_DIV_SHIFT);
78*4882a593Smuzhiyun 			regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
79*4882a593Smuzhiyun 					   MQS_OVERSAMPLE_MASK, 0);
80*4882a593Smuzhiyun 		}
81*4882a593Smuzhiyun 	} else {
82*4882a593Smuzhiyun 		dev_err(component->dev, "can't get proper divider\n");
83*4882a593Smuzhiyun 	}
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
fsl_mqs_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)88*4882a593Smuzhiyun static int fsl_mqs_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	/* Only LEFT_J & SLAVE mode is supported. */
91*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
92*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_LEFT_J:
93*4882a593Smuzhiyun 		break;
94*4882a593Smuzhiyun 	default:
95*4882a593Smuzhiyun 		return -EINVAL;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
99*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_NB_NF:
100*4882a593Smuzhiyun 		break;
101*4882a593Smuzhiyun 	default:
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
106*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
107*4882a593Smuzhiyun 		break;
108*4882a593Smuzhiyun 	default:
109*4882a593Smuzhiyun 		return -EINVAL;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
fsl_mqs_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)115*4882a593Smuzhiyun static int fsl_mqs_startup(struct snd_pcm_substream *substream,
116*4882a593Smuzhiyun 			   struct snd_soc_dai *dai)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
119*4882a593Smuzhiyun 	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	if (mqs_priv->use_gpr)
122*4882a593Smuzhiyun 		regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
123*4882a593Smuzhiyun 				   IMX6SX_GPR2_MQS_EN_MASK,
124*4882a593Smuzhiyun 				   1 << IMX6SX_GPR2_MQS_EN_SHIFT);
125*4882a593Smuzhiyun 	else
126*4882a593Smuzhiyun 		regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
127*4882a593Smuzhiyun 				   MQS_EN_MASK,
128*4882a593Smuzhiyun 				   1 << MQS_EN_SHIFT);
129*4882a593Smuzhiyun 	return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
fsl_mqs_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)132*4882a593Smuzhiyun static void fsl_mqs_shutdown(struct snd_pcm_substream *substream,
133*4882a593Smuzhiyun 			     struct snd_soc_dai *dai)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct snd_soc_component *component = dai->component;
136*4882a593Smuzhiyun 	struct fsl_mqs *mqs_priv = snd_soc_component_get_drvdata(component);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (mqs_priv->use_gpr)
139*4882a593Smuzhiyun 		regmap_update_bits(mqs_priv->regmap, IOMUXC_GPR2,
140*4882a593Smuzhiyun 				   IMX6SX_GPR2_MQS_EN_MASK, 0);
141*4882a593Smuzhiyun 	else
142*4882a593Smuzhiyun 		regmap_update_bits(mqs_priv->regmap, REG_MQS_CTRL,
143*4882a593Smuzhiyun 				   MQS_EN_MASK, 0);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct snd_soc_component_driver soc_codec_fsl_mqs = {
147*4882a593Smuzhiyun 	.idle_bias_on = 1,
148*4882a593Smuzhiyun 	.non_legacy_dai_naming	= 1,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static const struct snd_soc_dai_ops fsl_mqs_dai_ops = {
152*4882a593Smuzhiyun 	.startup = fsl_mqs_startup,
153*4882a593Smuzhiyun 	.shutdown = fsl_mqs_shutdown,
154*4882a593Smuzhiyun 	.hw_params = fsl_mqs_hw_params,
155*4882a593Smuzhiyun 	.set_fmt = fsl_mqs_set_dai_fmt,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun static struct snd_soc_dai_driver fsl_mqs_dai = {
159*4882a593Smuzhiyun 	.name		= "fsl-mqs-dai",
160*4882a593Smuzhiyun 	.playback	= {
161*4882a593Smuzhiyun 		.stream_name	= "Playback",
162*4882a593Smuzhiyun 		.channels_min	= 2,
163*4882a593Smuzhiyun 		.channels_max	= 2,
164*4882a593Smuzhiyun 		.rates		= FSL_MQS_RATES,
165*4882a593Smuzhiyun 		.formats	= FSL_MQS_FORMATS,
166*4882a593Smuzhiyun 	},
167*4882a593Smuzhiyun 	.ops = &fsl_mqs_dai_ops,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const struct regmap_config fsl_mqs_regmap_config = {
171*4882a593Smuzhiyun 	.reg_bits = 32,
172*4882a593Smuzhiyun 	.reg_stride = 4,
173*4882a593Smuzhiyun 	.val_bits = 32,
174*4882a593Smuzhiyun 	.max_register = REG_MQS_CTRL,
175*4882a593Smuzhiyun 	.cache_type = REGCACHE_NONE,
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
fsl_mqs_probe(struct platform_device * pdev)178*4882a593Smuzhiyun static int fsl_mqs_probe(struct platform_device *pdev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
181*4882a593Smuzhiyun 	struct device_node *gpr_np = NULL;
182*4882a593Smuzhiyun 	struct fsl_mqs *mqs_priv;
183*4882a593Smuzhiyun 	void __iomem *regs;
184*4882a593Smuzhiyun 	int ret;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	mqs_priv = devm_kzalloc(&pdev->dev, sizeof(*mqs_priv), GFP_KERNEL);
187*4882a593Smuzhiyun 	if (!mqs_priv)
188*4882a593Smuzhiyun 		return -ENOMEM;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* On i.MX6sx the MQS control register is in GPR domain
191*4882a593Smuzhiyun 	 * But in i.MX8QM/i.MX8QXP the control register is moved
192*4882a593Smuzhiyun 	 * to its own domain.
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "fsl,imx8qm-mqs"))
195*4882a593Smuzhiyun 		mqs_priv->use_gpr = false;
196*4882a593Smuzhiyun 	else
197*4882a593Smuzhiyun 		mqs_priv->use_gpr = true;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (mqs_priv->use_gpr) {
200*4882a593Smuzhiyun 		gpr_np = of_parse_phandle(np, "gpr", 0);
201*4882a593Smuzhiyun 		if (!gpr_np) {
202*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get gpr node by phandle\n");
203*4882a593Smuzhiyun 			return -EINVAL;
204*4882a593Smuzhiyun 		}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		mqs_priv->regmap = syscon_node_to_regmap(gpr_np);
207*4882a593Smuzhiyun 		if (IS_ERR(mqs_priv->regmap)) {
208*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get gpr regmap\n");
209*4882a593Smuzhiyun 			ret = PTR_ERR(mqs_priv->regmap);
210*4882a593Smuzhiyun 			goto err_free_gpr_np;
211*4882a593Smuzhiyun 		}
212*4882a593Smuzhiyun 	} else {
213*4882a593Smuzhiyun 		regs = devm_platform_ioremap_resource(pdev, 0);
214*4882a593Smuzhiyun 		if (IS_ERR(regs))
215*4882a593Smuzhiyun 			return PTR_ERR(regs);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		mqs_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
218*4882a593Smuzhiyun 							     "core",
219*4882a593Smuzhiyun 							     regs,
220*4882a593Smuzhiyun 							     &fsl_mqs_regmap_config);
221*4882a593Smuzhiyun 		if (IS_ERR(mqs_priv->regmap)) {
222*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to init regmap: %ld\n",
223*4882a593Smuzhiyun 				PTR_ERR(mqs_priv->regmap));
224*4882a593Smuzhiyun 			return PTR_ERR(mqs_priv->regmap);
225*4882a593Smuzhiyun 		}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		mqs_priv->ipg = devm_clk_get(&pdev->dev, "core");
228*4882a593Smuzhiyun 		if (IS_ERR(mqs_priv->ipg)) {
229*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get the clock: %ld\n",
230*4882a593Smuzhiyun 				PTR_ERR(mqs_priv->ipg));
231*4882a593Smuzhiyun 			return PTR_ERR(mqs_priv->ipg);
232*4882a593Smuzhiyun 		}
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	mqs_priv->mclk = devm_clk_get(&pdev->dev, "mclk");
236*4882a593Smuzhiyun 	if (IS_ERR(mqs_priv->mclk)) {
237*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get the clock: %ld\n",
238*4882a593Smuzhiyun 			PTR_ERR(mqs_priv->mclk));
239*4882a593Smuzhiyun 		ret = PTR_ERR(mqs_priv->mclk);
240*4882a593Smuzhiyun 		goto err_free_gpr_np;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, mqs_priv);
244*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev, &soc_codec_fsl_mqs,
247*4882a593Smuzhiyun 			&fsl_mqs_dai, 1);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		goto err_free_gpr_np;
250*4882a593Smuzhiyun 	return 0;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun err_free_gpr_np:
253*4882a593Smuzhiyun 	of_node_put(gpr_np);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return ret;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
fsl_mqs_remove(struct platform_device * pdev)258*4882a593Smuzhiyun static int fsl_mqs_remove(struct platform_device *pdev)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #ifdef CONFIG_PM
fsl_mqs_runtime_resume(struct device * dev)265*4882a593Smuzhiyun static int fsl_mqs_runtime_resume(struct device *dev)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct fsl_mqs *mqs_priv = dev_get_drvdata(dev);
268*4882a593Smuzhiyun 	int ret;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	ret = clk_prepare_enable(mqs_priv->ipg);
271*4882a593Smuzhiyun 	if (ret) {
272*4882a593Smuzhiyun 		dev_err(dev, "failed to enable ipg clock\n");
273*4882a593Smuzhiyun 		return ret;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	ret = clk_prepare_enable(mqs_priv->mclk);
277*4882a593Smuzhiyun 	if (ret) {
278*4882a593Smuzhiyun 		dev_err(dev, "failed to enable mclk clock\n");
279*4882a593Smuzhiyun 		clk_disable_unprepare(mqs_priv->ipg);
280*4882a593Smuzhiyun 		return ret;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (mqs_priv->use_gpr)
284*4882a593Smuzhiyun 		regmap_write(mqs_priv->regmap, IOMUXC_GPR2,
285*4882a593Smuzhiyun 			     mqs_priv->reg_iomuxc_gpr2);
286*4882a593Smuzhiyun 	else
287*4882a593Smuzhiyun 		regmap_write(mqs_priv->regmap, REG_MQS_CTRL,
288*4882a593Smuzhiyun 			     mqs_priv->reg_mqs_ctrl);
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
fsl_mqs_runtime_suspend(struct device * dev)292*4882a593Smuzhiyun static int fsl_mqs_runtime_suspend(struct device *dev)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	struct fsl_mqs *mqs_priv = dev_get_drvdata(dev);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (mqs_priv->use_gpr)
297*4882a593Smuzhiyun 		regmap_read(mqs_priv->regmap, IOMUXC_GPR2,
298*4882a593Smuzhiyun 			    &mqs_priv->reg_iomuxc_gpr2);
299*4882a593Smuzhiyun 	else
300*4882a593Smuzhiyun 		regmap_read(mqs_priv->regmap, REG_MQS_CTRL,
301*4882a593Smuzhiyun 			    &mqs_priv->reg_mqs_ctrl);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	clk_disable_unprepare(mqs_priv->mclk);
304*4882a593Smuzhiyun 	clk_disable_unprepare(mqs_priv->ipg);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun #endif
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun static const struct dev_pm_ops fsl_mqs_pm_ops = {
311*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(fsl_mqs_runtime_suspend,
312*4882a593Smuzhiyun 			   fsl_mqs_runtime_resume,
313*4882a593Smuzhiyun 			   NULL)
314*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
315*4882a593Smuzhiyun 				pm_runtime_force_resume)
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static const struct of_device_id fsl_mqs_dt_ids[] = {
319*4882a593Smuzhiyun 	{ .compatible = "fsl,imx8qm-mqs", },
320*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6sx-mqs", },
321*4882a593Smuzhiyun 	{}
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_mqs_dt_ids);
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static struct platform_driver fsl_mqs_driver = {
326*4882a593Smuzhiyun 	.probe		= fsl_mqs_probe,
327*4882a593Smuzhiyun 	.remove		= fsl_mqs_remove,
328*4882a593Smuzhiyun 	.driver		= {
329*4882a593Smuzhiyun 		.name	= "fsl-mqs",
330*4882a593Smuzhiyun 		.of_match_table = fsl_mqs_dt_ids,
331*4882a593Smuzhiyun 		.pm = &fsl_mqs_pm_ops,
332*4882a593Smuzhiyun 	},
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun module_platform_driver(fsl_mqs_driver);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun MODULE_AUTHOR("Shengjiu Wang <Shengjiu.Wang@nxp.com>");
338*4882a593Smuzhiyun MODULE_DESCRIPTION("MQS codec driver");
339*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
340*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-mqs");
341