1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright 2018 NXP
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/clk.h>
5*4882a593Smuzhiyun #include <linux/device.h>
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/kobject.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_address.h>
12*4882a593Smuzhiyun #include <linux/of_irq.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/sysfs.h>
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/soc.h>
21*4882a593Smuzhiyun #include <sound/tlv.h>
22*4882a593Smuzhiyun #include <sound/core.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "fsl_micfil.h"
25*4882a593Smuzhiyun #include "imx-pcm.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define FSL_MICFIL_RATES SNDRV_PCM_RATE_8000_48000
28*4882a593Smuzhiyun #define FSL_MICFIL_FORMATS (SNDRV_PCM_FMTBIT_S16_LE)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct fsl_micfil {
31*4882a593Smuzhiyun struct platform_device *pdev;
32*4882a593Smuzhiyun struct regmap *regmap;
33*4882a593Smuzhiyun const struct fsl_micfil_soc_data *soc;
34*4882a593Smuzhiyun struct clk *mclk;
35*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_rx;
36*4882a593Smuzhiyun unsigned int dataline;
37*4882a593Smuzhiyun char name[32];
38*4882a593Smuzhiyun int irq[MICFIL_IRQ_LINES];
39*4882a593Smuzhiyun unsigned int mclk_streams;
40*4882a593Smuzhiyun int quality; /*QUALITY 2-0 bits */
41*4882a593Smuzhiyun bool slave_mode;
42*4882a593Smuzhiyun int channel_gain[8];
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun struct fsl_micfil_soc_data {
46*4882a593Smuzhiyun unsigned int fifos;
47*4882a593Smuzhiyun unsigned int fifo_depth;
48*4882a593Smuzhiyun unsigned int dataline;
49*4882a593Smuzhiyun bool imx;
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static struct fsl_micfil_soc_data fsl_micfil_imx8mm = {
53*4882a593Smuzhiyun .imx = true,
54*4882a593Smuzhiyun .fifos = 8,
55*4882a593Smuzhiyun .fifo_depth = 8,
56*4882a593Smuzhiyun .dataline = 0xf,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static const struct of_device_id fsl_micfil_dt_ids[] = {
60*4882a593Smuzhiyun { .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm },
61*4882a593Smuzhiyun {}
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Table 5. Quality Modes
66*4882a593Smuzhiyun * Medium 0 0 0
67*4882a593Smuzhiyun * High 0 0 1
68*4882a593Smuzhiyun * Very Low 2 1 0 0
69*4882a593Smuzhiyun * Very Low 1 1 0 1
70*4882a593Smuzhiyun * Very Low 0 1 1 0
71*4882a593Smuzhiyun * Low 1 1 1
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun static const char * const micfil_quality_select_texts[] = {
74*4882a593Smuzhiyun "Medium", "High",
75*4882a593Smuzhiyun "N/A", "N/A",
76*4882a593Smuzhiyun "VLow2", "VLow1",
77*4882a593Smuzhiyun "VLow0", "Low",
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun static const struct soc_enum fsl_micfil_quality_enum =
81*4882a593Smuzhiyun SOC_ENUM_SINGLE(REG_MICFIL_CTRL2,
82*4882a593Smuzhiyun MICFIL_CTRL2_QSEL_SHIFT,
83*4882a593Smuzhiyun ARRAY_SIZE(micfil_quality_select_texts),
84*4882a593Smuzhiyun micfil_quality_select_texts);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = {
89*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL,
90*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv),
91*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL,
92*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv),
93*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL,
94*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv),
95*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL,
96*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv),
97*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL,
98*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv),
99*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL,
100*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv),
101*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL,
102*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv),
103*4882a593Smuzhiyun SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL,
104*4882a593Smuzhiyun MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv),
105*4882a593Smuzhiyun SOC_ENUM_EXT("MICFIL Quality Select",
106*4882a593Smuzhiyun fsl_micfil_quality_enum,
107*4882a593Smuzhiyun snd_soc_get_enum_double, snd_soc_put_enum_double),
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
get_pdm_clk(struct fsl_micfil * micfil,unsigned int rate)110*4882a593Smuzhiyun static inline int get_pdm_clk(struct fsl_micfil *micfil,
111*4882a593Smuzhiyun unsigned int rate)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun u32 ctrl2_reg;
114*4882a593Smuzhiyun int qsel, osr;
115*4882a593Smuzhiyun int bclk;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg);
118*4882a593Smuzhiyun osr = 16 - ((ctrl2_reg & MICFIL_CTRL2_CICOSR_MASK)
119*4882a593Smuzhiyun >> MICFIL_CTRL2_CICOSR_SHIFT);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg);
122*4882a593Smuzhiyun qsel = ctrl2_reg & MICFIL_CTRL2_QSEL_MASK;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun switch (qsel) {
125*4882a593Smuzhiyun case MICFIL_HIGH_QUALITY:
126*4882a593Smuzhiyun bclk = rate * 8 * osr / 2; /* kfactor = 0.5 */
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case MICFIL_MEDIUM_QUALITY:
129*4882a593Smuzhiyun case MICFIL_VLOW0_QUALITY:
130*4882a593Smuzhiyun bclk = rate * 4 * osr * 1; /* kfactor = 1 */
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun case MICFIL_LOW_QUALITY:
133*4882a593Smuzhiyun case MICFIL_VLOW1_QUALITY:
134*4882a593Smuzhiyun bclk = rate * 2 * osr * 2; /* kfactor = 2 */
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun case MICFIL_VLOW2_QUALITY:
137*4882a593Smuzhiyun bclk = rate * osr * 4; /* kfactor = 4 */
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun default:
140*4882a593Smuzhiyun dev_err(&micfil->pdev->dev,
141*4882a593Smuzhiyun "Please make sure you select a valid quality.\n");
142*4882a593Smuzhiyun bclk = -1;
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun return bclk;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
get_clk_div(struct fsl_micfil * micfil,unsigned int rate)149*4882a593Smuzhiyun static inline int get_clk_div(struct fsl_micfil *micfil,
150*4882a593Smuzhiyun unsigned int rate)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun u32 ctrl2_reg;
153*4882a593Smuzhiyun long mclk_rate;
154*4882a593Smuzhiyun int clk_div;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun mclk_rate = clk_get_rate(micfil->mclk);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun clk_div = mclk_rate / (get_pdm_clk(micfil, rate) * 2);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return clk_div;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* The SRES is a self-negated bit which provides the CPU with the
166*4882a593Smuzhiyun * capability to initialize the PDM Interface module through the
167*4882a593Smuzhiyun * slave-bus interface. This bit always reads as zero, and this
168*4882a593Smuzhiyun * bit is only effective when MDIS is cleared
169*4882a593Smuzhiyun */
fsl_micfil_reset(struct device * dev)170*4882a593Smuzhiyun static int fsl_micfil_reset(struct device *dev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct fsl_micfil *micfil = dev_get_drvdata(dev);
173*4882a593Smuzhiyun int ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap,
176*4882a593Smuzhiyun REG_MICFIL_CTRL1,
177*4882a593Smuzhiyun MICFIL_CTRL1_MDIS_MASK,
178*4882a593Smuzhiyun 0);
179*4882a593Smuzhiyun if (ret) {
180*4882a593Smuzhiyun dev_err(dev, "failed to clear MDIS bit %d\n", ret);
181*4882a593Smuzhiyun return ret;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap,
185*4882a593Smuzhiyun REG_MICFIL_CTRL1,
186*4882a593Smuzhiyun MICFIL_CTRL1_SRES_MASK,
187*4882a593Smuzhiyun MICFIL_CTRL1_SRES);
188*4882a593Smuzhiyun if (ret) {
189*4882a593Smuzhiyun dev_err(dev, "failed to reset MICFIL: %d\n", ret);
190*4882a593Smuzhiyun return ret;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * SRES is self-cleared bit, but REG_MICFIL_CTRL1 is defined
195*4882a593Smuzhiyun * as non-volatile register, so SRES still remain in regmap
196*4882a593Smuzhiyun * cache after set, that every update of REG_MICFIL_CTRL1,
197*4882a593Smuzhiyun * software reset happens. so clear it explicitly.
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
200*4882a593Smuzhiyun MICFIL_CTRL1_SRES);
201*4882a593Smuzhiyun if (ret)
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Set SRES should clear CHnF flags, But even add delay here
206*4882a593Smuzhiyun * the CHnF may not be cleared sometimes, so clear CHnF explicitly.
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun ret = regmap_write_bits(micfil->regmap, REG_MICFIL_STAT, 0xFF, 0xFF);
209*4882a593Smuzhiyun if (ret)
210*4882a593Smuzhiyun return ret;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 0;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
fsl_micfil_set_mclk_rate(struct fsl_micfil * micfil,unsigned int freq)215*4882a593Smuzhiyun static int fsl_micfil_set_mclk_rate(struct fsl_micfil *micfil,
216*4882a593Smuzhiyun unsigned int freq)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct device *dev = &micfil->pdev->dev;
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun clk_disable_unprepare(micfil->mclk);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun ret = clk_set_rate(micfil->mclk, freq * 1024);
224*4882a593Smuzhiyun if (ret)
225*4882a593Smuzhiyun dev_warn(dev, "failed to set rate (%u): %d\n",
226*4882a593Smuzhiyun freq * 1024, ret);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun clk_prepare_enable(micfil->mclk);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return ret;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
fsl_micfil_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)233*4882a593Smuzhiyun static int fsl_micfil_startup(struct snd_pcm_substream *substream,
234*4882a593Smuzhiyun struct snd_soc_dai *dai)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun if (!micfil) {
239*4882a593Smuzhiyun dev_err(dai->dev, "micfil dai priv_data not set\n");
240*4882a593Smuzhiyun return -EINVAL;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
fsl_micfil_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)246*4882a593Smuzhiyun static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd,
247*4882a593Smuzhiyun struct snd_soc_dai *dai)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
250*4882a593Smuzhiyun struct device *dev = &micfil->pdev->dev;
251*4882a593Smuzhiyun int ret;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun switch (cmd) {
254*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
255*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
256*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
257*4882a593Smuzhiyun ret = fsl_micfil_reset(dev);
258*4882a593Smuzhiyun if (ret) {
259*4882a593Smuzhiyun dev_err(dev, "failed to soft reset\n");
260*4882a593Smuzhiyun return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* DMA Interrupt Selection - DISEL bits
264*4882a593Smuzhiyun * 00 - DMA and IRQ disabled
265*4882a593Smuzhiyun * 01 - DMA req enabled
266*4882a593Smuzhiyun * 10 - IRQ enabled
267*4882a593Smuzhiyun * 11 - reserved
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
270*4882a593Smuzhiyun MICFIL_CTRL1_DISEL_MASK,
271*4882a593Smuzhiyun (1 << MICFIL_CTRL1_DISEL_SHIFT));
272*4882a593Smuzhiyun if (ret) {
273*4882a593Smuzhiyun dev_err(dev, "failed to update DISEL bits\n");
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Enable the module */
278*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
279*4882a593Smuzhiyun MICFIL_CTRL1_PDMIEN_MASK,
280*4882a593Smuzhiyun MICFIL_CTRL1_PDMIEN);
281*4882a593Smuzhiyun if (ret) {
282*4882a593Smuzhiyun dev_err(dev, "failed to enable the module\n");
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
288*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
289*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
290*4882a593Smuzhiyun /* Disable the module */
291*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
292*4882a593Smuzhiyun MICFIL_CTRL1_PDMIEN_MASK,
293*4882a593Smuzhiyun 0);
294*4882a593Smuzhiyun if (ret) {
295*4882a593Smuzhiyun dev_err(dev, "failed to enable the module\n");
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
300*4882a593Smuzhiyun MICFIL_CTRL1_DISEL_MASK,
301*4882a593Smuzhiyun (0 << MICFIL_CTRL1_DISEL_SHIFT));
302*4882a593Smuzhiyun if (ret) {
303*4882a593Smuzhiyun dev_err(dev, "failed to update DISEL bits\n");
304*4882a593Smuzhiyun return ret;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun default:
308*4882a593Smuzhiyun return -EINVAL;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
fsl_set_clock_params(struct device * dev,unsigned int rate)313*4882a593Smuzhiyun static int fsl_set_clock_params(struct device *dev, unsigned int rate)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun struct fsl_micfil *micfil = dev_get_drvdata(dev);
316*4882a593Smuzhiyun int clk_div;
317*4882a593Smuzhiyun int ret;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun ret = fsl_micfil_set_mclk_rate(micfil, rate);
320*4882a593Smuzhiyun if (ret < 0)
321*4882a593Smuzhiyun dev_err(dev, "failed to set mclk[%lu] to rate %u\n",
322*4882a593Smuzhiyun clk_get_rate(micfil->mclk), rate);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* set CICOSR */
325*4882a593Smuzhiyun ret |= regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
326*4882a593Smuzhiyun MICFIL_CTRL2_CICOSR_MASK,
327*4882a593Smuzhiyun MICFIL_CTRL2_OSR_DEFAULT);
328*4882a593Smuzhiyun if (ret)
329*4882a593Smuzhiyun dev_err(dev, "failed to set CICOSR in reg 0x%X\n",
330*4882a593Smuzhiyun REG_MICFIL_CTRL2);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* set CLK_DIV */
333*4882a593Smuzhiyun clk_div = get_clk_div(micfil, rate);
334*4882a593Smuzhiyun if (clk_div < 0)
335*4882a593Smuzhiyun ret = -EINVAL;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun ret |= regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
338*4882a593Smuzhiyun MICFIL_CTRL2_CLKDIV_MASK, clk_div);
339*4882a593Smuzhiyun if (ret)
340*4882a593Smuzhiyun dev_err(dev, "failed to set CLKDIV in reg 0x%X\n",
341*4882a593Smuzhiyun REG_MICFIL_CTRL2);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun return ret;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun
fsl_micfil_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)346*4882a593Smuzhiyun static int fsl_micfil_hw_params(struct snd_pcm_substream *substream,
347*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
348*4882a593Smuzhiyun struct snd_soc_dai *dai)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
351*4882a593Smuzhiyun unsigned int channels = params_channels(params);
352*4882a593Smuzhiyun unsigned int rate = params_rate(params);
353*4882a593Smuzhiyun struct device *dev = &micfil->pdev->dev;
354*4882a593Smuzhiyun int ret;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* 1. Disable the module */
357*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
358*4882a593Smuzhiyun MICFIL_CTRL1_PDMIEN_MASK, 0);
359*4882a593Smuzhiyun if (ret) {
360*4882a593Smuzhiyun dev_err(dev, "failed to disable the module\n");
361*4882a593Smuzhiyun return ret;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* enable channels */
365*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
366*4882a593Smuzhiyun 0xFF, ((1 << channels) - 1));
367*4882a593Smuzhiyun if (ret) {
368*4882a593Smuzhiyun dev_err(dev, "failed to enable channels %d, reg 0x%X\n", ret,
369*4882a593Smuzhiyun REG_MICFIL_CTRL1);
370*4882a593Smuzhiyun return ret;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = fsl_set_clock_params(dev, rate);
374*4882a593Smuzhiyun if (ret < 0) {
375*4882a593Smuzhiyun dev_err(dev, "Failed to set clock parameters [%d]\n", ret);
376*4882a593Smuzhiyun return ret;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
fsl_micfil_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)384*4882a593Smuzhiyun static int fsl_micfil_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
385*4882a593Smuzhiyun unsigned int freq, int dir)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
388*4882a593Smuzhiyun struct device *dev = &micfil->pdev->dev;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun int ret;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun if (!freq)
393*4882a593Smuzhiyun return 0;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = fsl_micfil_set_mclk_rate(micfil, freq);
396*4882a593Smuzhiyun if (ret < 0)
397*4882a593Smuzhiyun dev_err(dev, "failed to set mclk[%lu] to rate %u\n",
398*4882a593Smuzhiyun clk_get_rate(micfil->mclk), freq);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun static struct snd_soc_dai_ops fsl_micfil_dai_ops = {
404*4882a593Smuzhiyun .startup = fsl_micfil_startup,
405*4882a593Smuzhiyun .trigger = fsl_micfil_trigger,
406*4882a593Smuzhiyun .hw_params = fsl_micfil_hw_params,
407*4882a593Smuzhiyun .set_sysclk = fsl_micfil_set_dai_sysclk,
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
fsl_micfil_dai_probe(struct snd_soc_dai * cpu_dai)410*4882a593Smuzhiyun static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev);
413*4882a593Smuzhiyun struct device *dev = cpu_dai->dev;
414*4882a593Smuzhiyun unsigned int val;
415*4882a593Smuzhiyun int ret;
416*4882a593Smuzhiyun int i;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* set qsel to medium */
419*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
420*4882a593Smuzhiyun MICFIL_CTRL2_QSEL_MASK, MICFIL_MEDIUM_QUALITY);
421*4882a593Smuzhiyun if (ret) {
422*4882a593Smuzhiyun dev_err(dev, "failed to set quality mode bits, reg 0x%X\n",
423*4882a593Smuzhiyun REG_MICFIL_CTRL2);
424*4882a593Smuzhiyun return ret;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* set default gain to max_gain */
428*4882a593Smuzhiyun regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x77777777);
429*4882a593Smuzhiyun for (i = 0; i < 8; i++)
430*4882a593Smuzhiyun micfil->channel_gain[i] = 0xF;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun snd_soc_dai_init_dma_data(cpu_dai, NULL,
433*4882a593Smuzhiyun &micfil->dma_params_rx);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* FIFO Watermark Control - FIFOWMK*/
436*4882a593Smuzhiyun val = MICFIL_FIFO_CTRL_FIFOWMK(micfil->soc->fifo_depth) - 1;
437*4882a593Smuzhiyun ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL,
438*4882a593Smuzhiyun MICFIL_FIFO_CTRL_FIFOWMK_MASK,
439*4882a593Smuzhiyun val);
440*4882a593Smuzhiyun if (ret) {
441*4882a593Smuzhiyun dev_err(dev, "failed to set FIFOWMK\n");
442*4882a593Smuzhiyun return ret;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun snd_soc_dai_set_drvdata(cpu_dai, micfil);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun static struct snd_soc_dai_driver fsl_micfil_dai = {
451*4882a593Smuzhiyun .probe = fsl_micfil_dai_probe,
452*4882a593Smuzhiyun .capture = {
453*4882a593Smuzhiyun .stream_name = "CPU-Capture",
454*4882a593Smuzhiyun .channels_min = 1,
455*4882a593Smuzhiyun .channels_max = 8,
456*4882a593Smuzhiyun .rates = FSL_MICFIL_RATES,
457*4882a593Smuzhiyun .formats = FSL_MICFIL_FORMATS,
458*4882a593Smuzhiyun },
459*4882a593Smuzhiyun .ops = &fsl_micfil_dai_ops,
460*4882a593Smuzhiyun };
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun static const struct snd_soc_component_driver fsl_micfil_component = {
463*4882a593Smuzhiyun .name = "fsl-micfil-dai",
464*4882a593Smuzhiyun .controls = fsl_micfil_snd_controls,
465*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(fsl_micfil_snd_controls),
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun };
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* REGMAP */
470*4882a593Smuzhiyun static const struct reg_default fsl_micfil_reg_defaults[] = {
471*4882a593Smuzhiyun {REG_MICFIL_CTRL1, 0x00000000},
472*4882a593Smuzhiyun {REG_MICFIL_CTRL2, 0x00000000},
473*4882a593Smuzhiyun {REG_MICFIL_STAT, 0x00000000},
474*4882a593Smuzhiyun {REG_MICFIL_FIFO_CTRL, 0x00000007},
475*4882a593Smuzhiyun {REG_MICFIL_FIFO_STAT, 0x00000000},
476*4882a593Smuzhiyun {REG_MICFIL_DATACH0, 0x00000000},
477*4882a593Smuzhiyun {REG_MICFIL_DATACH1, 0x00000000},
478*4882a593Smuzhiyun {REG_MICFIL_DATACH2, 0x00000000},
479*4882a593Smuzhiyun {REG_MICFIL_DATACH3, 0x00000000},
480*4882a593Smuzhiyun {REG_MICFIL_DATACH4, 0x00000000},
481*4882a593Smuzhiyun {REG_MICFIL_DATACH5, 0x00000000},
482*4882a593Smuzhiyun {REG_MICFIL_DATACH6, 0x00000000},
483*4882a593Smuzhiyun {REG_MICFIL_DATACH7, 0x00000000},
484*4882a593Smuzhiyun {REG_MICFIL_DC_CTRL, 0x00000000},
485*4882a593Smuzhiyun {REG_MICFIL_OUT_CTRL, 0x00000000},
486*4882a593Smuzhiyun {REG_MICFIL_OUT_STAT, 0x00000000},
487*4882a593Smuzhiyun {REG_MICFIL_VAD0_CTRL1, 0x00000000},
488*4882a593Smuzhiyun {REG_MICFIL_VAD0_CTRL2, 0x000A0000},
489*4882a593Smuzhiyun {REG_MICFIL_VAD0_STAT, 0x00000000},
490*4882a593Smuzhiyun {REG_MICFIL_VAD0_SCONFIG, 0x00000000},
491*4882a593Smuzhiyun {REG_MICFIL_VAD0_NCONFIG, 0x80000000},
492*4882a593Smuzhiyun {REG_MICFIL_VAD0_NDATA, 0x00000000},
493*4882a593Smuzhiyun {REG_MICFIL_VAD0_ZCD, 0x00000004},
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
fsl_micfil_readable_reg(struct device * dev,unsigned int reg)496*4882a593Smuzhiyun static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun switch (reg) {
499*4882a593Smuzhiyun case REG_MICFIL_CTRL1:
500*4882a593Smuzhiyun case REG_MICFIL_CTRL2:
501*4882a593Smuzhiyun case REG_MICFIL_STAT:
502*4882a593Smuzhiyun case REG_MICFIL_FIFO_CTRL:
503*4882a593Smuzhiyun case REG_MICFIL_FIFO_STAT:
504*4882a593Smuzhiyun case REG_MICFIL_DATACH0:
505*4882a593Smuzhiyun case REG_MICFIL_DATACH1:
506*4882a593Smuzhiyun case REG_MICFIL_DATACH2:
507*4882a593Smuzhiyun case REG_MICFIL_DATACH3:
508*4882a593Smuzhiyun case REG_MICFIL_DATACH4:
509*4882a593Smuzhiyun case REG_MICFIL_DATACH5:
510*4882a593Smuzhiyun case REG_MICFIL_DATACH6:
511*4882a593Smuzhiyun case REG_MICFIL_DATACH7:
512*4882a593Smuzhiyun case REG_MICFIL_DC_CTRL:
513*4882a593Smuzhiyun case REG_MICFIL_OUT_CTRL:
514*4882a593Smuzhiyun case REG_MICFIL_OUT_STAT:
515*4882a593Smuzhiyun case REG_MICFIL_VAD0_CTRL1:
516*4882a593Smuzhiyun case REG_MICFIL_VAD0_CTRL2:
517*4882a593Smuzhiyun case REG_MICFIL_VAD0_STAT:
518*4882a593Smuzhiyun case REG_MICFIL_VAD0_SCONFIG:
519*4882a593Smuzhiyun case REG_MICFIL_VAD0_NCONFIG:
520*4882a593Smuzhiyun case REG_MICFIL_VAD0_NDATA:
521*4882a593Smuzhiyun case REG_MICFIL_VAD0_ZCD:
522*4882a593Smuzhiyun return true;
523*4882a593Smuzhiyun default:
524*4882a593Smuzhiyun return false;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
fsl_micfil_writeable_reg(struct device * dev,unsigned int reg)528*4882a593Smuzhiyun static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun switch (reg) {
531*4882a593Smuzhiyun case REG_MICFIL_CTRL1:
532*4882a593Smuzhiyun case REG_MICFIL_CTRL2:
533*4882a593Smuzhiyun case REG_MICFIL_STAT: /* Write 1 to Clear */
534*4882a593Smuzhiyun case REG_MICFIL_FIFO_CTRL:
535*4882a593Smuzhiyun case REG_MICFIL_FIFO_STAT: /* Write 1 to Clear */
536*4882a593Smuzhiyun case REG_MICFIL_DC_CTRL:
537*4882a593Smuzhiyun case REG_MICFIL_OUT_CTRL:
538*4882a593Smuzhiyun case REG_MICFIL_OUT_STAT: /* Write 1 to Clear */
539*4882a593Smuzhiyun case REG_MICFIL_VAD0_CTRL1:
540*4882a593Smuzhiyun case REG_MICFIL_VAD0_CTRL2:
541*4882a593Smuzhiyun case REG_MICFIL_VAD0_STAT: /* Write 1 to Clear */
542*4882a593Smuzhiyun case REG_MICFIL_VAD0_SCONFIG:
543*4882a593Smuzhiyun case REG_MICFIL_VAD0_NCONFIG:
544*4882a593Smuzhiyun case REG_MICFIL_VAD0_ZCD:
545*4882a593Smuzhiyun return true;
546*4882a593Smuzhiyun default:
547*4882a593Smuzhiyun return false;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
fsl_micfil_volatile_reg(struct device * dev,unsigned int reg)551*4882a593Smuzhiyun static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun switch (reg) {
554*4882a593Smuzhiyun case REG_MICFIL_STAT:
555*4882a593Smuzhiyun case REG_MICFIL_DATACH0:
556*4882a593Smuzhiyun case REG_MICFIL_DATACH1:
557*4882a593Smuzhiyun case REG_MICFIL_DATACH2:
558*4882a593Smuzhiyun case REG_MICFIL_DATACH3:
559*4882a593Smuzhiyun case REG_MICFIL_DATACH4:
560*4882a593Smuzhiyun case REG_MICFIL_DATACH5:
561*4882a593Smuzhiyun case REG_MICFIL_DATACH6:
562*4882a593Smuzhiyun case REG_MICFIL_DATACH7:
563*4882a593Smuzhiyun case REG_MICFIL_VAD0_STAT:
564*4882a593Smuzhiyun case REG_MICFIL_VAD0_NDATA:
565*4882a593Smuzhiyun return true;
566*4882a593Smuzhiyun default:
567*4882a593Smuzhiyun return false;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun static const struct regmap_config fsl_micfil_regmap_config = {
572*4882a593Smuzhiyun .reg_bits = 32,
573*4882a593Smuzhiyun .reg_stride = 4,
574*4882a593Smuzhiyun .val_bits = 32,
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun .max_register = REG_MICFIL_VAD0_ZCD,
577*4882a593Smuzhiyun .reg_defaults = fsl_micfil_reg_defaults,
578*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults),
579*4882a593Smuzhiyun .readable_reg = fsl_micfil_readable_reg,
580*4882a593Smuzhiyun .volatile_reg = fsl_micfil_volatile_reg,
581*4882a593Smuzhiyun .writeable_reg = fsl_micfil_writeable_reg,
582*4882a593Smuzhiyun .cache_type = REGCACHE_RBTREE,
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /* END OF REGMAP */
586*4882a593Smuzhiyun
micfil_isr(int irq,void * devid)587*4882a593Smuzhiyun static irqreturn_t micfil_isr(int irq, void *devid)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
590*4882a593Smuzhiyun struct platform_device *pdev = micfil->pdev;
591*4882a593Smuzhiyun u32 stat_reg;
592*4882a593Smuzhiyun u32 fifo_stat_reg;
593*4882a593Smuzhiyun u32 ctrl1_reg;
594*4882a593Smuzhiyun bool dma_enabled;
595*4882a593Smuzhiyun int i;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
598*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg);
599*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun dma_enabled = MICFIL_DMA_ENABLED(ctrl1_reg);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* Channel 0-7 Output Data Flags */
604*4882a593Smuzhiyun for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) {
605*4882a593Smuzhiyun if (stat_reg & MICFIL_STAT_CHXF_MASK(i))
606*4882a593Smuzhiyun dev_dbg(&pdev->dev,
607*4882a593Smuzhiyun "Data available in Data Channel %d\n", i);
608*4882a593Smuzhiyun /* if DMA is not enabled, field must be written with 1
609*4882a593Smuzhiyun * to clear
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun if (!dma_enabled)
612*4882a593Smuzhiyun regmap_write_bits(micfil->regmap,
613*4882a593Smuzhiyun REG_MICFIL_STAT,
614*4882a593Smuzhiyun MICFIL_STAT_CHXF_MASK(i),
615*4882a593Smuzhiyun 1);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun for (i = 0; i < MICFIL_FIFO_NUM; i++) {
619*4882a593Smuzhiyun if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER_MASK(i))
620*4882a593Smuzhiyun dev_dbg(&pdev->dev,
621*4882a593Smuzhiyun "FIFO Overflow Exception flag for channel %d\n",
622*4882a593Smuzhiyun i);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER_MASK(i))
625*4882a593Smuzhiyun dev_dbg(&pdev->dev,
626*4882a593Smuzhiyun "FIFO Underflow Exception flag for channel %d\n",
627*4882a593Smuzhiyun i);
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun return IRQ_HANDLED;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
micfil_err_isr(int irq,void * devid)633*4882a593Smuzhiyun static irqreturn_t micfil_err_isr(int irq, void *devid)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
636*4882a593Smuzhiyun struct platform_device *pdev = micfil->pdev;
637*4882a593Smuzhiyun u32 stat_reg;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun if (stat_reg & MICFIL_STAT_BSY_FIL_MASK)
642*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n");
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (stat_reg & MICFIL_STAT_FIR_RDY_MASK)
645*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n");
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun if (stat_reg & MICFIL_STAT_LOWFREQF_MASK) {
648*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n");
649*4882a593Smuzhiyun regmap_write_bits(micfil->regmap, REG_MICFIL_STAT,
650*4882a593Smuzhiyun MICFIL_STAT_LOWFREQF_MASK, 1);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun return IRQ_HANDLED;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun
fsl_micfil_probe(struct platform_device * pdev)656*4882a593Smuzhiyun static int fsl_micfil_probe(struct platform_device *pdev)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
659*4882a593Smuzhiyun const struct of_device_id *of_id;
660*4882a593Smuzhiyun struct fsl_micfil *micfil;
661*4882a593Smuzhiyun struct resource *res;
662*4882a593Smuzhiyun void __iomem *regs;
663*4882a593Smuzhiyun int ret, i;
664*4882a593Smuzhiyun unsigned long irqflag = 0;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL);
667*4882a593Smuzhiyun if (!micfil)
668*4882a593Smuzhiyun return -ENOMEM;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun micfil->pdev = pdev;
671*4882a593Smuzhiyun strncpy(micfil->name, np->name, sizeof(micfil->name) - 1);
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun of_id = of_match_device(fsl_micfil_dt_ids, &pdev->dev);
674*4882a593Smuzhiyun if (!of_id || !of_id->data)
675*4882a593Smuzhiyun return -EINVAL;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun micfil->soc = of_id->data;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* ipg_clk is used to control the registers
680*4882a593Smuzhiyun * ipg_clk_app is used to operate the filter
681*4882a593Smuzhiyun */
682*4882a593Smuzhiyun micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app");
683*4882a593Smuzhiyun if (IS_ERR(micfil->mclk)) {
684*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get core clock: %ld\n",
685*4882a593Smuzhiyun PTR_ERR(micfil->mclk));
686*4882a593Smuzhiyun return PTR_ERR(micfil->mclk);
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* init regmap */
690*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
691*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, res);
692*4882a593Smuzhiyun if (IS_ERR(regs))
693*4882a593Smuzhiyun return PTR_ERR(regs);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun micfil->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
696*4882a593Smuzhiyun "ipg_clk",
697*4882a593Smuzhiyun regs,
698*4882a593Smuzhiyun &fsl_micfil_regmap_config);
699*4882a593Smuzhiyun if (IS_ERR(micfil->regmap)) {
700*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n",
701*4882a593Smuzhiyun PTR_ERR(micfil->regmap));
702*4882a593Smuzhiyun return PTR_ERR(micfil->regmap);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun /* dataline mask for RX */
706*4882a593Smuzhiyun ret = of_property_read_u32_index(np,
707*4882a593Smuzhiyun "fsl,dataline",
708*4882a593Smuzhiyun 0,
709*4882a593Smuzhiyun &micfil->dataline);
710*4882a593Smuzhiyun if (ret)
711*4882a593Smuzhiyun micfil->dataline = 1;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (micfil->dataline & ~micfil->soc->dataline) {
714*4882a593Smuzhiyun dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n",
715*4882a593Smuzhiyun micfil->soc->dataline);
716*4882a593Smuzhiyun return -EINVAL;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /* get IRQs */
720*4882a593Smuzhiyun for (i = 0; i < MICFIL_IRQ_LINES; i++) {
721*4882a593Smuzhiyun micfil->irq[i] = platform_get_irq(pdev, i);
722*4882a593Smuzhiyun dev_err(&pdev->dev, "GET IRQ: %d\n", micfil->irq[i]);
723*4882a593Smuzhiyun if (micfil->irq[i] < 0)
724*4882a593Smuzhiyun return micfil->irq[i];
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (of_property_read_bool(np, "fsl,shared-interrupt"))
728*4882a593Smuzhiyun irqflag = IRQF_SHARED;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* Digital Microphone interface interrupt */
731*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, micfil->irq[0],
732*4882a593Smuzhiyun micfil_isr, irqflag,
733*4882a593Smuzhiyun micfil->name, micfil);
734*4882a593Smuzhiyun if (ret) {
735*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to claim mic interface irq %u\n",
736*4882a593Smuzhiyun micfil->irq[0]);
737*4882a593Smuzhiyun return ret;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Digital Microphone interface error interrupt */
741*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, micfil->irq[1],
742*4882a593Smuzhiyun micfil_err_isr, irqflag,
743*4882a593Smuzhiyun micfil->name, micfil);
744*4882a593Smuzhiyun if (ret) {
745*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n",
746*4882a593Smuzhiyun micfil->irq[1]);
747*4882a593Smuzhiyun return ret;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun micfil->dma_params_rx.chan_name = "rx";
751*4882a593Smuzhiyun micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0;
752*4882a593Smuzhiyun micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun platform_set_drvdata(pdev, micfil);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component,
760*4882a593Smuzhiyun &fsl_micfil_dai, 1);
761*4882a593Smuzhiyun if (ret) {
762*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register component %s\n",
763*4882a593Smuzhiyun fsl_micfil_component.name);
764*4882a593Smuzhiyun return ret;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
768*4882a593Smuzhiyun if (ret)
769*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to pcm register\n");
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun return ret;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
fsl_micfil_runtime_suspend(struct device * dev)774*4882a593Smuzhiyun static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev)
775*4882a593Smuzhiyun {
776*4882a593Smuzhiyun struct fsl_micfil *micfil = dev_get_drvdata(dev);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun regcache_cache_only(micfil->regmap, true);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun clk_disable_unprepare(micfil->mclk);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun return 0;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
fsl_micfil_runtime_resume(struct device * dev)785*4882a593Smuzhiyun static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun struct fsl_micfil *micfil = dev_get_drvdata(dev);
788*4882a593Smuzhiyun int ret;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun ret = clk_prepare_enable(micfil->mclk);
791*4882a593Smuzhiyun if (ret < 0)
792*4882a593Smuzhiyun return ret;
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun regcache_cache_only(micfil->regmap, false);
795*4882a593Smuzhiyun regcache_mark_dirty(micfil->regmap);
796*4882a593Smuzhiyun regcache_sync(micfil->regmap);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun return 0;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
fsl_micfil_suspend(struct device * dev)801*4882a593Smuzhiyun static int __maybe_unused fsl_micfil_suspend(struct device *dev)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun pm_runtime_force_suspend(dev);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
fsl_micfil_resume(struct device * dev)808*4882a593Smuzhiyun static int __maybe_unused fsl_micfil_resume(struct device *dev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun pm_runtime_force_resume(dev);
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun return 0;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun static const struct dev_pm_ops fsl_micfil_pm_ops = {
816*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend,
817*4882a593Smuzhiyun fsl_micfil_runtime_resume,
818*4882a593Smuzhiyun NULL)
819*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend,
820*4882a593Smuzhiyun fsl_micfil_resume)
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun static struct platform_driver fsl_micfil_driver = {
824*4882a593Smuzhiyun .probe = fsl_micfil_probe,
825*4882a593Smuzhiyun .driver = {
826*4882a593Smuzhiyun .name = "fsl-micfil-dai",
827*4882a593Smuzhiyun .pm = &fsl_micfil_pm_ops,
828*4882a593Smuzhiyun .of_match_table = fsl_micfil_dt_ids,
829*4882a593Smuzhiyun },
830*4882a593Smuzhiyun };
831*4882a593Smuzhiyun module_platform_driver(fsl_micfil_driver);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>");
834*4882a593Smuzhiyun MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver");
835*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
836