1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2014 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/dmaengine.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_irq.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <linux/pm_runtime.h>
13*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
14*4882a593Smuzhiyun #include <sound/pcm_params.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "fsl_esai.h"
17*4882a593Smuzhiyun #include "imx-pcm.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define FSL_ESAI_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
20*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE | \
21*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S20_3LE | \
22*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_LE)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun * struct fsl_esai_soc_data - soc specific data
26*4882a593Smuzhiyun * @imx: for imx platform
27*4882a593Smuzhiyun * @reset_at_xrun: flags for enable reset operaton
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun struct fsl_esai_soc_data {
30*4882a593Smuzhiyun bool imx;
31*4882a593Smuzhiyun bool reset_at_xrun;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /**
35*4882a593Smuzhiyun * struct fsl_esai - ESAI private data
36*4882a593Smuzhiyun * @dma_params_rx: DMA parameters for receive channel
37*4882a593Smuzhiyun * @dma_params_tx: DMA parameters for transmit channel
38*4882a593Smuzhiyun * @pdev: platform device pointer
39*4882a593Smuzhiyun * @regmap: regmap handler
40*4882a593Smuzhiyun * @coreclk: clock source to access register
41*4882a593Smuzhiyun * @extalclk: esai clock source to derive HCK, SCK and FS
42*4882a593Smuzhiyun * @fsysclk: system clock source to derive HCK, SCK and FS
43*4882a593Smuzhiyun * @spbaclk: SPBA clock (optional, depending on SoC design)
44*4882a593Smuzhiyun * @work: work to handle the reset operation
45*4882a593Smuzhiyun * @soc: soc specific data
46*4882a593Smuzhiyun * @lock: spin lock between hw_reset() and trigger()
47*4882a593Smuzhiyun * @fifo_depth: depth of tx/rx FIFO
48*4882a593Smuzhiyun * @slot_width: width of each DAI slot
49*4882a593Smuzhiyun * @slots: number of slots
50*4882a593Smuzhiyun * @tx_mask: slot mask for TX
51*4882a593Smuzhiyun * @rx_mask: slot mask for RX
52*4882a593Smuzhiyun * @channels: channel num for tx or rx
53*4882a593Smuzhiyun * @hck_rate: clock rate of desired HCKx clock
54*4882a593Smuzhiyun * @sck_rate: clock rate of desired SCKx clock
55*4882a593Smuzhiyun * @hck_dir: the direction of HCKx pads
56*4882a593Smuzhiyun * @sck_div: if using PSR/PM dividers for SCKx clock
57*4882a593Smuzhiyun * @slave_mode: if fully using DAI slave mode
58*4882a593Smuzhiyun * @synchronous: if using tx/rx synchronous mode
59*4882a593Smuzhiyun * @name: driver name
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun struct fsl_esai {
62*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_rx;
63*4882a593Smuzhiyun struct snd_dmaengine_dai_dma_data dma_params_tx;
64*4882a593Smuzhiyun struct platform_device *pdev;
65*4882a593Smuzhiyun struct regmap *regmap;
66*4882a593Smuzhiyun struct clk *coreclk;
67*4882a593Smuzhiyun struct clk *extalclk;
68*4882a593Smuzhiyun struct clk *fsysclk;
69*4882a593Smuzhiyun struct clk *spbaclk;
70*4882a593Smuzhiyun struct work_struct work;
71*4882a593Smuzhiyun const struct fsl_esai_soc_data *soc;
72*4882a593Smuzhiyun spinlock_t lock; /* Protect hw_reset and trigger */
73*4882a593Smuzhiyun u32 fifo_depth;
74*4882a593Smuzhiyun u32 slot_width;
75*4882a593Smuzhiyun u32 slots;
76*4882a593Smuzhiyun u32 tx_mask;
77*4882a593Smuzhiyun u32 rx_mask;
78*4882a593Smuzhiyun u32 channels[2];
79*4882a593Smuzhiyun u32 hck_rate[2];
80*4882a593Smuzhiyun u32 sck_rate[2];
81*4882a593Smuzhiyun bool hck_dir[2];
82*4882a593Smuzhiyun bool sck_div[2];
83*4882a593Smuzhiyun bool slave_mode;
84*4882a593Smuzhiyun bool synchronous;
85*4882a593Smuzhiyun char name[32];
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static struct fsl_esai_soc_data fsl_esai_vf610 = {
89*4882a593Smuzhiyun .imx = false,
90*4882a593Smuzhiyun .reset_at_xrun = true,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static struct fsl_esai_soc_data fsl_esai_imx35 = {
94*4882a593Smuzhiyun .imx = true,
95*4882a593Smuzhiyun .reset_at_xrun = true,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun static struct fsl_esai_soc_data fsl_esai_imx6ull = {
99*4882a593Smuzhiyun .imx = true,
100*4882a593Smuzhiyun .reset_at_xrun = false,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
esai_isr(int irq,void * devid)103*4882a593Smuzhiyun static irqreturn_t esai_isr(int irq, void *devid)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct fsl_esai *esai_priv = (struct fsl_esai *)devid;
106*4882a593Smuzhiyun struct platform_device *pdev = esai_priv->pdev;
107*4882a593Smuzhiyun u32 esr;
108*4882a593Smuzhiyun u32 saisr;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr);
111*4882a593Smuzhiyun regmap_read(esai_priv->regmap, REG_ESAI_SAISR, &saisr);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if ((saisr & (ESAI_SAISR_TUE | ESAI_SAISR_ROE)) &&
114*4882a593Smuzhiyun esai_priv->soc->reset_at_xrun) {
115*4882a593Smuzhiyun dev_dbg(&pdev->dev, "reset module for xrun\n");
116*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
117*4882a593Smuzhiyun ESAI_xCR_xEIE_MASK, 0);
118*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
119*4882a593Smuzhiyun ESAI_xCR_xEIE_MASK, 0);
120*4882a593Smuzhiyun schedule_work(&esai_priv->work);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (esr & ESAI_ESR_TINIT_MASK)
124*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Transmission Initialized\n");
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (esr & ESAI_ESR_RFF_MASK)
127*4882a593Smuzhiyun dev_warn(&pdev->dev, "isr: Receiving overrun\n");
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun if (esr & ESAI_ESR_TFE_MASK)
130*4882a593Smuzhiyun dev_warn(&pdev->dev, "isr: Transmission underrun\n");
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (esr & ESAI_ESR_TLS_MASK)
133*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (esr & ESAI_ESR_TDE_MASK)
136*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Transmission data exception\n");
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (esr & ESAI_ESR_TED_MASK)
139*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Transmitting even slots\n");
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if (esr & ESAI_ESR_TD_MASK)
142*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Transmitting data\n");
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (esr & ESAI_ESR_RLS_MASK)
145*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Just received the last slot\n");
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (esr & ESAI_ESR_RDE_MASK)
148*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Receiving data exception\n");
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (esr & ESAI_ESR_RED_MASK)
151*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Receiving even slots\n");
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (esr & ESAI_ESR_RD_MASK)
154*4882a593Smuzhiyun dev_dbg(&pdev->dev, "isr: Receiving data\n");
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return IRQ_HANDLED;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /**
160*4882a593Smuzhiyun * fsl_esai_divisor_cal - This function is used to calculate the
161*4882a593Smuzhiyun * divisors of psr, pm, fp and it is supposed to be called in
162*4882a593Smuzhiyun * set_dai_sysclk() and set_bclk().
163*4882a593Smuzhiyun *
164*4882a593Smuzhiyun * @dai: pointer to DAI
165*4882a593Smuzhiyun * @tx: current setting is for playback or capture
166*4882a593Smuzhiyun * @ratio: desired overall ratio for the paticipating dividers
167*4882a593Smuzhiyun * @usefp: for HCK setting, there is no need to set fp divider
168*4882a593Smuzhiyun * @fp: bypass other dividers by setting fp directly if fp != 0
169*4882a593Smuzhiyun */
fsl_esai_divisor_cal(struct snd_soc_dai * dai,bool tx,u32 ratio,bool usefp,u32 fp)170*4882a593Smuzhiyun static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio,
171*4882a593Smuzhiyun bool usefp, u32 fp)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
174*4882a593Smuzhiyun u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun maxfp = usefp ? 16 : 1;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun if (usefp && fp)
179*4882a593Smuzhiyun goto out_fp;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) {
182*4882a593Smuzhiyun dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n",
183*4882a593Smuzhiyun 2 * 8 * 256 * maxfp);
184*4882a593Smuzhiyun return -EINVAL;
185*4882a593Smuzhiyun } else if (ratio % 2) {
186*4882a593Smuzhiyun dev_err(dai->dev, "the raio must be even if using upper divider\n");
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun ratio /= 2;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Do not loop-search if PM (1 ~ 256) alone can serve the ratio */
195*4882a593Smuzhiyun if (ratio <= 256) {
196*4882a593Smuzhiyun pm = ratio;
197*4882a593Smuzhiyun fp = 1;
198*4882a593Smuzhiyun goto out;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Set the max fluctuation -- 0.1% of the max devisor */
202*4882a593Smuzhiyun savesub = (psr ? 1 : 8) * 256 * maxfp / 1000;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Find the best value for PM */
205*4882a593Smuzhiyun for (i = 1; i <= 256; i++) {
206*4882a593Smuzhiyun for (j = 1; j <= maxfp; j++) {
207*4882a593Smuzhiyun /* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */
208*4882a593Smuzhiyun prod = (psr ? 1 : 8) * i * j;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (prod == ratio)
211*4882a593Smuzhiyun sub = 0;
212*4882a593Smuzhiyun else if (prod / ratio == 1)
213*4882a593Smuzhiyun sub = prod - ratio;
214*4882a593Smuzhiyun else if (ratio / prod == 1)
215*4882a593Smuzhiyun sub = ratio - prod;
216*4882a593Smuzhiyun else
217*4882a593Smuzhiyun continue;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Calculate the fraction */
220*4882a593Smuzhiyun sub = sub * 1000 / ratio;
221*4882a593Smuzhiyun if (sub < savesub) {
222*4882a593Smuzhiyun savesub = sub;
223*4882a593Smuzhiyun pm = i;
224*4882a593Smuzhiyun fp = j;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* We are lucky */
228*4882a593Smuzhiyun if (savesub == 0)
229*4882a593Smuzhiyun goto out;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (pm == 999) {
234*4882a593Smuzhiyun dev_err(dai->dev, "failed to calculate proper divisors\n");
235*4882a593Smuzhiyun return -EINVAL;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun out:
239*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
240*4882a593Smuzhiyun ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK,
241*4882a593Smuzhiyun psr | ESAI_xCCR_xPM(pm));
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun out_fp:
244*4882a593Smuzhiyun /* Bypass fp if not being required */
245*4882a593Smuzhiyun if (maxfp <= 1)
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
249*4882a593Smuzhiyun ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp));
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /**
255*4882a593Smuzhiyun * fsl_esai_set_dai_sysclk - configure the clock frequency of MCLK (HCKT/HCKR)
256*4882a593Smuzhiyun * @dai: pointer to DAI
257*4882a593Smuzhiyun * @clk_id: The clock source of HCKT/HCKR
258*4882a593Smuzhiyun * (Input from outside; output from inside, FSYS or EXTAL)
259*4882a593Smuzhiyun * @freq: The required clock rate of HCKT/HCKR
260*4882a593Smuzhiyun * @dir: The clock direction of HCKT/HCKR
261*4882a593Smuzhiyun *
262*4882a593Smuzhiyun * Note: If the direction is input, we do not care about clk_id.
263*4882a593Smuzhiyun */
fsl_esai_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)264*4882a593Smuzhiyun static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
265*4882a593Smuzhiyun unsigned int freq, int dir)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
268*4882a593Smuzhiyun struct clk *clksrc = esai_priv->extalclk;
269*4882a593Smuzhiyun bool tx = (clk_id <= ESAI_HCKT_EXTAL || esai_priv->synchronous);
270*4882a593Smuzhiyun bool in = dir == SND_SOC_CLOCK_IN;
271*4882a593Smuzhiyun u32 ratio, ecr = 0;
272*4882a593Smuzhiyun unsigned long clk_rate;
273*4882a593Smuzhiyun int ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (freq == 0) {
276*4882a593Smuzhiyun dev_err(dai->dev, "%sput freq of HCK%c should not be 0Hz\n",
277*4882a593Smuzhiyun in ? "in" : "out", tx ? 'T' : 'R');
278*4882a593Smuzhiyun return -EINVAL;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* Bypass divider settings if the requirement doesn't change */
282*4882a593Smuzhiyun if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx])
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun /* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */
286*4882a593Smuzhiyun esai_priv->sck_div[tx] = true;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Set the direction of HCKT/HCKR pins */
289*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
290*4882a593Smuzhiyun ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (in)
293*4882a593Smuzhiyun goto out;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun switch (clk_id) {
296*4882a593Smuzhiyun case ESAI_HCKT_FSYS:
297*4882a593Smuzhiyun case ESAI_HCKR_FSYS:
298*4882a593Smuzhiyun clksrc = esai_priv->fsysclk;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun case ESAI_HCKT_EXTAL:
301*4882a593Smuzhiyun ecr |= ESAI_ECR_ETI;
302*4882a593Smuzhiyun break;
303*4882a593Smuzhiyun case ESAI_HCKR_EXTAL:
304*4882a593Smuzhiyun ecr |= esai_priv->synchronous ? ESAI_ECR_ETI : ESAI_ECR_ERI;
305*4882a593Smuzhiyun break;
306*4882a593Smuzhiyun default:
307*4882a593Smuzhiyun return -EINVAL;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (IS_ERR(clksrc)) {
311*4882a593Smuzhiyun dev_err(dai->dev, "no assigned %s clock\n",
312*4882a593Smuzhiyun clk_id % 2 ? "extal" : "fsys");
313*4882a593Smuzhiyun return PTR_ERR(clksrc);
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun clk_rate = clk_get_rate(clksrc);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun ratio = clk_rate / freq;
318*4882a593Smuzhiyun if (ratio * freq > clk_rate)
319*4882a593Smuzhiyun ret = ratio * freq - clk_rate;
320*4882a593Smuzhiyun else if (ratio * freq < clk_rate)
321*4882a593Smuzhiyun ret = clk_rate - ratio * freq;
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun ret = 0;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Block if clock source can not be divided into the required rate */
326*4882a593Smuzhiyun if (ret != 0 && clk_rate / ret < 1000) {
327*4882a593Smuzhiyun dev_err(dai->dev, "failed to derive required HCK%c rate\n",
328*4882a593Smuzhiyun tx ? 'T' : 'R');
329*4882a593Smuzhiyun return -EINVAL;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Only EXTAL source can be output directly without using PSR and PM */
333*4882a593Smuzhiyun if (ratio == 1 && clksrc == esai_priv->extalclk) {
334*4882a593Smuzhiyun /* Bypass all the dividers if not being needed */
335*4882a593Smuzhiyun ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO;
336*4882a593Smuzhiyun goto out;
337*4882a593Smuzhiyun } else if (ratio < 2) {
338*4882a593Smuzhiyun /* The ratio should be no less than 2 if using other sources */
339*4882a593Smuzhiyun dev_err(dai->dev, "failed to derive required HCK%c rate\n",
340*4882a593Smuzhiyun tx ? 'T' : 'R');
341*4882a593Smuzhiyun return -EINVAL;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0);
345*4882a593Smuzhiyun if (ret)
346*4882a593Smuzhiyun return ret;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun esai_priv->sck_div[tx] = false;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun out:
351*4882a593Smuzhiyun esai_priv->hck_dir[tx] = dir;
352*4882a593Smuzhiyun esai_priv->hck_rate[tx] = freq;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
355*4882a593Smuzhiyun tx ? ESAI_ECR_ETI | ESAI_ECR_ETO :
356*4882a593Smuzhiyun ESAI_ECR_ERI | ESAI_ECR_ERO, ecr);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /**
362*4882a593Smuzhiyun * fsl_esai_set_bclk - configure the related dividers according to the bclk rate
363*4882a593Smuzhiyun * @dai: pointer to DAI
364*4882a593Smuzhiyun * @tx: direction boolean
365*4882a593Smuzhiyun * @freq: bclk freq
366*4882a593Smuzhiyun */
fsl_esai_set_bclk(struct snd_soc_dai * dai,bool tx,u32 freq)367*4882a593Smuzhiyun static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
370*4882a593Smuzhiyun u32 hck_rate = esai_priv->hck_rate[tx];
371*4882a593Smuzhiyun u32 sub, ratio = hck_rate / freq;
372*4882a593Smuzhiyun int ret;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Don't apply for fully slave mode or unchanged bclk */
375*4882a593Smuzhiyun if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq)
376*4882a593Smuzhiyun return 0;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (ratio * freq > hck_rate)
379*4882a593Smuzhiyun sub = ratio * freq - hck_rate;
380*4882a593Smuzhiyun else if (ratio * freq < hck_rate)
381*4882a593Smuzhiyun sub = hck_rate - ratio * freq;
382*4882a593Smuzhiyun else
383*4882a593Smuzhiyun sub = 0;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun /* Block if clock source can not be divided into the required rate */
386*4882a593Smuzhiyun if (sub != 0 && hck_rate / sub < 1000) {
387*4882a593Smuzhiyun dev_err(dai->dev, "failed to derive required SCK%c rate\n",
388*4882a593Smuzhiyun tx ? 'T' : 'R');
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /* The ratio should be contented by FP alone if bypassing PM and PSR */
393*4882a593Smuzhiyun if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) {
394*4882a593Smuzhiyun dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n");
395*4882a593Smuzhiyun return -EINVAL;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = fsl_esai_divisor_cal(dai, tx, ratio, true,
399*4882a593Smuzhiyun esai_priv->sck_div[tx] ? 0 : ratio);
400*4882a593Smuzhiyun if (ret)
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* Save current bclk rate */
404*4882a593Smuzhiyun esai_priv->sck_rate[tx] = freq;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
fsl_esai_set_dai_tdm_slot(struct snd_soc_dai * dai,u32 tx_mask,u32 rx_mask,int slots,int slot_width)409*4882a593Smuzhiyun static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
410*4882a593Smuzhiyun u32 rx_mask, int slots, int slot_width)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
415*4882a593Smuzhiyun ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
418*4882a593Smuzhiyun ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun esai_priv->slot_width = slot_width;
421*4882a593Smuzhiyun esai_priv->slots = slots;
422*4882a593Smuzhiyun esai_priv->tx_mask = tx_mask;
423*4882a593Smuzhiyun esai_priv->rx_mask = rx_mask;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
fsl_esai_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)428*4882a593Smuzhiyun static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
431*4882a593Smuzhiyun u32 xcr = 0, xccr = 0, mask;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* DAI mode */
434*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
435*4882a593Smuzhiyun case SND_SOC_DAIFMT_I2S:
436*4882a593Smuzhiyun /* Data on rising edge of bclk, frame low, 1clk before data */
437*4882a593Smuzhiyun xcr |= ESAI_xCR_xFSR;
438*4882a593Smuzhiyun xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
439*4882a593Smuzhiyun break;
440*4882a593Smuzhiyun case SND_SOC_DAIFMT_LEFT_J:
441*4882a593Smuzhiyun /* Data on rising edge of bclk, frame high */
442*4882a593Smuzhiyun xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
443*4882a593Smuzhiyun break;
444*4882a593Smuzhiyun case SND_SOC_DAIFMT_RIGHT_J:
445*4882a593Smuzhiyun /* Data on rising edge of bclk, frame high, right aligned */
446*4882a593Smuzhiyun xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
447*4882a593Smuzhiyun xcr |= ESAI_xCR_xWA;
448*4882a593Smuzhiyun break;
449*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_A:
450*4882a593Smuzhiyun /* Data on rising edge of bclk, frame high, 1clk before data */
451*4882a593Smuzhiyun xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR;
452*4882a593Smuzhiyun xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
453*4882a593Smuzhiyun break;
454*4882a593Smuzhiyun case SND_SOC_DAIFMT_DSP_B:
455*4882a593Smuzhiyun /* Data on rising edge of bclk, frame high */
456*4882a593Smuzhiyun xcr |= ESAI_xCR_xFSL;
457*4882a593Smuzhiyun xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
458*4882a593Smuzhiyun break;
459*4882a593Smuzhiyun default:
460*4882a593Smuzhiyun return -EINVAL;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* DAI clock inversion */
464*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
465*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_NF:
466*4882a593Smuzhiyun /* Nothing to do for both normal cases */
467*4882a593Smuzhiyun break;
468*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_NF:
469*4882a593Smuzhiyun /* Invert bit clock */
470*4882a593Smuzhiyun xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
471*4882a593Smuzhiyun break;
472*4882a593Smuzhiyun case SND_SOC_DAIFMT_NB_IF:
473*4882a593Smuzhiyun /* Invert frame clock */
474*4882a593Smuzhiyun xccr ^= ESAI_xCCR_xFSP;
475*4882a593Smuzhiyun break;
476*4882a593Smuzhiyun case SND_SOC_DAIFMT_IB_IF:
477*4882a593Smuzhiyun /* Invert both clocks */
478*4882a593Smuzhiyun xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP;
479*4882a593Smuzhiyun break;
480*4882a593Smuzhiyun default:
481*4882a593Smuzhiyun return -EINVAL;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun esai_priv->slave_mode = false;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* DAI clock master masks */
487*4882a593Smuzhiyun switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
488*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFM:
489*4882a593Smuzhiyun esai_priv->slave_mode = true;
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFM:
492*4882a593Smuzhiyun xccr |= ESAI_xCCR_xCKD;
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBM_CFS:
495*4882a593Smuzhiyun xccr |= ESAI_xCCR_xFSD;
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun case SND_SOC_DAIFMT_CBS_CFS:
498*4882a593Smuzhiyun xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun default:
501*4882a593Smuzhiyun return -EINVAL;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR | ESAI_xCR_xWA;
505*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr);
506*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP |
509*4882a593Smuzhiyun ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
510*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr);
511*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
fsl_esai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)516*4882a593Smuzhiyun static int fsl_esai_startup(struct snd_pcm_substream *substream,
517*4882a593Smuzhiyun struct snd_soc_dai *dai)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (!snd_soc_dai_active(dai)) {
522*4882a593Smuzhiyun /* Set synchronous mode */
523*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR,
524*4882a593Smuzhiyun ESAI_SAICR_SYNC, esai_priv->synchronous ?
525*4882a593Smuzhiyun ESAI_SAICR_SYNC : 0);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun /* Set slots count */
528*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
529*4882a593Smuzhiyun ESAI_xCCR_xDC_MASK,
530*4882a593Smuzhiyun ESAI_xCCR_xDC(esai_priv->slots));
531*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
532*4882a593Smuzhiyun ESAI_xCCR_xDC_MASK,
533*4882a593Smuzhiyun ESAI_xCCR_xDC(esai_priv->slots));
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun
fsl_esai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)540*4882a593Smuzhiyun static int fsl_esai_hw_params(struct snd_pcm_substream *substream,
541*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
542*4882a593Smuzhiyun struct snd_soc_dai *dai)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
545*4882a593Smuzhiyun bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
546*4882a593Smuzhiyun u32 width = params_width(params);
547*4882a593Smuzhiyun u32 channels = params_channels(params);
548*4882a593Smuzhiyun u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
549*4882a593Smuzhiyun u32 slot_width = width;
550*4882a593Smuzhiyun u32 bclk, mask, val;
551*4882a593Smuzhiyun int ret;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Override slot_width if being specifically set */
554*4882a593Smuzhiyun if (esai_priv->slot_width)
555*4882a593Smuzhiyun slot_width = esai_priv->slot_width;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun bclk = params_rate(params) * slot_width * esai_priv->slots;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun ret = fsl_esai_set_bclk(dai, esai_priv->synchronous || tx, bclk);
560*4882a593Smuzhiyun if (ret)
561*4882a593Smuzhiyun return ret;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun mask = ESAI_xCR_xSWS_MASK;
564*4882a593Smuzhiyun val = ESAI_xCR_xSWS(slot_width, width);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val);
567*4882a593Smuzhiyun /* Recording in synchronous mode needs to set TCR also */
568*4882a593Smuzhiyun if (!tx && esai_priv->synchronous)
569*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, val);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* Use Normal mode to support monaural audio */
572*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
573*4882a593Smuzhiyun ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ?
574*4882a593Smuzhiyun ESAI_xCR_xMOD_NETWORK : 0);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
577*4882a593Smuzhiyun ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK |
580*4882a593Smuzhiyun (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK);
581*4882a593Smuzhiyun val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) |
582*4882a593Smuzhiyun (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins));
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun if (tx)
587*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
588*4882a593Smuzhiyun ESAI_xCR_PADC, ESAI_xCR_PADC);
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */
591*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
592*4882a593Smuzhiyun ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
593*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
594*4882a593Smuzhiyun ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
595*4882a593Smuzhiyun return 0;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
fsl_esai_hw_init(struct fsl_esai * esai_priv)598*4882a593Smuzhiyun static int fsl_esai_hw_init(struct fsl_esai *esai_priv)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun struct platform_device *pdev = esai_priv->pdev;
601*4882a593Smuzhiyun int ret;
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /* Reset ESAI unit */
604*4882a593Smuzhiyun ret = regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
605*4882a593Smuzhiyun ESAI_ECR_ESAIEN_MASK | ESAI_ECR_ERST_MASK,
606*4882a593Smuzhiyun ESAI_ECR_ESAIEN | ESAI_ECR_ERST);
607*4882a593Smuzhiyun if (ret) {
608*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret);
609*4882a593Smuzhiyun return ret;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /*
613*4882a593Smuzhiyun * We need to enable ESAI so as to access some of its registers.
614*4882a593Smuzhiyun * Otherwise, we would fail to dump regmap from user space.
615*4882a593Smuzhiyun */
616*4882a593Smuzhiyun ret = regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
617*4882a593Smuzhiyun ESAI_ECR_ESAIEN_MASK | ESAI_ECR_ERST_MASK,
618*4882a593Smuzhiyun ESAI_ECR_ESAIEN);
619*4882a593Smuzhiyun if (ret) {
620*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret);
621*4882a593Smuzhiyun return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
625*4882a593Smuzhiyun ESAI_PRRC_PDC_MASK, 0);
626*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
627*4882a593Smuzhiyun ESAI_PCRC_PC_MASK, 0);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun return 0;
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
fsl_esai_register_restore(struct fsl_esai * esai_priv)632*4882a593Smuzhiyun static int fsl_esai_register_restore(struct fsl_esai *esai_priv)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun int ret;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun /* FIFO reset for safety */
637*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TFCR,
638*4882a593Smuzhiyun ESAI_xFCR_xFR, ESAI_xFCR_xFR);
639*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RFCR,
640*4882a593Smuzhiyun ESAI_xFCR_xFR, ESAI_xFCR_xFR);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun regcache_mark_dirty(esai_priv->regmap);
643*4882a593Smuzhiyun ret = regcache_sync(esai_priv->regmap);
644*4882a593Smuzhiyun if (ret)
645*4882a593Smuzhiyun return ret;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* FIFO reset done */
648*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TFCR, ESAI_xFCR_xFR, 0);
649*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RFCR, ESAI_xFCR_xFR, 0);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun return 0;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
fsl_esai_trigger_start(struct fsl_esai * esai_priv,bool tx)654*4882a593Smuzhiyun static void fsl_esai_trigger_start(struct fsl_esai *esai_priv, bool tx)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun u8 i, channels = esai_priv->channels[tx];
657*4882a593Smuzhiyun u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
658*4882a593Smuzhiyun u32 mask;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
661*4882a593Smuzhiyun ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun /* Write initial words reqiured by ESAI as normal procedure */
664*4882a593Smuzhiyun for (i = 0; tx && i < channels; i++)
665*4882a593Smuzhiyun regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun /*
668*4882a593Smuzhiyun * When set the TE/RE in the end of enablement flow, there
669*4882a593Smuzhiyun * will be channel swap issue for multi data line case.
670*4882a593Smuzhiyun * In order to workaround this issue, we switch the bit
671*4882a593Smuzhiyun * enablement sequence to below sequence
672*4882a593Smuzhiyun * 1) clear the xSMB & xSMA: which is done in probe and
673*4882a593Smuzhiyun * stop state.
674*4882a593Smuzhiyun * 2) set TE/RE
675*4882a593Smuzhiyun * 3) set xSMB
676*4882a593Smuzhiyun * 4) set xSMA: xSMA is the last one in this flow, which
677*4882a593Smuzhiyun * will trigger esai to start.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
680*4882a593Smuzhiyun tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK,
681*4882a593Smuzhiyun tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins));
682*4882a593Smuzhiyun mask = tx ? esai_priv->tx_mask : esai_priv->rx_mask;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx),
685*4882a593Smuzhiyun ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(mask));
686*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx),
687*4882a593Smuzhiyun ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(mask));
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun /* Enable Exception interrupt */
690*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
691*4882a593Smuzhiyun ESAI_xCR_xEIE_MASK, ESAI_xCR_xEIE);
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
fsl_esai_trigger_stop(struct fsl_esai * esai_priv,bool tx)694*4882a593Smuzhiyun static void fsl_esai_trigger_stop(struct fsl_esai *esai_priv, bool tx)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
697*4882a593Smuzhiyun ESAI_xCR_xEIE_MASK, 0);
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
700*4882a593Smuzhiyun tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0);
701*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx),
702*4882a593Smuzhiyun ESAI_xSMA_xS_MASK, 0);
703*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx),
704*4882a593Smuzhiyun ESAI_xSMB_xS_MASK, 0);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Disable and reset FIFO */
707*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
708*4882a593Smuzhiyun ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR);
709*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
710*4882a593Smuzhiyun ESAI_xFCR_xFR, 0);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
fsl_esai_hw_reset(struct work_struct * work)713*4882a593Smuzhiyun static void fsl_esai_hw_reset(struct work_struct *work)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun struct fsl_esai *esai_priv = container_of(work, struct fsl_esai, work);
716*4882a593Smuzhiyun bool tx = true, rx = false, enabled[2];
717*4882a593Smuzhiyun unsigned long lock_flags;
718*4882a593Smuzhiyun u32 tfcr, rfcr;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun spin_lock_irqsave(&esai_priv->lock, lock_flags);
721*4882a593Smuzhiyun /* Save the registers */
722*4882a593Smuzhiyun regmap_read(esai_priv->regmap, REG_ESAI_TFCR, &tfcr);
723*4882a593Smuzhiyun regmap_read(esai_priv->regmap, REG_ESAI_RFCR, &rfcr);
724*4882a593Smuzhiyun enabled[tx] = tfcr & ESAI_xFCR_xFEN;
725*4882a593Smuzhiyun enabled[rx] = rfcr & ESAI_xFCR_xFEN;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /* Stop the tx & rx */
728*4882a593Smuzhiyun fsl_esai_trigger_stop(esai_priv, tx);
729*4882a593Smuzhiyun fsl_esai_trigger_stop(esai_priv, rx);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* Reset the esai, and ignore return value */
732*4882a593Smuzhiyun fsl_esai_hw_init(esai_priv);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun /* Enforce ESAI personal resets for both TX and RX */
735*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
736*4882a593Smuzhiyun ESAI_xCR_xPR_MASK, ESAI_xCR_xPR);
737*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
738*4882a593Smuzhiyun ESAI_xCR_xPR_MASK, ESAI_xCR_xPR);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /* Restore registers by regcache_sync, and ignore return value */
741*4882a593Smuzhiyun fsl_esai_register_restore(esai_priv);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /* Remove ESAI personal resets by configuring PCRC and PRRC also */
744*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
745*4882a593Smuzhiyun ESAI_xCR_xPR_MASK, 0);
746*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
747*4882a593Smuzhiyun ESAI_xCR_xPR_MASK, 0);
748*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
749*4882a593Smuzhiyun ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
750*4882a593Smuzhiyun regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
751*4882a593Smuzhiyun ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* Restart tx / rx, if they already enabled */
754*4882a593Smuzhiyun if (enabled[tx])
755*4882a593Smuzhiyun fsl_esai_trigger_start(esai_priv, tx);
756*4882a593Smuzhiyun if (enabled[rx])
757*4882a593Smuzhiyun fsl_esai_trigger_start(esai_priv, rx);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun
fsl_esai_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)762*4882a593Smuzhiyun static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd,
763*4882a593Smuzhiyun struct snd_soc_dai *dai)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
766*4882a593Smuzhiyun bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
767*4882a593Smuzhiyun unsigned long lock_flags;
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun esai_priv->channels[tx] = substream->runtime->channels;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun switch (cmd) {
772*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
773*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
774*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
775*4882a593Smuzhiyun spin_lock_irqsave(&esai_priv->lock, lock_flags);
776*4882a593Smuzhiyun fsl_esai_trigger_start(esai_priv, tx);
777*4882a593Smuzhiyun spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
778*4882a593Smuzhiyun break;
779*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
780*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
781*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
782*4882a593Smuzhiyun spin_lock_irqsave(&esai_priv->lock, lock_flags);
783*4882a593Smuzhiyun fsl_esai_trigger_stop(esai_priv, tx);
784*4882a593Smuzhiyun spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
785*4882a593Smuzhiyun break;
786*4882a593Smuzhiyun default:
787*4882a593Smuzhiyun return -EINVAL;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun return 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun static const struct snd_soc_dai_ops fsl_esai_dai_ops = {
794*4882a593Smuzhiyun .startup = fsl_esai_startup,
795*4882a593Smuzhiyun .trigger = fsl_esai_trigger,
796*4882a593Smuzhiyun .hw_params = fsl_esai_hw_params,
797*4882a593Smuzhiyun .set_sysclk = fsl_esai_set_dai_sysclk,
798*4882a593Smuzhiyun .set_fmt = fsl_esai_set_dai_fmt,
799*4882a593Smuzhiyun .set_tdm_slot = fsl_esai_set_dai_tdm_slot,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun
fsl_esai_dai_probe(struct snd_soc_dai * dai)802*4882a593Smuzhiyun static int fsl_esai_dai_probe(struct snd_soc_dai *dai)
803*4882a593Smuzhiyun {
804*4882a593Smuzhiyun struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx,
807*4882a593Smuzhiyun &esai_priv->dma_params_rx);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun return 0;
810*4882a593Smuzhiyun }
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static struct snd_soc_dai_driver fsl_esai_dai = {
813*4882a593Smuzhiyun .probe = fsl_esai_dai_probe,
814*4882a593Smuzhiyun .playback = {
815*4882a593Smuzhiyun .stream_name = "CPU-Playback",
816*4882a593Smuzhiyun .channels_min = 1,
817*4882a593Smuzhiyun .channels_max = 12,
818*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
819*4882a593Smuzhiyun .formats = FSL_ESAI_FORMATS,
820*4882a593Smuzhiyun },
821*4882a593Smuzhiyun .capture = {
822*4882a593Smuzhiyun .stream_name = "CPU-Capture",
823*4882a593Smuzhiyun .channels_min = 1,
824*4882a593Smuzhiyun .channels_max = 8,
825*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_8000_192000,
826*4882a593Smuzhiyun .formats = FSL_ESAI_FORMATS,
827*4882a593Smuzhiyun },
828*4882a593Smuzhiyun .ops = &fsl_esai_dai_ops,
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun static const struct snd_soc_component_driver fsl_esai_component = {
832*4882a593Smuzhiyun .name = "fsl-esai",
833*4882a593Smuzhiyun };
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun static const struct reg_default fsl_esai_reg_defaults[] = {
836*4882a593Smuzhiyun {REG_ESAI_ETDR, 0x00000000},
837*4882a593Smuzhiyun {REG_ESAI_ECR, 0x00000000},
838*4882a593Smuzhiyun {REG_ESAI_TFCR, 0x00000000},
839*4882a593Smuzhiyun {REG_ESAI_RFCR, 0x00000000},
840*4882a593Smuzhiyun {REG_ESAI_TX0, 0x00000000},
841*4882a593Smuzhiyun {REG_ESAI_TX1, 0x00000000},
842*4882a593Smuzhiyun {REG_ESAI_TX2, 0x00000000},
843*4882a593Smuzhiyun {REG_ESAI_TX3, 0x00000000},
844*4882a593Smuzhiyun {REG_ESAI_TX4, 0x00000000},
845*4882a593Smuzhiyun {REG_ESAI_TX5, 0x00000000},
846*4882a593Smuzhiyun {REG_ESAI_TSR, 0x00000000},
847*4882a593Smuzhiyun {REG_ESAI_SAICR, 0x00000000},
848*4882a593Smuzhiyun {REG_ESAI_TCR, 0x00000000},
849*4882a593Smuzhiyun {REG_ESAI_TCCR, 0x00000000},
850*4882a593Smuzhiyun {REG_ESAI_RCR, 0x00000000},
851*4882a593Smuzhiyun {REG_ESAI_RCCR, 0x00000000},
852*4882a593Smuzhiyun {REG_ESAI_TSMA, 0x0000ffff},
853*4882a593Smuzhiyun {REG_ESAI_TSMB, 0x0000ffff},
854*4882a593Smuzhiyun {REG_ESAI_RSMA, 0x0000ffff},
855*4882a593Smuzhiyun {REG_ESAI_RSMB, 0x0000ffff},
856*4882a593Smuzhiyun {REG_ESAI_PRRC, 0x00000000},
857*4882a593Smuzhiyun {REG_ESAI_PCRC, 0x00000000},
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
fsl_esai_readable_reg(struct device * dev,unsigned int reg)860*4882a593Smuzhiyun static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun switch (reg) {
863*4882a593Smuzhiyun case REG_ESAI_ERDR:
864*4882a593Smuzhiyun case REG_ESAI_ECR:
865*4882a593Smuzhiyun case REG_ESAI_ESR:
866*4882a593Smuzhiyun case REG_ESAI_TFCR:
867*4882a593Smuzhiyun case REG_ESAI_TFSR:
868*4882a593Smuzhiyun case REG_ESAI_RFCR:
869*4882a593Smuzhiyun case REG_ESAI_RFSR:
870*4882a593Smuzhiyun case REG_ESAI_RX0:
871*4882a593Smuzhiyun case REG_ESAI_RX1:
872*4882a593Smuzhiyun case REG_ESAI_RX2:
873*4882a593Smuzhiyun case REG_ESAI_RX3:
874*4882a593Smuzhiyun case REG_ESAI_SAISR:
875*4882a593Smuzhiyun case REG_ESAI_SAICR:
876*4882a593Smuzhiyun case REG_ESAI_TCR:
877*4882a593Smuzhiyun case REG_ESAI_TCCR:
878*4882a593Smuzhiyun case REG_ESAI_RCR:
879*4882a593Smuzhiyun case REG_ESAI_RCCR:
880*4882a593Smuzhiyun case REG_ESAI_TSMA:
881*4882a593Smuzhiyun case REG_ESAI_TSMB:
882*4882a593Smuzhiyun case REG_ESAI_RSMA:
883*4882a593Smuzhiyun case REG_ESAI_RSMB:
884*4882a593Smuzhiyun case REG_ESAI_PRRC:
885*4882a593Smuzhiyun case REG_ESAI_PCRC:
886*4882a593Smuzhiyun return true;
887*4882a593Smuzhiyun default:
888*4882a593Smuzhiyun return false;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
fsl_esai_volatile_reg(struct device * dev,unsigned int reg)892*4882a593Smuzhiyun static bool fsl_esai_volatile_reg(struct device *dev, unsigned int reg)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun switch (reg) {
895*4882a593Smuzhiyun case REG_ESAI_ERDR:
896*4882a593Smuzhiyun case REG_ESAI_ESR:
897*4882a593Smuzhiyun case REG_ESAI_TFSR:
898*4882a593Smuzhiyun case REG_ESAI_RFSR:
899*4882a593Smuzhiyun case REG_ESAI_RX0:
900*4882a593Smuzhiyun case REG_ESAI_RX1:
901*4882a593Smuzhiyun case REG_ESAI_RX2:
902*4882a593Smuzhiyun case REG_ESAI_RX3:
903*4882a593Smuzhiyun case REG_ESAI_SAISR:
904*4882a593Smuzhiyun return true;
905*4882a593Smuzhiyun default:
906*4882a593Smuzhiyun return false;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
fsl_esai_writeable_reg(struct device * dev,unsigned int reg)910*4882a593Smuzhiyun static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun switch (reg) {
913*4882a593Smuzhiyun case REG_ESAI_ETDR:
914*4882a593Smuzhiyun case REG_ESAI_ECR:
915*4882a593Smuzhiyun case REG_ESAI_TFCR:
916*4882a593Smuzhiyun case REG_ESAI_RFCR:
917*4882a593Smuzhiyun case REG_ESAI_TX0:
918*4882a593Smuzhiyun case REG_ESAI_TX1:
919*4882a593Smuzhiyun case REG_ESAI_TX2:
920*4882a593Smuzhiyun case REG_ESAI_TX3:
921*4882a593Smuzhiyun case REG_ESAI_TX4:
922*4882a593Smuzhiyun case REG_ESAI_TX5:
923*4882a593Smuzhiyun case REG_ESAI_TSR:
924*4882a593Smuzhiyun case REG_ESAI_SAICR:
925*4882a593Smuzhiyun case REG_ESAI_TCR:
926*4882a593Smuzhiyun case REG_ESAI_TCCR:
927*4882a593Smuzhiyun case REG_ESAI_RCR:
928*4882a593Smuzhiyun case REG_ESAI_RCCR:
929*4882a593Smuzhiyun case REG_ESAI_TSMA:
930*4882a593Smuzhiyun case REG_ESAI_TSMB:
931*4882a593Smuzhiyun case REG_ESAI_RSMA:
932*4882a593Smuzhiyun case REG_ESAI_RSMB:
933*4882a593Smuzhiyun case REG_ESAI_PRRC:
934*4882a593Smuzhiyun case REG_ESAI_PCRC:
935*4882a593Smuzhiyun return true;
936*4882a593Smuzhiyun default:
937*4882a593Smuzhiyun return false;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun static const struct regmap_config fsl_esai_regmap_config = {
942*4882a593Smuzhiyun .reg_bits = 32,
943*4882a593Smuzhiyun .reg_stride = 4,
944*4882a593Smuzhiyun .val_bits = 32,
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun .max_register = REG_ESAI_PCRC,
947*4882a593Smuzhiyun .reg_defaults = fsl_esai_reg_defaults,
948*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(fsl_esai_reg_defaults),
949*4882a593Smuzhiyun .readable_reg = fsl_esai_readable_reg,
950*4882a593Smuzhiyun .volatile_reg = fsl_esai_volatile_reg,
951*4882a593Smuzhiyun .writeable_reg = fsl_esai_writeable_reg,
952*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun
fsl_esai_probe(struct platform_device * pdev)955*4882a593Smuzhiyun static int fsl_esai_probe(struct platform_device *pdev)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
958*4882a593Smuzhiyun struct fsl_esai *esai_priv;
959*4882a593Smuzhiyun struct resource *res;
960*4882a593Smuzhiyun const __be32 *iprop;
961*4882a593Smuzhiyun void __iomem *regs;
962*4882a593Smuzhiyun int irq, ret;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL);
965*4882a593Smuzhiyun if (!esai_priv)
966*4882a593Smuzhiyun return -ENOMEM;
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun esai_priv->pdev = pdev;
969*4882a593Smuzhiyun snprintf(esai_priv->name, sizeof(esai_priv->name), "%pOFn", np);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun esai_priv->soc = of_device_get_match_data(&pdev->dev);
972*4882a593Smuzhiyun if (!esai_priv->soc) {
973*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get soc data\n");
974*4882a593Smuzhiyun return -ENODEV;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* Get the addresses and IRQ */
978*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
979*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, res);
980*4882a593Smuzhiyun if (IS_ERR(regs))
981*4882a593Smuzhiyun return PTR_ERR(regs);
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
984*4882a593Smuzhiyun "core", regs, &fsl_esai_regmap_config);
985*4882a593Smuzhiyun if (IS_ERR(esai_priv->regmap)) {
986*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to init regmap: %ld\n",
987*4882a593Smuzhiyun PTR_ERR(esai_priv->regmap));
988*4882a593Smuzhiyun return PTR_ERR(esai_priv->regmap);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun esai_priv->coreclk = devm_clk_get(&pdev->dev, "core");
992*4882a593Smuzhiyun if (IS_ERR(esai_priv->coreclk)) {
993*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get core clock: %ld\n",
994*4882a593Smuzhiyun PTR_ERR(esai_priv->coreclk));
995*4882a593Smuzhiyun return PTR_ERR(esai_priv->coreclk);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal");
999*4882a593Smuzhiyun if (IS_ERR(esai_priv->extalclk))
1000*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to get extal clock: %ld\n",
1001*4882a593Smuzhiyun PTR_ERR(esai_priv->extalclk));
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys");
1004*4882a593Smuzhiyun if (IS_ERR(esai_priv->fsysclk))
1005*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n",
1006*4882a593Smuzhiyun PTR_ERR(esai_priv->fsysclk));
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun esai_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
1009*4882a593Smuzhiyun if (IS_ERR(esai_priv->spbaclk))
1010*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to get spba clock: %ld\n",
1011*4882a593Smuzhiyun PTR_ERR(esai_priv->spbaclk));
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1014*4882a593Smuzhiyun if (irq < 0)
1015*4882a593Smuzhiyun return irq;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, esai_isr, IRQF_SHARED,
1018*4882a593Smuzhiyun esai_priv->name, esai_priv);
1019*4882a593Smuzhiyun if (ret) {
1020*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
1021*4882a593Smuzhiyun return ret;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun /* Set a default slot number */
1025*4882a593Smuzhiyun esai_priv->slots = 2;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* Set a default master/slave state */
1028*4882a593Smuzhiyun esai_priv->slave_mode = true;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun /* Determine the FIFO depth */
1031*4882a593Smuzhiyun iprop = of_get_property(np, "fsl,fifo-depth", NULL);
1032*4882a593Smuzhiyun if (iprop)
1033*4882a593Smuzhiyun esai_priv->fifo_depth = be32_to_cpup(iprop);
1034*4882a593Smuzhiyun else
1035*4882a593Smuzhiyun esai_priv->fifo_depth = 64;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun esai_priv->dma_params_tx.maxburst = 16;
1038*4882a593Smuzhiyun esai_priv->dma_params_rx.maxburst = 16;
1039*4882a593Smuzhiyun esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR;
1040*4882a593Smuzhiyun esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun esai_priv->synchronous =
1043*4882a593Smuzhiyun of_property_read_bool(np, "fsl,esai-synchronous");
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* Implement full symmetry for synchronous mode */
1046*4882a593Smuzhiyun if (esai_priv->synchronous) {
1047*4882a593Smuzhiyun fsl_esai_dai.symmetric_rates = 1;
1048*4882a593Smuzhiyun fsl_esai_dai.symmetric_channels = 1;
1049*4882a593Smuzhiyun fsl_esai_dai.symmetric_samplebits = 1;
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, esai_priv);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun spin_lock_init(&esai_priv->lock);
1055*4882a593Smuzhiyun ret = fsl_esai_hw_init(esai_priv);
1056*4882a593Smuzhiyun if (ret)
1057*4882a593Smuzhiyun return ret;
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun esai_priv->tx_mask = 0xFFFFFFFF;
1060*4882a593Smuzhiyun esai_priv->rx_mask = 0xFFFFFFFF;
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun /* Clear the TSMA, TSMB, RSMA, RSMB */
1063*4882a593Smuzhiyun regmap_write(esai_priv->regmap, REG_ESAI_TSMA, 0);
1064*4882a593Smuzhiyun regmap_write(esai_priv->regmap, REG_ESAI_TSMB, 0);
1065*4882a593Smuzhiyun regmap_write(esai_priv->regmap, REG_ESAI_RSMA, 0);
1066*4882a593Smuzhiyun regmap_write(esai_priv->regmap, REG_ESAI_RSMB, 0);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component,
1069*4882a593Smuzhiyun &fsl_esai_dai, 1);
1070*4882a593Smuzhiyun if (ret) {
1071*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
1072*4882a593Smuzhiyun return ret;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun INIT_WORK(&esai_priv->work, fsl_esai_hw_reset);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun regcache_cache_only(esai_priv->regmap, true);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun ret = imx_pcm_dma_init(pdev, IMX_ESAI_DMABUF_SIZE);
1082*4882a593Smuzhiyun if (ret)
1083*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret);
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun return ret;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
fsl_esai_remove(struct platform_device * pdev)1088*4882a593Smuzhiyun static int fsl_esai_remove(struct platform_device *pdev)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun struct fsl_esai *esai_priv = platform_get_drvdata(pdev);
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1093*4882a593Smuzhiyun cancel_work_sync(&esai_priv->work);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun static const struct of_device_id fsl_esai_dt_ids[] = {
1099*4882a593Smuzhiyun { .compatible = "fsl,imx35-esai", .data = &fsl_esai_imx35 },
1100*4882a593Smuzhiyun { .compatible = "fsl,vf610-esai", .data = &fsl_esai_vf610 },
1101*4882a593Smuzhiyun { .compatible = "fsl,imx6ull-esai", .data = &fsl_esai_imx6ull },
1102*4882a593Smuzhiyun {}
1103*4882a593Smuzhiyun };
1104*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun #ifdef CONFIG_PM
fsl_esai_runtime_resume(struct device * dev)1107*4882a593Smuzhiyun static int fsl_esai_runtime_resume(struct device *dev)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun struct fsl_esai *esai = dev_get_drvdata(dev);
1110*4882a593Smuzhiyun int ret;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun * Some platforms might use the same bit to gate all three or two of
1114*4882a593Smuzhiyun * clocks, so keep all clocks open/close at the same time for safety
1115*4882a593Smuzhiyun */
1116*4882a593Smuzhiyun ret = clk_prepare_enable(esai->coreclk);
1117*4882a593Smuzhiyun if (ret)
1118*4882a593Smuzhiyun return ret;
1119*4882a593Smuzhiyun if (!IS_ERR(esai->spbaclk)) {
1120*4882a593Smuzhiyun ret = clk_prepare_enable(esai->spbaclk);
1121*4882a593Smuzhiyun if (ret)
1122*4882a593Smuzhiyun goto err_spbaclk;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun if (!IS_ERR(esai->extalclk)) {
1125*4882a593Smuzhiyun ret = clk_prepare_enable(esai->extalclk);
1126*4882a593Smuzhiyun if (ret)
1127*4882a593Smuzhiyun goto err_extalclk;
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun if (!IS_ERR(esai->fsysclk)) {
1130*4882a593Smuzhiyun ret = clk_prepare_enable(esai->fsysclk);
1131*4882a593Smuzhiyun if (ret)
1132*4882a593Smuzhiyun goto err_fsysclk;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun regcache_cache_only(esai->regmap, false);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun ret = fsl_esai_register_restore(esai);
1138*4882a593Smuzhiyun if (ret)
1139*4882a593Smuzhiyun goto err_regcache_sync;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun return 0;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun err_regcache_sync:
1144*4882a593Smuzhiyun if (!IS_ERR(esai->fsysclk))
1145*4882a593Smuzhiyun clk_disable_unprepare(esai->fsysclk);
1146*4882a593Smuzhiyun err_fsysclk:
1147*4882a593Smuzhiyun if (!IS_ERR(esai->extalclk))
1148*4882a593Smuzhiyun clk_disable_unprepare(esai->extalclk);
1149*4882a593Smuzhiyun err_extalclk:
1150*4882a593Smuzhiyun if (!IS_ERR(esai->spbaclk))
1151*4882a593Smuzhiyun clk_disable_unprepare(esai->spbaclk);
1152*4882a593Smuzhiyun err_spbaclk:
1153*4882a593Smuzhiyun clk_disable_unprepare(esai->coreclk);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun return ret;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun
fsl_esai_runtime_suspend(struct device * dev)1158*4882a593Smuzhiyun static int fsl_esai_runtime_suspend(struct device *dev)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun struct fsl_esai *esai = dev_get_drvdata(dev);
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun regcache_cache_only(esai->regmap, true);
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun if (!IS_ERR(esai->fsysclk))
1165*4882a593Smuzhiyun clk_disable_unprepare(esai->fsysclk);
1166*4882a593Smuzhiyun if (!IS_ERR(esai->extalclk))
1167*4882a593Smuzhiyun clk_disable_unprepare(esai->extalclk);
1168*4882a593Smuzhiyun if (!IS_ERR(esai->spbaclk))
1169*4882a593Smuzhiyun clk_disable_unprepare(esai->spbaclk);
1170*4882a593Smuzhiyun clk_disable_unprepare(esai->coreclk);
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun return 0;
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun #endif /* CONFIG_PM */
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun static const struct dev_pm_ops fsl_esai_pm_ops = {
1177*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(fsl_esai_runtime_suspend,
1178*4882a593Smuzhiyun fsl_esai_runtime_resume,
1179*4882a593Smuzhiyun NULL)
1180*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1181*4882a593Smuzhiyun pm_runtime_force_resume)
1182*4882a593Smuzhiyun };
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun static struct platform_driver fsl_esai_driver = {
1185*4882a593Smuzhiyun .probe = fsl_esai_probe,
1186*4882a593Smuzhiyun .remove = fsl_esai_remove,
1187*4882a593Smuzhiyun .driver = {
1188*4882a593Smuzhiyun .name = "fsl-esai-dai",
1189*4882a593Smuzhiyun .pm = &fsl_esai_pm_ops,
1190*4882a593Smuzhiyun .of_match_table = fsl_esai_dt_ids,
1191*4882a593Smuzhiyun },
1192*4882a593Smuzhiyun };
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun module_platform_driver(fsl_esai_driver);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun MODULE_AUTHOR("Freescale Semiconductor, Inc.");
1197*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver");
1198*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1199*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-esai-dai");
1200