1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * fsl_asrc.h - Freescale ASRC ALSA SoC header file 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2014 Freescale Semiconductor, Inc. 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Author: Nicolin Chen <nicoleotsuka@gmail.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef _FSL_ASRC_H 11*4882a593Smuzhiyun #define _FSL_ASRC_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "fsl_asrc_common.h" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define ASRC_DMA_BUFFER_NUM 2 16*4882a593Smuzhiyun #define ASRC_INPUTFIFO_THRESHOLD 32 17*4882a593Smuzhiyun #define ASRC_OUTPUTFIFO_THRESHOLD 32 18*4882a593Smuzhiyun #define ASRC_FIFO_THRESHOLD_MIN 0 19*4882a593Smuzhiyun #define ASRC_FIFO_THRESHOLD_MAX 63 20*4882a593Smuzhiyun #define ASRC_DMA_BUFFER_SIZE (1024 * 48 * 4) 21*4882a593Smuzhiyun #define ASRC_MAX_BUFFER_SIZE (1024 * 48) 22*4882a593Smuzhiyun #define ASRC_OUTPUT_LAST_SAMPLE 8 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define IDEAL_RATIO_RATE 1000000 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define REG_ASRCTR 0x00 27*4882a593Smuzhiyun #define REG_ASRIER 0x04 28*4882a593Smuzhiyun #define REG_ASRCNCR 0x0C 29*4882a593Smuzhiyun #define REG_ASRCFG 0x10 30*4882a593Smuzhiyun #define REG_ASRCSR 0x14 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun #define REG_ASRCDR1 0x18 33*4882a593Smuzhiyun #define REG_ASRCDR2 0x1C 34*4882a593Smuzhiyun #define REG_ASRCDR(i) ((i < 2) ? REG_ASRCDR1 : REG_ASRCDR2) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun #define REG_ASRSTR 0x20 37*4882a593Smuzhiyun #define REG_ASRRA 0x24 38*4882a593Smuzhiyun #define REG_ASRRB 0x28 39*4882a593Smuzhiyun #define REG_ASRRC 0x2C 40*4882a593Smuzhiyun #define REG_ASRPM1 0x40 41*4882a593Smuzhiyun #define REG_ASRPM2 0x44 42*4882a593Smuzhiyun #define REG_ASRPM3 0x48 43*4882a593Smuzhiyun #define REG_ASRPM4 0x4C 44*4882a593Smuzhiyun #define REG_ASRPM5 0x50 45*4882a593Smuzhiyun #define REG_ASRTFR1 0x54 46*4882a593Smuzhiyun #define REG_ASRCCR 0x5C 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define REG_ASRDIA 0x60 49*4882a593Smuzhiyun #define REG_ASRDOA 0x64 50*4882a593Smuzhiyun #define REG_ASRDIB 0x68 51*4882a593Smuzhiyun #define REG_ASRDOB 0x6C 52*4882a593Smuzhiyun #define REG_ASRDIC 0x70 53*4882a593Smuzhiyun #define REG_ASRDOC 0x74 54*4882a593Smuzhiyun #define REG_ASRDI(i) (REG_ASRDIA + (i << 3)) 55*4882a593Smuzhiyun #define REG_ASRDO(i) (REG_ASRDOA + (i << 3)) 56*4882a593Smuzhiyun #define REG_ASRDx(x, i) ((x) == IN ? REG_ASRDI(i) : REG_ASRDO(i)) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define REG_ASRIDRHA 0x80 59*4882a593Smuzhiyun #define REG_ASRIDRLA 0x84 60*4882a593Smuzhiyun #define REG_ASRIDRHB 0x88 61*4882a593Smuzhiyun #define REG_ASRIDRLB 0x8C 62*4882a593Smuzhiyun #define REG_ASRIDRHC 0x90 63*4882a593Smuzhiyun #define REG_ASRIDRLC 0x94 64*4882a593Smuzhiyun #define REG_ASRIDRH(i) (REG_ASRIDRHA + (i << 3)) 65*4882a593Smuzhiyun #define REG_ASRIDRL(i) (REG_ASRIDRLA + (i << 3)) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define REG_ASR76K 0x98 68*4882a593Smuzhiyun #define REG_ASR56K 0x9C 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define REG_ASRMCRA 0xA0 71*4882a593Smuzhiyun #define REG_ASRFSTA 0xA4 72*4882a593Smuzhiyun #define REG_ASRMCRB 0xA8 73*4882a593Smuzhiyun #define REG_ASRFSTB 0xAC 74*4882a593Smuzhiyun #define REG_ASRMCRC 0xB0 75*4882a593Smuzhiyun #define REG_ASRFSTC 0xB4 76*4882a593Smuzhiyun #define REG_ASRMCR(i) (REG_ASRMCRA + (i << 3)) 77*4882a593Smuzhiyun #define REG_ASRFST(i) (REG_ASRFSTA + (i << 3)) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define REG_ASRMCR1A 0xC0 80*4882a593Smuzhiyun #define REG_ASRMCR1B 0xC4 81*4882a593Smuzhiyun #define REG_ASRMCR1C 0xC8 82*4882a593Smuzhiyun #define REG_ASRMCR1(i) (REG_ASRMCR1A + (i << 2)) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun /* REG0 0x00 REG_ASRCTR */ 86*4882a593Smuzhiyun #define ASRCTR_ATSi_SHIFT(i) (20 + i) 87*4882a593Smuzhiyun #define ASRCTR_ATSi_MASK(i) (1 << ASRCTR_ATSi_SHIFT(i)) 88*4882a593Smuzhiyun #define ASRCTR_ATS(i) (1 << ASRCTR_ATSi_SHIFT(i)) 89*4882a593Smuzhiyun #define ASRCTR_USRi_SHIFT(i) (14 + (i << 1)) 90*4882a593Smuzhiyun #define ASRCTR_USRi_MASK(i) (1 << ASRCTR_USRi_SHIFT(i)) 91*4882a593Smuzhiyun #define ASRCTR_USR(i) (1 << ASRCTR_USRi_SHIFT(i)) 92*4882a593Smuzhiyun #define ASRCTR_IDRi_SHIFT(i) (13 + (i << 1)) 93*4882a593Smuzhiyun #define ASRCTR_IDRi_MASK(i) (1 << ASRCTR_IDRi_SHIFT(i)) 94*4882a593Smuzhiyun #define ASRCTR_IDR(i) (1 << ASRCTR_IDRi_SHIFT(i)) 95*4882a593Smuzhiyun #define ASRCTR_SRST_SHIFT 4 96*4882a593Smuzhiyun #define ASRCTR_SRST_MASK (1 << ASRCTR_SRST_SHIFT) 97*4882a593Smuzhiyun #define ASRCTR_SRST (1 << ASRCTR_SRST_SHIFT) 98*4882a593Smuzhiyun #define ASRCTR_ASRCEi_SHIFT(i) (1 + i) 99*4882a593Smuzhiyun #define ASRCTR_ASRCEi_MASK(i) (1 << ASRCTR_ASRCEi_SHIFT(i)) 100*4882a593Smuzhiyun #define ASRCTR_ASRCE(i) (1 << ASRCTR_ASRCEi_SHIFT(i)) 101*4882a593Smuzhiyun #define ASRCTR_ASRCEi_ALL_MASK (0x7 << ASRCTR_ASRCEi_SHIFT(0)) 102*4882a593Smuzhiyun #define ASRCTR_ASRCEN_SHIFT 0 103*4882a593Smuzhiyun #define ASRCTR_ASRCEN_MASK (1 << ASRCTR_ASRCEN_SHIFT) 104*4882a593Smuzhiyun #define ASRCTR_ASRCEN (1 << ASRCTR_ASRCEN_SHIFT) 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* REG1 0x04 REG_ASRIER */ 107*4882a593Smuzhiyun #define ASRIER_AFPWE_SHIFT 7 108*4882a593Smuzhiyun #define ASRIER_AFPWE_MASK (1 << ASRIER_AFPWE_SHIFT) 109*4882a593Smuzhiyun #define ASRIER_AFPWE (1 << ASRIER_AFPWE_SHIFT) 110*4882a593Smuzhiyun #define ASRIER_AOLIE_SHIFT 6 111*4882a593Smuzhiyun #define ASRIER_AOLIE_MASK (1 << ASRIER_AOLIE_SHIFT) 112*4882a593Smuzhiyun #define ASRIER_AOLIE (1 << ASRIER_AOLIE_SHIFT) 113*4882a593Smuzhiyun #define ASRIER_ADOEi_SHIFT(i) (3 + i) 114*4882a593Smuzhiyun #define ASRIER_ADOEi_MASK(i) (1 << ASRIER_ADOEi_SHIFT(i)) 115*4882a593Smuzhiyun #define ASRIER_ADOE(i) (1 << ASRIER_ADOEi_SHIFT(i)) 116*4882a593Smuzhiyun #define ASRIER_ADIEi_SHIFT(i) (0 + i) 117*4882a593Smuzhiyun #define ASRIER_ADIEi_MASK(i) (1 << ASRIER_ADIEi_SHIFT(i)) 118*4882a593Smuzhiyun #define ASRIER_ADIE(i) (1 << ASRIER_ADIEi_SHIFT(i)) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun /* REG2 0x0C REG_ASRCNCR */ 121*4882a593Smuzhiyun #define ASRCNCR_ANCi_SHIFT(i, b) (b * i) 122*4882a593Smuzhiyun #define ASRCNCR_ANCi_MASK(i, b) (((1 << b) - 1) << ASRCNCR_ANCi_SHIFT(i, b)) 123*4882a593Smuzhiyun #define ASRCNCR_ANCi(i, v, b) ((v << ASRCNCR_ANCi_SHIFT(i, b)) & ASRCNCR_ANCi_MASK(i, b)) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* REG3 0x10 REG_ASRCFG */ 126*4882a593Smuzhiyun #define ASRCFG_INIRQi_SHIFT(i) (21 + i) 127*4882a593Smuzhiyun #define ASRCFG_INIRQi_MASK(i) (1 << ASRCFG_INIRQi_SHIFT(i)) 128*4882a593Smuzhiyun #define ASRCFG_INIRQi (1 << ASRCFG_INIRQi_SHIFT(i)) 129*4882a593Smuzhiyun #define ASRCFG_NDPRi_SHIFT(i) (18 + i) 130*4882a593Smuzhiyun #define ASRCFG_NDPRi_MASK(i) (1 << ASRCFG_NDPRi_SHIFT(i)) 131*4882a593Smuzhiyun #define ASRCFG_NDPRi_ALL_SHIFT 18 132*4882a593Smuzhiyun #define ASRCFG_NDPRi_ALL_MASK (7 << ASRCFG_NDPRi_ALL_SHIFT) 133*4882a593Smuzhiyun #define ASRCFG_NDPRi (1 << ASRCFG_NDPRi_SHIFT(i)) 134*4882a593Smuzhiyun #define ASRCFG_POSTMODi_SHIFT(i) (8 + (i << 2)) 135*4882a593Smuzhiyun #define ASRCFG_POSTMODi_WIDTH 2 136*4882a593Smuzhiyun #define ASRCFG_POSTMODi_MASK(i) (((1 << ASRCFG_POSTMODi_WIDTH) - 1) << ASRCFG_POSTMODi_SHIFT(i)) 137*4882a593Smuzhiyun #define ASRCFG_POSTMODi_ALL_MASK (ASRCFG_POSTMODi_MASK(0) | ASRCFG_POSTMODi_MASK(1) | ASRCFG_POSTMODi_MASK(2)) 138*4882a593Smuzhiyun #define ASRCFG_POSTMOD(i, v) ((v) << ASRCFG_POSTMODi_SHIFT(i)) 139*4882a593Smuzhiyun #define ASRCFG_POSTMODi_UP(i) (0 << ASRCFG_POSTMODi_SHIFT(i)) 140*4882a593Smuzhiyun #define ASRCFG_POSTMODi_DCON(i) (1 << ASRCFG_POSTMODi_SHIFT(i)) 141*4882a593Smuzhiyun #define ASRCFG_POSTMODi_DOWN(i) (2 << ASRCFG_POSTMODi_SHIFT(i)) 142*4882a593Smuzhiyun #define ASRCFG_PREMODi_SHIFT(i) (6 + (i << 2)) 143*4882a593Smuzhiyun #define ASRCFG_PREMODi_WIDTH 2 144*4882a593Smuzhiyun #define ASRCFG_PREMODi_MASK(i) (((1 << ASRCFG_PREMODi_WIDTH) - 1) << ASRCFG_PREMODi_SHIFT(i)) 145*4882a593Smuzhiyun #define ASRCFG_PREMODi_ALL_MASK (ASRCFG_PREMODi_MASK(0) | ASRCFG_PREMODi_MASK(1) | ASRCFG_PREMODi_MASK(2)) 146*4882a593Smuzhiyun #define ASRCFG_PREMOD(i, v) ((v) << ASRCFG_PREMODi_SHIFT(i)) 147*4882a593Smuzhiyun #define ASRCFG_PREMODi_UP(i) (0 << ASRCFG_PREMODi_SHIFT(i)) 148*4882a593Smuzhiyun #define ASRCFG_PREMODi_DCON(i) (1 << ASRCFG_PREMODi_SHIFT(i)) 149*4882a593Smuzhiyun #define ASRCFG_PREMODi_DOWN(i) (2 << ASRCFG_PREMODi_SHIFT(i)) 150*4882a593Smuzhiyun #define ASRCFG_PREMODi_BYPASS(i) (3 << ASRCFG_PREMODi_SHIFT(i)) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun /* REG4 0x14 REG_ASRCSR */ 153*4882a593Smuzhiyun #define ASRCSR_AxCSi_WIDTH 4 154*4882a593Smuzhiyun #define ASRCSR_AxCSi_MASK ((1 << ASRCSR_AxCSi_WIDTH) - 1) 155*4882a593Smuzhiyun #define ASRCSR_AOCSi_SHIFT(i) (12 + (i << 2)) 156*4882a593Smuzhiyun #define ASRCSR_AOCSi_MASK(i) (((1 << ASRCSR_AxCSi_WIDTH) - 1) << ASRCSR_AOCSi_SHIFT(i)) 157*4882a593Smuzhiyun #define ASRCSR_AOCS(i, v) ((v) << ASRCSR_AOCSi_SHIFT(i)) 158*4882a593Smuzhiyun #define ASRCSR_AICSi_SHIFT(i) (i << 2) 159*4882a593Smuzhiyun #define ASRCSR_AICSi_MASK(i) (((1 << ASRCSR_AxCSi_WIDTH) - 1) << ASRCSR_AICSi_SHIFT(i)) 160*4882a593Smuzhiyun #define ASRCSR_AICS(i, v) ((v) << ASRCSR_AICSi_SHIFT(i)) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* REG5&6 0x18 & 0x1C REG_ASRCDR1 & ASRCDR2 */ 163*4882a593Smuzhiyun #define ASRCDRi_AxCPi_WIDTH 3 164*4882a593Smuzhiyun #define ASRCDRi_AICPi_SHIFT(i) (0 + (i % 2) * 6) 165*4882a593Smuzhiyun #define ASRCDRi_AICPi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AICPi_SHIFT(i)) 166*4882a593Smuzhiyun #define ASRCDRi_AICP(i, v) ((v) << ASRCDRi_AICPi_SHIFT(i)) 167*4882a593Smuzhiyun #define ASRCDRi_AICDi_SHIFT(i) (3 + (i % 2) * 6) 168*4882a593Smuzhiyun #define ASRCDRi_AICDi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AICDi_SHIFT(i)) 169*4882a593Smuzhiyun #define ASRCDRi_AICD(i, v) ((v) << ASRCDRi_AICDi_SHIFT(i)) 170*4882a593Smuzhiyun #define ASRCDRi_AOCPi_SHIFT(i) ((i < 2) ? 12 + i * 6 : 6) 171*4882a593Smuzhiyun #define ASRCDRi_AOCPi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AOCPi_SHIFT(i)) 172*4882a593Smuzhiyun #define ASRCDRi_AOCP(i, v) ((v) << ASRCDRi_AOCPi_SHIFT(i)) 173*4882a593Smuzhiyun #define ASRCDRi_AOCDi_SHIFT(i) ((i < 2) ? 15 + i * 6 : 9) 174*4882a593Smuzhiyun #define ASRCDRi_AOCDi_MASK(i) (((1 << ASRCDRi_AxCPi_WIDTH) - 1) << ASRCDRi_AOCDi_SHIFT(i)) 175*4882a593Smuzhiyun #define ASRCDRi_AOCD(i, v) ((v) << ASRCDRi_AOCDi_SHIFT(i)) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* REG7 0x20 REG_ASRSTR */ 178*4882a593Smuzhiyun #define ASRSTR_DSLCNT_SHIFT 21 179*4882a593Smuzhiyun #define ASRSTR_DSLCNT_MASK (1 << ASRSTR_DSLCNT_SHIFT) 180*4882a593Smuzhiyun #define ASRSTR_DSLCNT (1 << ASRSTR_DSLCNT_SHIFT) 181*4882a593Smuzhiyun #define ASRSTR_ATQOL_SHIFT 20 182*4882a593Smuzhiyun #define ASRSTR_ATQOL_MASK (1 << ASRSTR_ATQOL_SHIFT) 183*4882a593Smuzhiyun #define ASRSTR_ATQOL (1 << ASRSTR_ATQOL_SHIFT) 184*4882a593Smuzhiyun #define ASRSTR_AOOLi_SHIFT(i) (17 + i) 185*4882a593Smuzhiyun #define ASRSTR_AOOLi_MASK(i) (1 << ASRSTR_AOOLi_SHIFT(i)) 186*4882a593Smuzhiyun #define ASRSTR_AOOL(i) (1 << ASRSTR_AOOLi_SHIFT(i)) 187*4882a593Smuzhiyun #define ASRSTR_AIOLi_SHIFT(i) (14 + i) 188*4882a593Smuzhiyun #define ASRSTR_AIOLi_MASK(i) (1 << ASRSTR_AIOLi_SHIFT(i)) 189*4882a593Smuzhiyun #define ASRSTR_AIOL(i) (1 << ASRSTR_AIOLi_SHIFT(i)) 190*4882a593Smuzhiyun #define ASRSTR_AODOi_SHIFT(i) (11 + i) 191*4882a593Smuzhiyun #define ASRSTR_AODOi_MASK(i) (1 << ASRSTR_AODOi_SHIFT(i)) 192*4882a593Smuzhiyun #define ASRSTR_AODO(i) (1 << ASRSTR_AODOi_SHIFT(i)) 193*4882a593Smuzhiyun #define ASRSTR_AIDUi_SHIFT(i) (8 + i) 194*4882a593Smuzhiyun #define ASRSTR_AIDUi_MASK(i) (1 << ASRSTR_AIDUi_SHIFT(i)) 195*4882a593Smuzhiyun #define ASRSTR_AIDU(i) (1 << ASRSTR_AIDUi_SHIFT(i)) 196*4882a593Smuzhiyun #define ASRSTR_FPWT_SHIFT 7 197*4882a593Smuzhiyun #define ASRSTR_FPWT_MASK (1 << ASRSTR_FPWT_SHIFT) 198*4882a593Smuzhiyun #define ASRSTR_FPWT (1 << ASRSTR_FPWT_SHIFT) 199*4882a593Smuzhiyun #define ASRSTR_AOLE_SHIFT 6 200*4882a593Smuzhiyun #define ASRSTR_AOLE_MASK (1 << ASRSTR_AOLE_SHIFT) 201*4882a593Smuzhiyun #define ASRSTR_AOLE (1 << ASRSTR_AOLE_SHIFT) 202*4882a593Smuzhiyun #define ASRSTR_AODEi_SHIFT(i) (3 + i) 203*4882a593Smuzhiyun #define ASRSTR_AODFi_MASK(i) (1 << ASRSTR_AODEi_SHIFT(i)) 204*4882a593Smuzhiyun #define ASRSTR_AODF(i) (1 << ASRSTR_AODEi_SHIFT(i)) 205*4882a593Smuzhiyun #define ASRSTR_AIDEi_SHIFT(i) (0 + i) 206*4882a593Smuzhiyun #define ASRSTR_AIDEi_MASK(i) (1 << ASRSTR_AIDEi_SHIFT(i)) 207*4882a593Smuzhiyun #define ASRSTR_AIDE(i) (1 << ASRSTR_AIDEi_SHIFT(i)) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* REG10 0x54 REG_ASRTFR1 */ 210*4882a593Smuzhiyun #define ASRTFR1_TF_BASE_WIDTH 7 211*4882a593Smuzhiyun #define ASRTFR1_TF_BASE_SHIFT 6 212*4882a593Smuzhiyun #define ASRTFR1_TF_BASE_MASK (((1 << ASRTFR1_TF_BASE_WIDTH) - 1) << ASRTFR1_TF_BASE_SHIFT) 213*4882a593Smuzhiyun #define ASRTFR1_TF_BASE(i) ((i) << ASRTFR1_TF_BASE_SHIFT) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* 216*4882a593Smuzhiyun * REG22 0xA0 REG_ASRMCRA 217*4882a593Smuzhiyun * REG24 0xA8 REG_ASRMCRB 218*4882a593Smuzhiyun * REG26 0xB0 REG_ASRMCRC 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun #define ASRMCRi_ZEROBUFi_SHIFT 23 221*4882a593Smuzhiyun #define ASRMCRi_ZEROBUFi_MASK (1 << ASRMCRi_ZEROBUFi_SHIFT) 222*4882a593Smuzhiyun #define ASRMCRi_ZEROBUFi (1 << ASRMCRi_ZEROBUFi_SHIFT) 223*4882a593Smuzhiyun #define ASRMCRi_EXTTHRSHi_SHIFT 22 224*4882a593Smuzhiyun #define ASRMCRi_EXTTHRSHi_MASK (1 << ASRMCRi_EXTTHRSHi_SHIFT) 225*4882a593Smuzhiyun #define ASRMCRi_EXTTHRSHi (1 << ASRMCRi_EXTTHRSHi_SHIFT) 226*4882a593Smuzhiyun #define ASRMCRi_BUFSTALLi_SHIFT 21 227*4882a593Smuzhiyun #define ASRMCRi_BUFSTALLi_MASK (1 << ASRMCRi_BUFSTALLi_SHIFT) 228*4882a593Smuzhiyun #define ASRMCRi_BUFSTALLi (1 << ASRMCRi_BUFSTALLi_SHIFT) 229*4882a593Smuzhiyun #define ASRMCRi_BYPASSPOLYi_SHIFT 20 230*4882a593Smuzhiyun #define ASRMCRi_BYPASSPOLYi_MASK (1 << ASRMCRi_BYPASSPOLYi_SHIFT) 231*4882a593Smuzhiyun #define ASRMCRi_BYPASSPOLYi (1 << ASRMCRi_BYPASSPOLYi_SHIFT) 232*4882a593Smuzhiyun #define ASRMCRi_OUTFIFO_THRESHOLD_WIDTH 6 233*4882a593Smuzhiyun #define ASRMCRi_OUTFIFO_THRESHOLD_SHIFT 12 234*4882a593Smuzhiyun #define ASRMCRi_OUTFIFO_THRESHOLD_MASK (((1 << ASRMCRi_OUTFIFO_THRESHOLD_WIDTH) - 1) << ASRMCRi_OUTFIFO_THRESHOLD_SHIFT) 235*4882a593Smuzhiyun #define ASRMCRi_OUTFIFO_THRESHOLD(v) (((v) << ASRMCRi_OUTFIFO_THRESHOLD_SHIFT) & ASRMCRi_OUTFIFO_THRESHOLD_MASK) 236*4882a593Smuzhiyun #define ASRMCRi_RSYNIFi_SHIFT 11 237*4882a593Smuzhiyun #define ASRMCRi_RSYNIFi_MASK (1 << ASRMCRi_RSYNIFi_SHIFT) 238*4882a593Smuzhiyun #define ASRMCRi_RSYNIFi (1 << ASRMCRi_RSYNIFi_SHIFT) 239*4882a593Smuzhiyun #define ASRMCRi_RSYNOFi_SHIFT 10 240*4882a593Smuzhiyun #define ASRMCRi_RSYNOFi_MASK (1 << ASRMCRi_RSYNOFi_SHIFT) 241*4882a593Smuzhiyun #define ASRMCRi_RSYNOFi (1 << ASRMCRi_RSYNOFi_SHIFT) 242*4882a593Smuzhiyun #define ASRMCRi_INFIFO_THRESHOLD_WIDTH 6 243*4882a593Smuzhiyun #define ASRMCRi_INFIFO_THRESHOLD_SHIFT 0 244*4882a593Smuzhiyun #define ASRMCRi_INFIFO_THRESHOLD_MASK (((1 << ASRMCRi_INFIFO_THRESHOLD_WIDTH) - 1) << ASRMCRi_INFIFO_THRESHOLD_SHIFT) 245*4882a593Smuzhiyun #define ASRMCRi_INFIFO_THRESHOLD(v) (((v) << ASRMCRi_INFIFO_THRESHOLD_SHIFT) & ASRMCRi_INFIFO_THRESHOLD_MASK) 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* 248*4882a593Smuzhiyun * REG23 0xA4 REG_ASRFSTA 249*4882a593Smuzhiyun * REG25 0xAC REG_ASRFSTB 250*4882a593Smuzhiyun * REG27 0xB4 REG_ASRFSTC 251*4882a593Smuzhiyun */ 252*4882a593Smuzhiyun #define ASRFSTi_OAFi_SHIFT 23 253*4882a593Smuzhiyun #define ASRFSTi_OAFi_MASK (1 << ASRFSTi_OAFi_SHIFT) 254*4882a593Smuzhiyun #define ASRFSTi_OAFi (1 << ASRFSTi_OAFi_SHIFT) 255*4882a593Smuzhiyun #define ASRFSTi_OUTPUT_FIFO_WIDTH 7 256*4882a593Smuzhiyun #define ASRFSTi_OUTPUT_FIFO_SHIFT 12 257*4882a593Smuzhiyun #define ASRFSTi_OUTPUT_FIFO_MASK (((1 << ASRFSTi_OUTPUT_FIFO_WIDTH) - 1) << ASRFSTi_OUTPUT_FIFO_SHIFT) 258*4882a593Smuzhiyun #define ASRFSTi_IAEi_SHIFT 11 259*4882a593Smuzhiyun #define ASRFSTi_IAEi_MASK (1 << ASRFSTi_IAEi_SHIFT) 260*4882a593Smuzhiyun #define ASRFSTi_IAEi (1 << ASRFSTi_IAEi_SHIFT) 261*4882a593Smuzhiyun #define ASRFSTi_INPUT_FIFO_WIDTH 7 262*4882a593Smuzhiyun #define ASRFSTi_INPUT_FIFO_SHIFT 0 263*4882a593Smuzhiyun #define ASRFSTi_INPUT_FIFO_MASK ((1 << ASRFSTi_INPUT_FIFO_WIDTH) - 1) 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* REG28 0xC0 & 0xC4 & 0xC8 REG_ASRMCR1i */ 266*4882a593Smuzhiyun #define ASRMCR1i_IWD_WIDTH 3 267*4882a593Smuzhiyun #define ASRMCR1i_IWD_SHIFT 9 268*4882a593Smuzhiyun #define ASRMCR1i_IWD_MASK (((1 << ASRMCR1i_IWD_WIDTH) - 1) << ASRMCR1i_IWD_SHIFT) 269*4882a593Smuzhiyun #define ASRMCR1i_IWD(v) ((v) << ASRMCR1i_IWD_SHIFT) 270*4882a593Smuzhiyun #define ASRMCR1i_IMSB_SHIFT 8 271*4882a593Smuzhiyun #define ASRMCR1i_IMSB_MASK (1 << ASRMCR1i_IMSB_SHIFT) 272*4882a593Smuzhiyun #define ASRMCR1i_IMSB_MSB (1 << ASRMCR1i_IMSB_SHIFT) 273*4882a593Smuzhiyun #define ASRMCR1i_IMSB_LSB (0 << ASRMCR1i_IMSB_SHIFT) 274*4882a593Smuzhiyun #define ASRMCR1i_OMSB_SHIFT 2 275*4882a593Smuzhiyun #define ASRMCR1i_OMSB_MASK (1 << ASRMCR1i_OMSB_SHIFT) 276*4882a593Smuzhiyun #define ASRMCR1i_OMSB_MSB (1 << ASRMCR1i_OMSB_SHIFT) 277*4882a593Smuzhiyun #define ASRMCR1i_OMSB_LSB (0 << ASRMCR1i_OMSB_SHIFT) 278*4882a593Smuzhiyun #define ASRMCR1i_OSGN_SHIFT 1 279*4882a593Smuzhiyun #define ASRMCR1i_OSGN_MASK (1 << ASRMCR1i_OSGN_SHIFT) 280*4882a593Smuzhiyun #define ASRMCR1i_OSGN (1 << ASRMCR1i_OSGN_SHIFT) 281*4882a593Smuzhiyun #define ASRMCR1i_OW16_SHIFT 0 282*4882a593Smuzhiyun #define ASRMCR1i_OW16_MASK (1 << ASRMCR1i_OW16_SHIFT) 283*4882a593Smuzhiyun #define ASRMCR1i_OW16(v) ((v) << ASRMCR1i_OW16_SHIFT) 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define ASRC_PAIR_MAX_NUM (ASRC_PAIR_C + 1) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun enum asrc_inclk { 288*4882a593Smuzhiyun INCLK_NONE = 0x03, 289*4882a593Smuzhiyun INCLK_ESAI_RX = 0x00, 290*4882a593Smuzhiyun INCLK_SSI1_RX = 0x01, 291*4882a593Smuzhiyun INCLK_SSI2_RX = 0x02, 292*4882a593Smuzhiyun INCLK_SSI3_RX = 0x07, 293*4882a593Smuzhiyun INCLK_SPDIF_RX = 0x04, 294*4882a593Smuzhiyun INCLK_MLB_CLK = 0x05, 295*4882a593Smuzhiyun INCLK_PAD = 0x06, 296*4882a593Smuzhiyun INCLK_ESAI_TX = 0x08, 297*4882a593Smuzhiyun INCLK_SSI1_TX = 0x09, 298*4882a593Smuzhiyun INCLK_SSI2_TX = 0x0a, 299*4882a593Smuzhiyun INCLK_SSI3_TX = 0x0b, 300*4882a593Smuzhiyun INCLK_SPDIF_TX = 0x0c, 301*4882a593Smuzhiyun INCLK_ASRCK1_CLK = 0x0f, 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun /* clocks for imx8 */ 304*4882a593Smuzhiyun INCLK_AUD_PLL_DIV_CLK0 = 0x10, 305*4882a593Smuzhiyun INCLK_AUD_PLL_DIV_CLK1 = 0x11, 306*4882a593Smuzhiyun INCLK_AUD_CLK0 = 0x12, 307*4882a593Smuzhiyun INCLK_AUD_CLK1 = 0x13, 308*4882a593Smuzhiyun INCLK_ESAI0_RX_CLK = 0x14, 309*4882a593Smuzhiyun INCLK_ESAI0_TX_CLK = 0x15, 310*4882a593Smuzhiyun INCLK_SPDIF0_RX = 0x16, 311*4882a593Smuzhiyun INCLK_SPDIF1_RX = 0x17, 312*4882a593Smuzhiyun INCLK_SAI0_RX_BCLK = 0x18, 313*4882a593Smuzhiyun INCLK_SAI0_TX_BCLK = 0x19, 314*4882a593Smuzhiyun INCLK_SAI1_RX_BCLK = 0x1a, 315*4882a593Smuzhiyun INCLK_SAI1_TX_BCLK = 0x1b, 316*4882a593Smuzhiyun INCLK_SAI2_RX_BCLK = 0x1c, 317*4882a593Smuzhiyun INCLK_SAI3_RX_BCLK = 0x1d, 318*4882a593Smuzhiyun INCLK_ASRC0_MUX_CLK = 0x1e, 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun INCLK_ESAI1_RX_CLK = 0x20, 321*4882a593Smuzhiyun INCLK_ESAI1_TX_CLK = 0x21, 322*4882a593Smuzhiyun INCLK_SAI6_TX_BCLK = 0x22, 323*4882a593Smuzhiyun INCLK_HDMI_RX_SAI0_RX_BCLK = 0x24, 324*4882a593Smuzhiyun INCLK_HDMI_TX_SAI0_TX_BCLK = 0x25, 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun enum asrc_outclk { 328*4882a593Smuzhiyun OUTCLK_NONE = 0x03, 329*4882a593Smuzhiyun OUTCLK_ESAI_TX = 0x00, 330*4882a593Smuzhiyun OUTCLK_SSI1_TX = 0x01, 331*4882a593Smuzhiyun OUTCLK_SSI2_TX = 0x02, 332*4882a593Smuzhiyun OUTCLK_SSI3_TX = 0x07, 333*4882a593Smuzhiyun OUTCLK_SPDIF_TX = 0x04, 334*4882a593Smuzhiyun OUTCLK_MLB_CLK = 0x05, 335*4882a593Smuzhiyun OUTCLK_PAD = 0x06, 336*4882a593Smuzhiyun OUTCLK_ESAI_RX = 0x08, 337*4882a593Smuzhiyun OUTCLK_SSI1_RX = 0x09, 338*4882a593Smuzhiyun OUTCLK_SSI2_RX = 0x0a, 339*4882a593Smuzhiyun OUTCLK_SSI3_RX = 0x0b, 340*4882a593Smuzhiyun OUTCLK_SPDIF_RX = 0x0c, 341*4882a593Smuzhiyun OUTCLK_ASRCK1_CLK = 0x0f, 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* clocks for imx8 */ 344*4882a593Smuzhiyun OUTCLK_AUD_PLL_DIV_CLK0 = 0x10, 345*4882a593Smuzhiyun OUTCLK_AUD_PLL_DIV_CLK1 = 0x11, 346*4882a593Smuzhiyun OUTCLK_AUD_CLK0 = 0x12, 347*4882a593Smuzhiyun OUTCLK_AUD_CLK1 = 0x13, 348*4882a593Smuzhiyun OUTCLK_ESAI0_RX_CLK = 0x14, 349*4882a593Smuzhiyun OUTCLK_ESAI0_TX_CLK = 0x15, 350*4882a593Smuzhiyun OUTCLK_SPDIF0_RX = 0x16, 351*4882a593Smuzhiyun OUTCLK_SPDIF1_RX = 0x17, 352*4882a593Smuzhiyun OUTCLK_SAI0_RX_BCLK = 0x18, 353*4882a593Smuzhiyun OUTCLK_SAI0_TX_BCLK = 0x19, 354*4882a593Smuzhiyun OUTCLK_SAI1_RX_BCLK = 0x1a, 355*4882a593Smuzhiyun OUTCLK_SAI1_TX_BCLK = 0x1b, 356*4882a593Smuzhiyun OUTCLK_SAI2_RX_BCLK = 0x1c, 357*4882a593Smuzhiyun OUTCLK_SAI3_RX_BCLK = 0x1d, 358*4882a593Smuzhiyun OUTCLK_ASRCO_MUX_CLK = 0x1e, 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun OUTCLK_ESAI1_RX_CLK = 0x20, 361*4882a593Smuzhiyun OUTCLK_ESAI1_TX_CLK = 0x21, 362*4882a593Smuzhiyun OUTCLK_SAI6_TX_BCLK = 0x22, 363*4882a593Smuzhiyun OUTCLK_HDMI_RX_SAI0_RX_BCLK = 0x24, 364*4882a593Smuzhiyun OUTCLK_HDMI_TX_SAI0_TX_BCLK = 0x25, 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun #define ASRC_CLK_MAX_NUM 16 368*4882a593Smuzhiyun #define ASRC_CLK_MAP_LEN 0x30 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun enum asrc_word_width { 371*4882a593Smuzhiyun ASRC_WIDTH_24_BIT = 0, 372*4882a593Smuzhiyun ASRC_WIDTH_16_BIT = 1, 373*4882a593Smuzhiyun ASRC_WIDTH_8_BIT = 2, 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun struct asrc_config { 377*4882a593Smuzhiyun enum asrc_pair_index pair; 378*4882a593Smuzhiyun unsigned int channel_num; 379*4882a593Smuzhiyun unsigned int buffer_num; 380*4882a593Smuzhiyun unsigned int dma_buffer_size; 381*4882a593Smuzhiyun unsigned int input_sample_rate; 382*4882a593Smuzhiyun unsigned int output_sample_rate; 383*4882a593Smuzhiyun snd_pcm_format_t input_format; 384*4882a593Smuzhiyun snd_pcm_format_t output_format; 385*4882a593Smuzhiyun enum asrc_inclk inclk; 386*4882a593Smuzhiyun enum asrc_outclk outclk; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun struct asrc_req { 390*4882a593Smuzhiyun unsigned int chn_num; 391*4882a593Smuzhiyun enum asrc_pair_index index; 392*4882a593Smuzhiyun }; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun struct asrc_querybuf { 395*4882a593Smuzhiyun unsigned int buffer_index; 396*4882a593Smuzhiyun unsigned int input_length; 397*4882a593Smuzhiyun unsigned int output_length; 398*4882a593Smuzhiyun unsigned long input_offset; 399*4882a593Smuzhiyun unsigned long output_offset; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun struct asrc_convert_buffer { 403*4882a593Smuzhiyun void *input_buffer_vaddr; 404*4882a593Smuzhiyun void *output_buffer_vaddr; 405*4882a593Smuzhiyun unsigned int input_buffer_length; 406*4882a593Smuzhiyun unsigned int output_buffer_length; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun struct asrc_status_flags { 410*4882a593Smuzhiyun enum asrc_pair_index index; 411*4882a593Smuzhiyun unsigned int overload_error; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun enum asrc_error_status { 415*4882a593Smuzhiyun ASRC_TASK_Q_OVERLOAD = 0x01, 416*4882a593Smuzhiyun ASRC_OUTPUT_TASK_OVERLOAD = 0x02, 417*4882a593Smuzhiyun ASRC_INPUT_TASK_OVERLOAD = 0x04, 418*4882a593Smuzhiyun ASRC_OUTPUT_BUFFER_OVERFLOW = 0x08, 419*4882a593Smuzhiyun ASRC_INPUT_BUFFER_UNDERRUN = 0x10, 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun struct dma_block { 423*4882a593Smuzhiyun dma_addr_t dma_paddr; 424*4882a593Smuzhiyun void *dma_vaddr; 425*4882a593Smuzhiyun unsigned int length; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun /** 429*4882a593Smuzhiyun * fsl_asrc_soc_data: soc specific data 430*4882a593Smuzhiyun * 431*4882a593Smuzhiyun * @use_edma: using edma as dma device or not 432*4882a593Smuzhiyun * @channel_bits: width of ASRCNCR register for each pair 433*4882a593Smuzhiyun */ 434*4882a593Smuzhiyun struct fsl_asrc_soc_data { 435*4882a593Smuzhiyun bool use_edma; 436*4882a593Smuzhiyun unsigned int channel_bits; 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /** 440*4882a593Smuzhiyun * fsl_asrc_pair_priv: ASRC Pair private data 441*4882a593Smuzhiyun * 442*4882a593Smuzhiyun * @config: configuration profile 443*4882a593Smuzhiyun */ 444*4882a593Smuzhiyun struct fsl_asrc_pair_priv { 445*4882a593Smuzhiyun struct asrc_config *config; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /** 449*4882a593Smuzhiyun * fsl_asrc_priv: ASRC private data 450*4882a593Smuzhiyun * 451*4882a593Smuzhiyun * @asrck_clk: clock sources to driver ASRC internal logic 452*4882a593Smuzhiyun * @soc: soc specific data 453*4882a593Smuzhiyun * @clk_map: clock map for input/output clock 454*4882a593Smuzhiyun * @regcache_cfg: store register value of REG_ASRCFG 455*4882a593Smuzhiyun */ 456*4882a593Smuzhiyun struct fsl_asrc_priv { 457*4882a593Smuzhiyun struct clk *asrck_clk[ASRC_CLK_MAX_NUM]; 458*4882a593Smuzhiyun const struct fsl_asrc_soc_data *soc; 459*4882a593Smuzhiyun unsigned char *clk_map[2]; 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun u32 regcache_cfg; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun #endif /* _FSL_ASRC_H */ 465