1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Freescale ASRC ALSA SoC Digital Audio Interface (DAI) driver
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Copyright (C) 2014 Freescale Semiconductor, Inc.
6*4882a593Smuzhiyun //
7*4882a593Smuzhiyun // Author: Nicolin Chen <nicoleotsuka@gmail.com>
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/platform_data/dma-imx.h>
15*4882a593Smuzhiyun #include <linux/pm_runtime.h>
16*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
17*4882a593Smuzhiyun #include <sound/pcm_params.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "fsl_asrc.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define IDEAL_RATIO_DECIMAL_DEPTH 26
22*4882a593Smuzhiyun #define DIVIDER_NUM 64
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define pair_err(fmt, ...) \
25*4882a593Smuzhiyun dev_err(&asrc->pdev->dev, "Pair %c: " fmt, 'A' + index, ##__VA_ARGS__)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define pair_dbg(fmt, ...) \
28*4882a593Smuzhiyun dev_dbg(&asrc->pdev->dev, "Pair %c: " fmt, 'A' + index, ##__VA_ARGS__)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* Corresponding to process_option */
31*4882a593Smuzhiyun static unsigned int supported_asrc_rate[] = {
32*4882a593Smuzhiyun 5512, 8000, 11025, 12000, 16000, 22050, 24000, 32000, 44100, 48000,
33*4882a593Smuzhiyun 64000, 88200, 96000, 128000, 176400, 192000,
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static struct snd_pcm_hw_constraint_list fsl_asrc_rate_constraints = {
37*4882a593Smuzhiyun .count = ARRAY_SIZE(supported_asrc_rate),
38*4882a593Smuzhiyun .list = supported_asrc_rate,
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun * The following tables map the relationship between asrc_inclk/asrc_outclk in
43*4882a593Smuzhiyun * fsl_asrc.h and the registers of ASRCSR
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun static unsigned char input_clk_map_imx35[ASRC_CLK_MAP_LEN] = {
46*4882a593Smuzhiyun 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf,
47*4882a593Smuzhiyun 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,
48*4882a593Smuzhiyun 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static unsigned char output_clk_map_imx35[ASRC_CLK_MAP_LEN] = {
52*4882a593Smuzhiyun 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf,
53*4882a593Smuzhiyun 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,
54*4882a593Smuzhiyun 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* i.MX53 uses the same map for input and output */
58*4882a593Smuzhiyun static unsigned char input_clk_map_imx53[ASRC_CLK_MAP_LEN] = {
59*4882a593Smuzhiyun /* 0x0 0x1 0x2 0x3 0x4 0x5 0x6 0x7 0x8 0x9 0xa 0xb 0xc 0xd 0xe 0xf */
60*4882a593Smuzhiyun 0x0, 0x1, 0x2, 0x7, 0x4, 0x5, 0x6, 0x3, 0x8, 0x9, 0xa, 0xb, 0xc, 0xf, 0xe, 0xd,
61*4882a593Smuzhiyun 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7,
62*4882a593Smuzhiyun 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7,
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun static unsigned char output_clk_map_imx53[ASRC_CLK_MAP_LEN] = {
66*4882a593Smuzhiyun /* 0x0 0x1 0x2 0x3 0x4 0x5 0x6 0x7 0x8 0x9 0xa 0xb 0xc 0xd 0xe 0xf */
67*4882a593Smuzhiyun 0x8, 0x9, 0xa, 0x7, 0xc, 0x5, 0x6, 0xb, 0x0, 0x1, 0x2, 0x3, 0x4, 0xf, 0xe, 0xd,
68*4882a593Smuzhiyun 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7,
69*4882a593Smuzhiyun 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7, 0x7,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun * i.MX8QM/i.MX8QXP uses the same map for input and output.
74*4882a593Smuzhiyun * clk_map_imx8qm[0] is for i.MX8QM asrc0
75*4882a593Smuzhiyun * clk_map_imx8qm[1] is for i.MX8QM asrc1
76*4882a593Smuzhiyun * clk_map_imx8qxp[0] is for i.MX8QXP asrc0
77*4882a593Smuzhiyun * clk_map_imx8qxp[1] is for i.MX8QXP asrc1
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun static unsigned char clk_map_imx8qm[2][ASRC_CLK_MAP_LEN] = {
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0x0,
82*4882a593Smuzhiyun 0x0, 0x1, 0x2, 0x3, 0x4, 0x5, 0x6, 0x7, 0x8, 0x9, 0xa, 0xb, 0xc, 0xd, 0xe, 0xf,
83*4882a593Smuzhiyun 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf,
84*4882a593Smuzhiyun },
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 0xf, 0xf, 0xf, 0xf, 0xf, 0x7, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0x0,
87*4882a593Smuzhiyun 0x0, 0x1, 0x2, 0x3, 0xb, 0xc, 0xf, 0xf, 0xd, 0xe, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf,
88*4882a593Smuzhiyun 0x4, 0x5, 0x6, 0xf, 0x8, 0x9, 0xa, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf,
89*4882a593Smuzhiyun },
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static unsigned char clk_map_imx8qxp[2][ASRC_CLK_MAP_LEN] = {
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0x0,
95*4882a593Smuzhiyun 0x0, 0x1, 0x2, 0x3, 0x4, 0x5, 0x6, 0xf, 0x7, 0x8, 0x9, 0xa, 0xb, 0xc, 0xf, 0xf,
96*4882a593Smuzhiyun 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf,
97*4882a593Smuzhiyun },
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 0xf, 0xf, 0xf, 0xf, 0xf, 0x7, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0x0,
100*4882a593Smuzhiyun 0x0, 0x1, 0x2, 0x3, 0x7, 0x8, 0xf, 0xf, 0x9, 0xa, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf,
101*4882a593Smuzhiyun 0xf, 0xf, 0x6, 0xf, 0xf, 0xf, 0xa, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf, 0xf,
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * According to RM, the divider range is 1 ~ 8,
107*4882a593Smuzhiyun * prescaler is power of 2 from 1 ~ 128.
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun static int asrc_clk_divider[DIVIDER_NUM] = {
110*4882a593Smuzhiyun 1, 2, 4, 8, 16, 32, 64, 128, /* divider = 1 */
111*4882a593Smuzhiyun 2, 4, 8, 16, 32, 64, 128, 256, /* divider = 2 */
112*4882a593Smuzhiyun 3, 6, 12, 24, 48, 96, 192, 384, /* divider = 3 */
113*4882a593Smuzhiyun 4, 8, 16, 32, 64, 128, 256, 512, /* divider = 4 */
114*4882a593Smuzhiyun 5, 10, 20, 40, 80, 160, 320, 640, /* divider = 5 */
115*4882a593Smuzhiyun 6, 12, 24, 48, 96, 192, 384, 768, /* divider = 6 */
116*4882a593Smuzhiyun 7, 14, 28, 56, 112, 224, 448, 896, /* divider = 7 */
117*4882a593Smuzhiyun 8, 16, 32, 64, 128, 256, 512, 1024, /* divider = 8 */
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * Check if the divider is available for internal ratio mode
122*4882a593Smuzhiyun */
fsl_asrc_divider_avail(int clk_rate,int rate,int * div)123*4882a593Smuzhiyun static bool fsl_asrc_divider_avail(int clk_rate, int rate, int *div)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun u32 rem, i;
126*4882a593Smuzhiyun u64 n;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (div)
129*4882a593Smuzhiyun *div = 0;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (clk_rate == 0 || rate == 0)
132*4882a593Smuzhiyun return false;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun n = clk_rate;
135*4882a593Smuzhiyun rem = do_div(n, rate);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (div)
138*4882a593Smuzhiyun *div = n;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (rem != 0)
141*4882a593Smuzhiyun return false;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun for (i = 0; i < DIVIDER_NUM; i++) {
144*4882a593Smuzhiyun if (n == asrc_clk_divider[i])
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun if (i == DIVIDER_NUM)
149*4882a593Smuzhiyun return false;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return true;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /**
155*4882a593Smuzhiyun * fsl_asrc_sel_proc - Select the pre-processing and post-processing options
156*4882a593Smuzhiyun * @inrate: input sample rate
157*4882a593Smuzhiyun * @outrate: output sample rate
158*4882a593Smuzhiyun * @pre_proc: return value for pre-processing option
159*4882a593Smuzhiyun * @post_proc: return value for post-processing option
160*4882a593Smuzhiyun *
161*4882a593Smuzhiyun * Make sure to exclude following unsupported cases before
162*4882a593Smuzhiyun * calling this function:
163*4882a593Smuzhiyun * 1) inrate > 8.125 * outrate
164*4882a593Smuzhiyun * 2) inrate > 16.125 * outrate
165*4882a593Smuzhiyun *
166*4882a593Smuzhiyun */
fsl_asrc_sel_proc(int inrate,int outrate,int * pre_proc,int * post_proc)167*4882a593Smuzhiyun static void fsl_asrc_sel_proc(int inrate, int outrate,
168*4882a593Smuzhiyun int *pre_proc, int *post_proc)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun bool post_proc_cond2;
171*4882a593Smuzhiyun bool post_proc_cond0;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* select pre_proc between [0, 2] */
174*4882a593Smuzhiyun if (inrate * 8 > 33 * outrate)
175*4882a593Smuzhiyun *pre_proc = 2;
176*4882a593Smuzhiyun else if (inrate * 8 > 15 * outrate) {
177*4882a593Smuzhiyun if (inrate > 152000)
178*4882a593Smuzhiyun *pre_proc = 2;
179*4882a593Smuzhiyun else
180*4882a593Smuzhiyun *pre_proc = 1;
181*4882a593Smuzhiyun } else if (inrate < 76000)
182*4882a593Smuzhiyun *pre_proc = 0;
183*4882a593Smuzhiyun else if (inrate > 152000)
184*4882a593Smuzhiyun *pre_proc = 2;
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun *pre_proc = 1;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Condition for selection of post-processing */
189*4882a593Smuzhiyun post_proc_cond2 = (inrate * 15 > outrate * 16 && outrate < 56000) ||
190*4882a593Smuzhiyun (inrate > 56000 && outrate < 56000);
191*4882a593Smuzhiyun post_proc_cond0 = inrate * 23 < outrate * 8;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (post_proc_cond2)
194*4882a593Smuzhiyun *post_proc = 2;
195*4882a593Smuzhiyun else if (post_proc_cond0)
196*4882a593Smuzhiyun *post_proc = 0;
197*4882a593Smuzhiyun else
198*4882a593Smuzhiyun *post_proc = 1;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /**
202*4882a593Smuzhiyun * fsl_asrc_request_pair - Request ASRC pair
203*4882a593Smuzhiyun * @channels: number of channels
204*4882a593Smuzhiyun * @pair: pointer to pair
205*4882a593Smuzhiyun *
206*4882a593Smuzhiyun * It assigns pair by the order of A->C->B because allocation of pair B,
207*4882a593Smuzhiyun * within range [ANCA, ANCA+ANCB-1], depends on the channels of pair A
208*4882a593Smuzhiyun * while pair A and pair C are comparatively independent.
209*4882a593Smuzhiyun */
fsl_asrc_request_pair(int channels,struct fsl_asrc_pair * pair)210*4882a593Smuzhiyun static int fsl_asrc_request_pair(int channels, struct fsl_asrc_pair *pair)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun enum asrc_pair_index index = ASRC_INVALID_PAIR;
213*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
214*4882a593Smuzhiyun struct device *dev = &asrc->pdev->dev;
215*4882a593Smuzhiyun unsigned long lock_flags;
216*4882a593Smuzhiyun int i, ret = 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun spin_lock_irqsave(&asrc->lock, lock_flags);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun for (i = ASRC_PAIR_A; i < ASRC_PAIR_MAX_NUM; i++) {
221*4882a593Smuzhiyun if (asrc->pair[i] != NULL)
222*4882a593Smuzhiyun continue;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun index = i;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (i != ASRC_PAIR_B)
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun if (index == ASRC_INVALID_PAIR) {
231*4882a593Smuzhiyun dev_err(dev, "all pairs are busy now\n");
232*4882a593Smuzhiyun ret = -EBUSY;
233*4882a593Smuzhiyun } else if (asrc->channel_avail < channels) {
234*4882a593Smuzhiyun dev_err(dev, "can't afford required channels: %d\n", channels);
235*4882a593Smuzhiyun ret = -EINVAL;
236*4882a593Smuzhiyun } else {
237*4882a593Smuzhiyun asrc->channel_avail -= channels;
238*4882a593Smuzhiyun asrc->pair[index] = pair;
239*4882a593Smuzhiyun pair->channels = channels;
240*4882a593Smuzhiyun pair->index = index;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun spin_unlock_irqrestore(&asrc->lock, lock_flags);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun return ret;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /**
249*4882a593Smuzhiyun * fsl_asrc_release_pair - Release ASRC pair
250*4882a593Smuzhiyun * @pair: pair to release
251*4882a593Smuzhiyun *
252*4882a593Smuzhiyun * It clears the resource from asrc and releases the occupied channels.
253*4882a593Smuzhiyun */
fsl_asrc_release_pair(struct fsl_asrc_pair * pair)254*4882a593Smuzhiyun static void fsl_asrc_release_pair(struct fsl_asrc_pair *pair)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
257*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
258*4882a593Smuzhiyun unsigned long lock_flags;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Make sure the pair is disabled */
261*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
262*4882a593Smuzhiyun ASRCTR_ASRCEi_MASK(index), 0);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun spin_lock_irqsave(&asrc->lock, lock_flags);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun asrc->channel_avail += pair->channels;
267*4882a593Smuzhiyun asrc->pair[index] = NULL;
268*4882a593Smuzhiyun pair->error = 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun spin_unlock_irqrestore(&asrc->lock, lock_flags);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /**
274*4882a593Smuzhiyun * fsl_asrc_set_watermarks- configure input and output thresholds
275*4882a593Smuzhiyun * @pair: pointer to pair
276*4882a593Smuzhiyun * @in: input threshold
277*4882a593Smuzhiyun * @out: output threshold
278*4882a593Smuzhiyun */
fsl_asrc_set_watermarks(struct fsl_asrc_pair * pair,u32 in,u32 out)279*4882a593Smuzhiyun static void fsl_asrc_set_watermarks(struct fsl_asrc_pair *pair, u32 in, u32 out)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
282*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRMCR(index),
285*4882a593Smuzhiyun ASRMCRi_EXTTHRSHi_MASK |
286*4882a593Smuzhiyun ASRMCRi_INFIFO_THRESHOLD_MASK |
287*4882a593Smuzhiyun ASRMCRi_OUTFIFO_THRESHOLD_MASK,
288*4882a593Smuzhiyun ASRMCRi_EXTTHRSHi |
289*4882a593Smuzhiyun ASRMCRi_INFIFO_THRESHOLD(in) |
290*4882a593Smuzhiyun ASRMCRi_OUTFIFO_THRESHOLD(out));
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /**
294*4882a593Smuzhiyun * fsl_asrc_cal_asrck_divisor - Calculate the total divisor between asrck clock rate and sample rate
295*4882a593Smuzhiyun * @pair: pointer to pair
296*4882a593Smuzhiyun * @div: divider
297*4882a593Smuzhiyun *
298*4882a593Smuzhiyun * It follows the formula clk_rate = samplerate * (2 ^ prescaler) * divider
299*4882a593Smuzhiyun */
fsl_asrc_cal_asrck_divisor(struct fsl_asrc_pair * pair,u32 div)300*4882a593Smuzhiyun static u32 fsl_asrc_cal_asrck_divisor(struct fsl_asrc_pair *pair, u32 div)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun u32 ps;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Calculate the divisors: prescaler [2^0, 2^7], divder [1, 8] */
305*4882a593Smuzhiyun for (ps = 0; div > 8; ps++)
306*4882a593Smuzhiyun div >>= 1;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return ((div - 1) << ASRCDRi_AxCPi_WIDTH) | ps;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /**
312*4882a593Smuzhiyun * fsl_asrc_set_ideal_ratio - Calculate and set the ratio for Ideal Ratio mode only
313*4882a593Smuzhiyun * @pair: pointer to pair
314*4882a593Smuzhiyun * @inrate: input rate
315*4882a593Smuzhiyun * @outrate: output rate
316*4882a593Smuzhiyun *
317*4882a593Smuzhiyun * The ratio is a 32-bit fixed point value with 26 fractional bits.
318*4882a593Smuzhiyun */
fsl_asrc_set_ideal_ratio(struct fsl_asrc_pair * pair,int inrate,int outrate)319*4882a593Smuzhiyun static int fsl_asrc_set_ideal_ratio(struct fsl_asrc_pair *pair,
320*4882a593Smuzhiyun int inrate, int outrate)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
323*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
324*4882a593Smuzhiyun unsigned long ratio;
325*4882a593Smuzhiyun int i;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (!outrate) {
328*4882a593Smuzhiyun pair_err("output rate should not be zero\n");
329*4882a593Smuzhiyun return -EINVAL;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* Calculate the intergal part of the ratio */
333*4882a593Smuzhiyun ratio = (inrate / outrate) << IDEAL_RATIO_DECIMAL_DEPTH;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* ... and then the 26 depth decimal part */
336*4882a593Smuzhiyun inrate %= outrate;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun for (i = 1; i <= IDEAL_RATIO_DECIMAL_DEPTH; i++) {
339*4882a593Smuzhiyun inrate <<= 1;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (inrate < outrate)
342*4882a593Smuzhiyun continue;
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ratio |= 1 << (IDEAL_RATIO_DECIMAL_DEPTH - i);
345*4882a593Smuzhiyun inrate -= outrate;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun if (!inrate)
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRIDRL(index), ratio);
352*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRIDRH(index), ratio >> 24);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /**
358*4882a593Smuzhiyun * fsl_asrc_config_pair - Configure the assigned ASRC pair
359*4882a593Smuzhiyun * @pair: pointer to pair
360*4882a593Smuzhiyun * @use_ideal_rate: boolean configuration
361*4882a593Smuzhiyun *
362*4882a593Smuzhiyun * It configures those ASRC registers according to a configuration instance
363*4882a593Smuzhiyun * of struct asrc_config which includes in/output sample rate, width, channel
364*4882a593Smuzhiyun * and clock settings.
365*4882a593Smuzhiyun *
366*4882a593Smuzhiyun * Note:
367*4882a593Smuzhiyun * The ideal ratio configuration can work with a flexible clock rate setting.
368*4882a593Smuzhiyun * Using IDEAL_RATIO_RATE gives a faster converting speed but overloads ASRC.
369*4882a593Smuzhiyun * For a regular audio playback, the clock rate should not be slower than an
370*4882a593Smuzhiyun * clock rate aligning with the output sample rate; For a use case requiring
371*4882a593Smuzhiyun * faster conversion, set use_ideal_rate to have the faster speed.
372*4882a593Smuzhiyun */
fsl_asrc_config_pair(struct fsl_asrc_pair * pair,bool use_ideal_rate)373*4882a593Smuzhiyun static int fsl_asrc_config_pair(struct fsl_asrc_pair *pair, bool use_ideal_rate)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun struct fsl_asrc_pair_priv *pair_priv = pair->private;
376*4882a593Smuzhiyun struct asrc_config *config = pair_priv->config;
377*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
378*4882a593Smuzhiyun struct fsl_asrc_priv *asrc_priv = asrc->private;
379*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
380*4882a593Smuzhiyun enum asrc_word_width input_word_width;
381*4882a593Smuzhiyun enum asrc_word_width output_word_width;
382*4882a593Smuzhiyun u32 inrate, outrate, indiv, outdiv;
383*4882a593Smuzhiyun u32 clk_index[2], div[2];
384*4882a593Smuzhiyun u64 clk_rate;
385*4882a593Smuzhiyun int in, out, channels;
386*4882a593Smuzhiyun int pre_proc, post_proc;
387*4882a593Smuzhiyun struct clk *clk;
388*4882a593Smuzhiyun bool ideal, div_avail;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (!config) {
391*4882a593Smuzhiyun pair_err("invalid pair config\n");
392*4882a593Smuzhiyun return -EINVAL;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* Validate channels */
396*4882a593Smuzhiyun if (config->channel_num < 1 || config->channel_num > 10) {
397*4882a593Smuzhiyun pair_err("does not support %d channels\n", config->channel_num);
398*4882a593Smuzhiyun return -EINVAL;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun switch (snd_pcm_format_width(config->input_format)) {
402*4882a593Smuzhiyun case 8:
403*4882a593Smuzhiyun input_word_width = ASRC_WIDTH_8_BIT;
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun case 16:
406*4882a593Smuzhiyun input_word_width = ASRC_WIDTH_16_BIT;
407*4882a593Smuzhiyun break;
408*4882a593Smuzhiyun case 24:
409*4882a593Smuzhiyun input_word_width = ASRC_WIDTH_24_BIT;
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun default:
412*4882a593Smuzhiyun pair_err("does not support this input format, %d\n",
413*4882a593Smuzhiyun config->input_format);
414*4882a593Smuzhiyun return -EINVAL;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun switch (snd_pcm_format_width(config->output_format)) {
418*4882a593Smuzhiyun case 16:
419*4882a593Smuzhiyun output_word_width = ASRC_WIDTH_16_BIT;
420*4882a593Smuzhiyun break;
421*4882a593Smuzhiyun case 24:
422*4882a593Smuzhiyun output_word_width = ASRC_WIDTH_24_BIT;
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun default:
425*4882a593Smuzhiyun pair_err("does not support this output format, %d\n",
426*4882a593Smuzhiyun config->output_format);
427*4882a593Smuzhiyun return -EINVAL;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun inrate = config->input_sample_rate;
431*4882a593Smuzhiyun outrate = config->output_sample_rate;
432*4882a593Smuzhiyun ideal = config->inclk == INCLK_NONE;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* Validate input and output sample rates */
435*4882a593Smuzhiyun for (in = 0; in < ARRAY_SIZE(supported_asrc_rate); in++)
436*4882a593Smuzhiyun if (inrate == supported_asrc_rate[in])
437*4882a593Smuzhiyun break;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (in == ARRAY_SIZE(supported_asrc_rate)) {
440*4882a593Smuzhiyun pair_err("unsupported input sample rate: %dHz\n", inrate);
441*4882a593Smuzhiyun return -EINVAL;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun for (out = 0; out < ARRAY_SIZE(supported_asrc_rate); out++)
445*4882a593Smuzhiyun if (outrate == supported_asrc_rate[out])
446*4882a593Smuzhiyun break;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (out == ARRAY_SIZE(supported_asrc_rate)) {
449*4882a593Smuzhiyun pair_err("unsupported output sample rate: %dHz\n", outrate);
450*4882a593Smuzhiyun return -EINVAL;
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if ((outrate >= 5512 && outrate <= 30000) &&
454*4882a593Smuzhiyun (outrate > 24 * inrate || inrate > 8 * outrate)) {
455*4882a593Smuzhiyun pair_err("exceed supported ratio range [1/24, 8] for \
456*4882a593Smuzhiyun inrate/outrate: %d/%d\n", inrate, outrate);
457*4882a593Smuzhiyun return -EINVAL;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Validate input and output clock sources */
461*4882a593Smuzhiyun clk_index[IN] = asrc_priv->clk_map[IN][config->inclk];
462*4882a593Smuzhiyun clk_index[OUT] = asrc_priv->clk_map[OUT][config->outclk];
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* We only have output clock for ideal ratio mode */
465*4882a593Smuzhiyun clk = asrc_priv->asrck_clk[clk_index[ideal ? OUT : IN]];
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun clk_rate = clk_get_rate(clk);
468*4882a593Smuzhiyun div_avail = fsl_asrc_divider_avail(clk_rate, inrate, &div[IN]);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * The divider range is [1, 1024], defined by the hardware. For non-
472*4882a593Smuzhiyun * ideal ratio configuration, clock rate has to be strictly aligned
473*4882a593Smuzhiyun * with the sample rate. For ideal ratio configuration, clock rates
474*4882a593Smuzhiyun * only result in different converting speeds. So remainder does not
475*4882a593Smuzhiyun * matter, as long as we keep the divider within its valid range.
476*4882a593Smuzhiyun */
477*4882a593Smuzhiyun if (div[IN] == 0 || (!ideal && !div_avail)) {
478*4882a593Smuzhiyun pair_err("failed to support input sample rate %dHz by asrck_%x\n",
479*4882a593Smuzhiyun inrate, clk_index[ideal ? OUT : IN]);
480*4882a593Smuzhiyun return -EINVAL;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun div[IN] = min_t(u32, 1024, div[IN]);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun clk = asrc_priv->asrck_clk[clk_index[OUT]];
486*4882a593Smuzhiyun clk_rate = clk_get_rate(clk);
487*4882a593Smuzhiyun if (ideal && use_ideal_rate)
488*4882a593Smuzhiyun div_avail = fsl_asrc_divider_avail(clk_rate, IDEAL_RATIO_RATE, &div[OUT]);
489*4882a593Smuzhiyun else
490*4882a593Smuzhiyun div_avail = fsl_asrc_divider_avail(clk_rate, outrate, &div[OUT]);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Output divider has the same limitation as the input one */
493*4882a593Smuzhiyun if (div[OUT] == 0 || (!ideal && !div_avail)) {
494*4882a593Smuzhiyun pair_err("failed to support output sample rate %dHz by asrck_%x\n",
495*4882a593Smuzhiyun outrate, clk_index[OUT]);
496*4882a593Smuzhiyun return -EINVAL;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun div[OUT] = min_t(u32, 1024, div[OUT]);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* Set the channel number */
502*4882a593Smuzhiyun channels = config->channel_num;
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (asrc_priv->soc->channel_bits < 4)
505*4882a593Smuzhiyun channels /= 2;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /* Update channels for current pair */
508*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCNCR,
509*4882a593Smuzhiyun ASRCNCR_ANCi_MASK(index, asrc_priv->soc->channel_bits),
510*4882a593Smuzhiyun ASRCNCR_ANCi(index, channels, asrc_priv->soc->channel_bits));
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* Default setting: Automatic selection for processing mode */
513*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
514*4882a593Smuzhiyun ASRCTR_ATSi_MASK(index), ASRCTR_ATS(index));
515*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
516*4882a593Smuzhiyun ASRCTR_USRi_MASK(index), 0);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* Set the input and output clock sources */
519*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCSR,
520*4882a593Smuzhiyun ASRCSR_AICSi_MASK(index) | ASRCSR_AOCSi_MASK(index),
521*4882a593Smuzhiyun ASRCSR_AICS(index, clk_index[IN]) |
522*4882a593Smuzhiyun ASRCSR_AOCS(index, clk_index[OUT]));
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Calculate the input clock divisors */
525*4882a593Smuzhiyun indiv = fsl_asrc_cal_asrck_divisor(pair, div[IN]);
526*4882a593Smuzhiyun outdiv = fsl_asrc_cal_asrck_divisor(pair, div[OUT]);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /* Suppose indiv and outdiv includes prescaler, so add its MASK too */
529*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCDR(index),
530*4882a593Smuzhiyun ASRCDRi_AOCPi_MASK(index) | ASRCDRi_AICPi_MASK(index) |
531*4882a593Smuzhiyun ASRCDRi_AOCDi_MASK(index) | ASRCDRi_AICDi_MASK(index),
532*4882a593Smuzhiyun ASRCDRi_AOCP(index, outdiv) | ASRCDRi_AICP(index, indiv));
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Implement word_width configurations */
535*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRMCR1(index),
536*4882a593Smuzhiyun ASRMCR1i_OW16_MASK | ASRMCR1i_IWD_MASK,
537*4882a593Smuzhiyun ASRMCR1i_OW16(output_word_width) |
538*4882a593Smuzhiyun ASRMCR1i_IWD(input_word_width));
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* Enable BUFFER STALL */
541*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRMCR(index),
542*4882a593Smuzhiyun ASRMCRi_BUFSTALLi_MASK, ASRMCRi_BUFSTALLi);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* Set default thresholds for input and output FIFO */
545*4882a593Smuzhiyun fsl_asrc_set_watermarks(pair, ASRC_INPUTFIFO_THRESHOLD,
546*4882a593Smuzhiyun ASRC_INPUTFIFO_THRESHOLD);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Configure the following only for Ideal Ratio mode */
549*4882a593Smuzhiyun if (!ideal)
550*4882a593Smuzhiyun return 0;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun /* Clear ASTSx bit to use Ideal Ratio mode */
553*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
554*4882a593Smuzhiyun ASRCTR_ATSi_MASK(index), 0);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* Enable Ideal Ratio mode */
557*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
558*4882a593Smuzhiyun ASRCTR_IDRi_MASK(index) | ASRCTR_USRi_MASK(index),
559*4882a593Smuzhiyun ASRCTR_IDR(index) | ASRCTR_USR(index));
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun fsl_asrc_sel_proc(inrate, outrate, &pre_proc, &post_proc);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* Apply configurations for pre- and post-processing */
564*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCFG,
565*4882a593Smuzhiyun ASRCFG_PREMODi_MASK(index) | ASRCFG_POSTMODi_MASK(index),
566*4882a593Smuzhiyun ASRCFG_PREMOD(index, pre_proc) |
567*4882a593Smuzhiyun ASRCFG_POSTMOD(index, post_proc));
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun return fsl_asrc_set_ideal_ratio(pair, inrate, outrate);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /**
573*4882a593Smuzhiyun * fsl_asrc_start_pair - Start the assigned ASRC pair
574*4882a593Smuzhiyun * @pair: pointer to pair
575*4882a593Smuzhiyun *
576*4882a593Smuzhiyun * It enables the assigned pair and makes it stopped at the stall level.
577*4882a593Smuzhiyun */
fsl_asrc_start_pair(struct fsl_asrc_pair * pair)578*4882a593Smuzhiyun static void fsl_asrc_start_pair(struct fsl_asrc_pair *pair)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
581*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
582*4882a593Smuzhiyun int reg, retry = 10, i;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun /* Enable the current pair */
585*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
586*4882a593Smuzhiyun ASRCTR_ASRCEi_MASK(index), ASRCTR_ASRCE(index));
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun /* Wait for status of initialization */
589*4882a593Smuzhiyun do {
590*4882a593Smuzhiyun udelay(5);
591*4882a593Smuzhiyun regmap_read(asrc->regmap, REG_ASRCFG, ®);
592*4882a593Smuzhiyun reg &= ASRCFG_INIRQi_MASK(index);
593*4882a593Smuzhiyun } while (!reg && --retry);
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Make the input fifo to ASRC STALL level */
596*4882a593Smuzhiyun regmap_read(asrc->regmap, REG_ASRCNCR, ®);
597*4882a593Smuzhiyun for (i = 0; i < pair->channels * 4; i++)
598*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRDI(index), 0);
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /* Enable overload interrupt */
601*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRIER, ASRIER_AOLIE);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /**
605*4882a593Smuzhiyun * fsl_asrc_stop_pair - Stop the assigned ASRC pair
606*4882a593Smuzhiyun * @pair: pointer to pair
607*4882a593Smuzhiyun */
fsl_asrc_stop_pair(struct fsl_asrc_pair * pair)608*4882a593Smuzhiyun static void fsl_asrc_stop_pair(struct fsl_asrc_pair *pair)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
611*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun /* Stop the current pair */
614*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
615*4882a593Smuzhiyun ASRCTR_ASRCEi_MASK(index), 0);
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun /**
619*4882a593Smuzhiyun * fsl_asrc_get_dma_channel- Get DMA channel according to the pair and direction.
620*4882a593Smuzhiyun * @pair: pointer to pair
621*4882a593Smuzhiyun * @dir: DMA direction
622*4882a593Smuzhiyun */
fsl_asrc_get_dma_channel(struct fsl_asrc_pair * pair,bool dir)623*4882a593Smuzhiyun static struct dma_chan *fsl_asrc_get_dma_channel(struct fsl_asrc_pair *pair,
624*4882a593Smuzhiyun bool dir)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct fsl_asrc *asrc = pair->asrc;
627*4882a593Smuzhiyun enum asrc_pair_index index = pair->index;
628*4882a593Smuzhiyun char name[4];
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun sprintf(name, "%cx%c", dir == IN ? 'r' : 't', index + 'a');
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return dma_request_slave_channel(&asrc->pdev->dev, name);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
fsl_asrc_dai_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)635*4882a593Smuzhiyun static int fsl_asrc_dai_startup(struct snd_pcm_substream *substream,
636*4882a593Smuzhiyun struct snd_soc_dai *dai)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun struct fsl_asrc *asrc = snd_soc_dai_get_drvdata(dai);
639*4882a593Smuzhiyun struct fsl_asrc_priv *asrc_priv = asrc->private;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun /* Odd channel number is not valid for older ASRC (channel_bits==3) */
642*4882a593Smuzhiyun if (asrc_priv->soc->channel_bits == 3)
643*4882a593Smuzhiyun snd_pcm_hw_constraint_step(substream->runtime, 0,
644*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_CHANNELS, 2);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return snd_pcm_hw_constraint_list(substream->runtime, 0,
648*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_RATE, &fsl_asrc_rate_constraints);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /* Select proper clock source for internal ratio mode */
fsl_asrc_select_clk(struct fsl_asrc_priv * asrc_priv,struct fsl_asrc_pair * pair,int in_rate,int out_rate)652*4882a593Smuzhiyun static void fsl_asrc_select_clk(struct fsl_asrc_priv *asrc_priv,
653*4882a593Smuzhiyun struct fsl_asrc_pair *pair,
654*4882a593Smuzhiyun int in_rate,
655*4882a593Smuzhiyun int out_rate)
656*4882a593Smuzhiyun {
657*4882a593Smuzhiyun struct fsl_asrc_pair_priv *pair_priv = pair->private;
658*4882a593Smuzhiyun struct asrc_config *config = pair_priv->config;
659*4882a593Smuzhiyun int rate[2], select_clk[2]; /* Array size 2 means IN and OUT */
660*4882a593Smuzhiyun int clk_rate, clk_index;
661*4882a593Smuzhiyun int i = 0, j = 0;
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun rate[IN] = in_rate;
664*4882a593Smuzhiyun rate[OUT] = out_rate;
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /* Select proper clock source for internal ratio mode */
667*4882a593Smuzhiyun for (j = 0; j < 2; j++) {
668*4882a593Smuzhiyun for (i = 0; i < ASRC_CLK_MAP_LEN; i++) {
669*4882a593Smuzhiyun clk_index = asrc_priv->clk_map[j][i];
670*4882a593Smuzhiyun clk_rate = clk_get_rate(asrc_priv->asrck_clk[clk_index]);
671*4882a593Smuzhiyun /* Only match a perfect clock source with no remainder */
672*4882a593Smuzhiyun if (fsl_asrc_divider_avail(clk_rate, rate[j], NULL))
673*4882a593Smuzhiyun break;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun select_clk[j] = i;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /* Switch to ideal ratio mode if there is no proper clock source */
680*4882a593Smuzhiyun if (select_clk[IN] == ASRC_CLK_MAP_LEN || select_clk[OUT] == ASRC_CLK_MAP_LEN) {
681*4882a593Smuzhiyun select_clk[IN] = INCLK_NONE;
682*4882a593Smuzhiyun select_clk[OUT] = OUTCLK_ASRCK1_CLK;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun config->inclk = select_clk[IN];
686*4882a593Smuzhiyun config->outclk = select_clk[OUT];
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
fsl_asrc_dai_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)689*4882a593Smuzhiyun static int fsl_asrc_dai_hw_params(struct snd_pcm_substream *substream,
690*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
691*4882a593Smuzhiyun struct snd_soc_dai *dai)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun struct fsl_asrc *asrc = snd_soc_dai_get_drvdata(dai);
694*4882a593Smuzhiyun struct fsl_asrc_priv *asrc_priv = asrc->private;
695*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
696*4882a593Smuzhiyun struct fsl_asrc_pair *pair = runtime->private_data;
697*4882a593Smuzhiyun struct fsl_asrc_pair_priv *pair_priv = pair->private;
698*4882a593Smuzhiyun unsigned int channels = params_channels(params);
699*4882a593Smuzhiyun unsigned int rate = params_rate(params);
700*4882a593Smuzhiyun struct asrc_config config;
701*4882a593Smuzhiyun int ret;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun ret = fsl_asrc_request_pair(channels, pair);
704*4882a593Smuzhiyun if (ret) {
705*4882a593Smuzhiyun dev_err(dai->dev, "fail to request asrc pair\n");
706*4882a593Smuzhiyun return ret;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun pair_priv->config = &config;
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun config.pair = pair->index;
712*4882a593Smuzhiyun config.channel_num = channels;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
715*4882a593Smuzhiyun config.input_format = params_format(params);
716*4882a593Smuzhiyun config.output_format = asrc->asrc_format;
717*4882a593Smuzhiyun config.input_sample_rate = rate;
718*4882a593Smuzhiyun config.output_sample_rate = asrc->asrc_rate;
719*4882a593Smuzhiyun } else {
720*4882a593Smuzhiyun config.input_format = asrc->asrc_format;
721*4882a593Smuzhiyun config.output_format = params_format(params);
722*4882a593Smuzhiyun config.input_sample_rate = asrc->asrc_rate;
723*4882a593Smuzhiyun config.output_sample_rate = rate;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun fsl_asrc_select_clk(asrc_priv, pair,
727*4882a593Smuzhiyun config.input_sample_rate,
728*4882a593Smuzhiyun config.output_sample_rate);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun ret = fsl_asrc_config_pair(pair, false);
731*4882a593Smuzhiyun if (ret) {
732*4882a593Smuzhiyun dev_err(dai->dev, "fail to config asrc pair\n");
733*4882a593Smuzhiyun return ret;
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return 0;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun
fsl_asrc_dai_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)739*4882a593Smuzhiyun static int fsl_asrc_dai_hw_free(struct snd_pcm_substream *substream,
740*4882a593Smuzhiyun struct snd_soc_dai *dai)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
743*4882a593Smuzhiyun struct fsl_asrc_pair *pair = runtime->private_data;
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun if (pair)
746*4882a593Smuzhiyun fsl_asrc_release_pair(pair);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun
fsl_asrc_dai_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)751*4882a593Smuzhiyun static int fsl_asrc_dai_trigger(struct snd_pcm_substream *substream, int cmd,
752*4882a593Smuzhiyun struct snd_soc_dai *dai)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
755*4882a593Smuzhiyun struct fsl_asrc_pair *pair = runtime->private_data;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun switch (cmd) {
758*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
759*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
760*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
761*4882a593Smuzhiyun fsl_asrc_start_pair(pair);
762*4882a593Smuzhiyun break;
763*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
764*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
765*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
766*4882a593Smuzhiyun fsl_asrc_stop_pair(pair);
767*4882a593Smuzhiyun break;
768*4882a593Smuzhiyun default:
769*4882a593Smuzhiyun return -EINVAL;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun static const struct snd_soc_dai_ops fsl_asrc_dai_ops = {
776*4882a593Smuzhiyun .startup = fsl_asrc_dai_startup,
777*4882a593Smuzhiyun .hw_params = fsl_asrc_dai_hw_params,
778*4882a593Smuzhiyun .hw_free = fsl_asrc_dai_hw_free,
779*4882a593Smuzhiyun .trigger = fsl_asrc_dai_trigger,
780*4882a593Smuzhiyun };
781*4882a593Smuzhiyun
fsl_asrc_dai_probe(struct snd_soc_dai * dai)782*4882a593Smuzhiyun static int fsl_asrc_dai_probe(struct snd_soc_dai *dai)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun struct fsl_asrc *asrc = snd_soc_dai_get_drvdata(dai);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &asrc->dma_params_tx,
787*4882a593Smuzhiyun &asrc->dma_params_rx);
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun #define FSL_ASRC_FORMATS (SNDRV_PCM_FMTBIT_S24_LE | \
793*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S16_LE | \
794*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S24_3LE)
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun static struct snd_soc_dai_driver fsl_asrc_dai = {
797*4882a593Smuzhiyun .probe = fsl_asrc_dai_probe,
798*4882a593Smuzhiyun .playback = {
799*4882a593Smuzhiyun .stream_name = "ASRC-Playback",
800*4882a593Smuzhiyun .channels_min = 1,
801*4882a593Smuzhiyun .channels_max = 10,
802*4882a593Smuzhiyun .rate_min = 5512,
803*4882a593Smuzhiyun .rate_max = 192000,
804*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
805*4882a593Smuzhiyun .formats = FSL_ASRC_FORMATS |
806*4882a593Smuzhiyun SNDRV_PCM_FMTBIT_S8,
807*4882a593Smuzhiyun },
808*4882a593Smuzhiyun .capture = {
809*4882a593Smuzhiyun .stream_name = "ASRC-Capture",
810*4882a593Smuzhiyun .channels_min = 1,
811*4882a593Smuzhiyun .channels_max = 10,
812*4882a593Smuzhiyun .rate_min = 5512,
813*4882a593Smuzhiyun .rate_max = 192000,
814*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_KNOT,
815*4882a593Smuzhiyun .formats = FSL_ASRC_FORMATS,
816*4882a593Smuzhiyun },
817*4882a593Smuzhiyun .ops = &fsl_asrc_dai_ops,
818*4882a593Smuzhiyun };
819*4882a593Smuzhiyun
fsl_asrc_readable_reg(struct device * dev,unsigned int reg)820*4882a593Smuzhiyun static bool fsl_asrc_readable_reg(struct device *dev, unsigned int reg)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun switch (reg) {
823*4882a593Smuzhiyun case REG_ASRCTR:
824*4882a593Smuzhiyun case REG_ASRIER:
825*4882a593Smuzhiyun case REG_ASRCNCR:
826*4882a593Smuzhiyun case REG_ASRCFG:
827*4882a593Smuzhiyun case REG_ASRCSR:
828*4882a593Smuzhiyun case REG_ASRCDR1:
829*4882a593Smuzhiyun case REG_ASRCDR2:
830*4882a593Smuzhiyun case REG_ASRSTR:
831*4882a593Smuzhiyun case REG_ASRPM1:
832*4882a593Smuzhiyun case REG_ASRPM2:
833*4882a593Smuzhiyun case REG_ASRPM3:
834*4882a593Smuzhiyun case REG_ASRPM4:
835*4882a593Smuzhiyun case REG_ASRPM5:
836*4882a593Smuzhiyun case REG_ASRTFR1:
837*4882a593Smuzhiyun case REG_ASRCCR:
838*4882a593Smuzhiyun case REG_ASRDOA:
839*4882a593Smuzhiyun case REG_ASRDOB:
840*4882a593Smuzhiyun case REG_ASRDOC:
841*4882a593Smuzhiyun case REG_ASRIDRHA:
842*4882a593Smuzhiyun case REG_ASRIDRLA:
843*4882a593Smuzhiyun case REG_ASRIDRHB:
844*4882a593Smuzhiyun case REG_ASRIDRLB:
845*4882a593Smuzhiyun case REG_ASRIDRHC:
846*4882a593Smuzhiyun case REG_ASRIDRLC:
847*4882a593Smuzhiyun case REG_ASR76K:
848*4882a593Smuzhiyun case REG_ASR56K:
849*4882a593Smuzhiyun case REG_ASRMCRA:
850*4882a593Smuzhiyun case REG_ASRFSTA:
851*4882a593Smuzhiyun case REG_ASRMCRB:
852*4882a593Smuzhiyun case REG_ASRFSTB:
853*4882a593Smuzhiyun case REG_ASRMCRC:
854*4882a593Smuzhiyun case REG_ASRFSTC:
855*4882a593Smuzhiyun case REG_ASRMCR1A:
856*4882a593Smuzhiyun case REG_ASRMCR1B:
857*4882a593Smuzhiyun case REG_ASRMCR1C:
858*4882a593Smuzhiyun return true;
859*4882a593Smuzhiyun default:
860*4882a593Smuzhiyun return false;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
fsl_asrc_volatile_reg(struct device * dev,unsigned int reg)864*4882a593Smuzhiyun static bool fsl_asrc_volatile_reg(struct device *dev, unsigned int reg)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun switch (reg) {
867*4882a593Smuzhiyun case REG_ASRSTR:
868*4882a593Smuzhiyun case REG_ASRDIA:
869*4882a593Smuzhiyun case REG_ASRDIB:
870*4882a593Smuzhiyun case REG_ASRDIC:
871*4882a593Smuzhiyun case REG_ASRDOA:
872*4882a593Smuzhiyun case REG_ASRDOB:
873*4882a593Smuzhiyun case REG_ASRDOC:
874*4882a593Smuzhiyun case REG_ASRFSTA:
875*4882a593Smuzhiyun case REG_ASRFSTB:
876*4882a593Smuzhiyun case REG_ASRFSTC:
877*4882a593Smuzhiyun case REG_ASRCFG:
878*4882a593Smuzhiyun return true;
879*4882a593Smuzhiyun default:
880*4882a593Smuzhiyun return false;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
fsl_asrc_writeable_reg(struct device * dev,unsigned int reg)884*4882a593Smuzhiyun static bool fsl_asrc_writeable_reg(struct device *dev, unsigned int reg)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun switch (reg) {
887*4882a593Smuzhiyun case REG_ASRCTR:
888*4882a593Smuzhiyun case REG_ASRIER:
889*4882a593Smuzhiyun case REG_ASRCNCR:
890*4882a593Smuzhiyun case REG_ASRCFG:
891*4882a593Smuzhiyun case REG_ASRCSR:
892*4882a593Smuzhiyun case REG_ASRCDR1:
893*4882a593Smuzhiyun case REG_ASRCDR2:
894*4882a593Smuzhiyun case REG_ASRSTR:
895*4882a593Smuzhiyun case REG_ASRPM1:
896*4882a593Smuzhiyun case REG_ASRPM2:
897*4882a593Smuzhiyun case REG_ASRPM3:
898*4882a593Smuzhiyun case REG_ASRPM4:
899*4882a593Smuzhiyun case REG_ASRPM5:
900*4882a593Smuzhiyun case REG_ASRTFR1:
901*4882a593Smuzhiyun case REG_ASRCCR:
902*4882a593Smuzhiyun case REG_ASRDIA:
903*4882a593Smuzhiyun case REG_ASRDIB:
904*4882a593Smuzhiyun case REG_ASRDIC:
905*4882a593Smuzhiyun case REG_ASRIDRHA:
906*4882a593Smuzhiyun case REG_ASRIDRLA:
907*4882a593Smuzhiyun case REG_ASRIDRHB:
908*4882a593Smuzhiyun case REG_ASRIDRLB:
909*4882a593Smuzhiyun case REG_ASRIDRHC:
910*4882a593Smuzhiyun case REG_ASRIDRLC:
911*4882a593Smuzhiyun case REG_ASR76K:
912*4882a593Smuzhiyun case REG_ASR56K:
913*4882a593Smuzhiyun case REG_ASRMCRA:
914*4882a593Smuzhiyun case REG_ASRMCRB:
915*4882a593Smuzhiyun case REG_ASRMCRC:
916*4882a593Smuzhiyun case REG_ASRMCR1A:
917*4882a593Smuzhiyun case REG_ASRMCR1B:
918*4882a593Smuzhiyun case REG_ASRMCR1C:
919*4882a593Smuzhiyun return true;
920*4882a593Smuzhiyun default:
921*4882a593Smuzhiyun return false;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun static struct reg_default fsl_asrc_reg[] = {
926*4882a593Smuzhiyun { REG_ASRCTR, 0x0000 }, { REG_ASRIER, 0x0000 },
927*4882a593Smuzhiyun { REG_ASRCNCR, 0x0000 }, { REG_ASRCFG, 0x0000 },
928*4882a593Smuzhiyun { REG_ASRCSR, 0x0000 }, { REG_ASRCDR1, 0x0000 },
929*4882a593Smuzhiyun { REG_ASRCDR2, 0x0000 }, { REG_ASRSTR, 0x0000 },
930*4882a593Smuzhiyun { REG_ASRRA, 0x0000 }, { REG_ASRRB, 0x0000 },
931*4882a593Smuzhiyun { REG_ASRRC, 0x0000 }, { REG_ASRPM1, 0x0000 },
932*4882a593Smuzhiyun { REG_ASRPM2, 0x0000 }, { REG_ASRPM3, 0x0000 },
933*4882a593Smuzhiyun { REG_ASRPM4, 0x0000 }, { REG_ASRPM5, 0x0000 },
934*4882a593Smuzhiyun { REG_ASRTFR1, 0x0000 }, { REG_ASRCCR, 0x0000 },
935*4882a593Smuzhiyun { REG_ASRDIA, 0x0000 }, { REG_ASRDOA, 0x0000 },
936*4882a593Smuzhiyun { REG_ASRDIB, 0x0000 }, { REG_ASRDOB, 0x0000 },
937*4882a593Smuzhiyun { REG_ASRDIC, 0x0000 }, { REG_ASRDOC, 0x0000 },
938*4882a593Smuzhiyun { REG_ASRIDRHA, 0x0000 }, { REG_ASRIDRLA, 0x0000 },
939*4882a593Smuzhiyun { REG_ASRIDRHB, 0x0000 }, { REG_ASRIDRLB, 0x0000 },
940*4882a593Smuzhiyun { REG_ASRIDRHC, 0x0000 }, { REG_ASRIDRLC, 0x0000 },
941*4882a593Smuzhiyun { REG_ASR76K, 0x0A47 }, { REG_ASR56K, 0x0DF3 },
942*4882a593Smuzhiyun { REG_ASRMCRA, 0x0000 }, { REG_ASRFSTA, 0x0000 },
943*4882a593Smuzhiyun { REG_ASRMCRB, 0x0000 }, { REG_ASRFSTB, 0x0000 },
944*4882a593Smuzhiyun { REG_ASRMCRC, 0x0000 }, { REG_ASRFSTC, 0x0000 },
945*4882a593Smuzhiyun { REG_ASRMCR1A, 0x0000 }, { REG_ASRMCR1B, 0x0000 },
946*4882a593Smuzhiyun { REG_ASRMCR1C, 0x0000 },
947*4882a593Smuzhiyun };
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun static const struct regmap_config fsl_asrc_regmap_config = {
950*4882a593Smuzhiyun .reg_bits = 32,
951*4882a593Smuzhiyun .reg_stride = 4,
952*4882a593Smuzhiyun .val_bits = 32,
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun .max_register = REG_ASRMCR1C,
955*4882a593Smuzhiyun .reg_defaults = fsl_asrc_reg,
956*4882a593Smuzhiyun .num_reg_defaults = ARRAY_SIZE(fsl_asrc_reg),
957*4882a593Smuzhiyun .readable_reg = fsl_asrc_readable_reg,
958*4882a593Smuzhiyun .volatile_reg = fsl_asrc_volatile_reg,
959*4882a593Smuzhiyun .writeable_reg = fsl_asrc_writeable_reg,
960*4882a593Smuzhiyun .cache_type = REGCACHE_FLAT,
961*4882a593Smuzhiyun };
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /**
964*4882a593Smuzhiyun * fsl_asrc_init - Initialize ASRC registers with a default configuration
965*4882a593Smuzhiyun * @asrc: ASRC context
966*4882a593Smuzhiyun */
fsl_asrc_init(struct fsl_asrc * asrc)967*4882a593Smuzhiyun static int fsl_asrc_init(struct fsl_asrc *asrc)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun unsigned long ipg_rate;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /* Halt ASRC internal FP when input FIFO needs data for pair A, B, C */
972*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRCTR, ASRCTR_ASRCEN);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun /* Disable interrupt by default */
975*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRIER, 0x0);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* Apply recommended settings for parameters from Reference Manual */
978*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRPM1, 0x7fffff);
979*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRPM2, 0x255555);
980*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRPM3, 0xff7280);
981*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRPM4, 0xff7280);
982*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRPM5, 0xff7280);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun /* Base address for task queue FIFO. Set to 0x7C */
985*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRTFR1,
986*4882a593Smuzhiyun ASRTFR1_TF_BASE_MASK, ASRTFR1_TF_BASE(0xfc));
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun /*
989*4882a593Smuzhiyun * Set the period of the 76KHz and 56KHz sampling clocks based on
990*4882a593Smuzhiyun * the ASRC processing clock.
991*4882a593Smuzhiyun * On iMX6, ipg_clk = 133MHz, REG_ASR76K = 0x06D6, REG_ASR56K = 0x0947
992*4882a593Smuzhiyun */
993*4882a593Smuzhiyun ipg_rate = clk_get_rate(asrc->ipg_clk);
994*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASR76K, ipg_rate / 76000);
995*4882a593Smuzhiyun return regmap_write(asrc->regmap, REG_ASR56K, ipg_rate / 56000);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /**
999*4882a593Smuzhiyun * fsl_asrc_isr- Interrupt handler for ASRC
1000*4882a593Smuzhiyun * @irq: irq number
1001*4882a593Smuzhiyun * @dev_id: ASRC context
1002*4882a593Smuzhiyun */
fsl_asrc_isr(int irq,void * dev_id)1003*4882a593Smuzhiyun static irqreturn_t fsl_asrc_isr(int irq, void *dev_id)
1004*4882a593Smuzhiyun {
1005*4882a593Smuzhiyun struct fsl_asrc *asrc = (struct fsl_asrc *)dev_id;
1006*4882a593Smuzhiyun struct device *dev = &asrc->pdev->dev;
1007*4882a593Smuzhiyun enum asrc_pair_index index;
1008*4882a593Smuzhiyun u32 status;
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun regmap_read(asrc->regmap, REG_ASRSTR, &status);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /* Clean overload error */
1013*4882a593Smuzhiyun regmap_write(asrc->regmap, REG_ASRSTR, ASRSTR_AOLE);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun /*
1016*4882a593Smuzhiyun * We here use dev_dbg() for all exceptions because ASRC itself does
1017*4882a593Smuzhiyun * not care if FIFO overflowed or underrun while a warning in the
1018*4882a593Smuzhiyun * interrupt would result a ridged conversion.
1019*4882a593Smuzhiyun */
1020*4882a593Smuzhiyun for (index = ASRC_PAIR_A; index < ASRC_PAIR_MAX_NUM; index++) {
1021*4882a593Smuzhiyun if (!asrc->pair[index])
1022*4882a593Smuzhiyun continue;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun if (status & ASRSTR_ATQOL) {
1025*4882a593Smuzhiyun asrc->pair[index]->error |= ASRC_TASK_Q_OVERLOAD;
1026*4882a593Smuzhiyun dev_dbg(dev, "ASRC Task Queue FIFO overload\n");
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun if (status & ASRSTR_AOOL(index)) {
1030*4882a593Smuzhiyun asrc->pair[index]->error |= ASRC_OUTPUT_TASK_OVERLOAD;
1031*4882a593Smuzhiyun pair_dbg("Output Task Overload\n");
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun if (status & ASRSTR_AIOL(index)) {
1035*4882a593Smuzhiyun asrc->pair[index]->error |= ASRC_INPUT_TASK_OVERLOAD;
1036*4882a593Smuzhiyun pair_dbg("Input Task Overload\n");
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun if (status & ASRSTR_AODO(index)) {
1040*4882a593Smuzhiyun asrc->pair[index]->error |= ASRC_OUTPUT_BUFFER_OVERFLOW;
1041*4882a593Smuzhiyun pair_dbg("Output Data Buffer has overflowed\n");
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun if (status & ASRSTR_AIDU(index)) {
1045*4882a593Smuzhiyun asrc->pair[index]->error |= ASRC_INPUT_BUFFER_UNDERRUN;
1046*4882a593Smuzhiyun pair_dbg("Input Data Buffer has underflowed\n");
1047*4882a593Smuzhiyun }
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun return IRQ_HANDLED;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun
fsl_asrc_get_fifo_addr(u8 dir,enum asrc_pair_index index)1053*4882a593Smuzhiyun static int fsl_asrc_get_fifo_addr(u8 dir, enum asrc_pair_index index)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun return REG_ASRDx(dir, index);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
fsl_asrc_probe(struct platform_device * pdev)1058*4882a593Smuzhiyun static int fsl_asrc_probe(struct platform_device *pdev)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
1061*4882a593Smuzhiyun struct fsl_asrc_priv *asrc_priv;
1062*4882a593Smuzhiyun struct fsl_asrc *asrc;
1063*4882a593Smuzhiyun struct resource *res;
1064*4882a593Smuzhiyun void __iomem *regs;
1065*4882a593Smuzhiyun int irq, ret, i;
1066*4882a593Smuzhiyun u32 map_idx;
1067*4882a593Smuzhiyun char tmp[16];
1068*4882a593Smuzhiyun u32 width;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun asrc = devm_kzalloc(&pdev->dev, sizeof(*asrc), GFP_KERNEL);
1071*4882a593Smuzhiyun if (!asrc)
1072*4882a593Smuzhiyun return -ENOMEM;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun asrc_priv = devm_kzalloc(&pdev->dev, sizeof(*asrc_priv), GFP_KERNEL);
1075*4882a593Smuzhiyun if (!asrc_priv)
1076*4882a593Smuzhiyun return -ENOMEM;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun asrc->pdev = pdev;
1079*4882a593Smuzhiyun asrc->private = asrc_priv;
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun /* Get the addresses and IRQ */
1082*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1083*4882a593Smuzhiyun regs = devm_ioremap_resource(&pdev->dev, res);
1084*4882a593Smuzhiyun if (IS_ERR(regs))
1085*4882a593Smuzhiyun return PTR_ERR(regs);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun asrc->paddr = res->start;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun asrc->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "mem", regs,
1090*4882a593Smuzhiyun &fsl_asrc_regmap_config);
1091*4882a593Smuzhiyun if (IS_ERR(asrc->regmap)) {
1092*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to init regmap\n");
1093*4882a593Smuzhiyun return PTR_ERR(asrc->regmap);
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
1097*4882a593Smuzhiyun if (irq < 0)
1098*4882a593Smuzhiyun return irq;
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, irq, fsl_asrc_isr, 0,
1101*4882a593Smuzhiyun dev_name(&pdev->dev), asrc);
1102*4882a593Smuzhiyun if (ret) {
1103*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to claim irq %u: %d\n", irq, ret);
1104*4882a593Smuzhiyun return ret;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun asrc->mem_clk = devm_clk_get(&pdev->dev, "mem");
1108*4882a593Smuzhiyun if (IS_ERR(asrc->mem_clk)) {
1109*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get mem clock\n");
1110*4882a593Smuzhiyun return PTR_ERR(asrc->mem_clk);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun asrc->ipg_clk = devm_clk_get(&pdev->dev, "ipg");
1114*4882a593Smuzhiyun if (IS_ERR(asrc->ipg_clk)) {
1115*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get ipg clock\n");
1116*4882a593Smuzhiyun return PTR_ERR(asrc->ipg_clk);
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun asrc->spba_clk = devm_clk_get(&pdev->dev, "spba");
1120*4882a593Smuzhiyun if (IS_ERR(asrc->spba_clk))
1121*4882a593Smuzhiyun dev_warn(&pdev->dev, "failed to get spba clock\n");
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun for (i = 0; i < ASRC_CLK_MAX_NUM; i++) {
1124*4882a593Smuzhiyun sprintf(tmp, "asrck_%x", i);
1125*4882a593Smuzhiyun asrc_priv->asrck_clk[i] = devm_clk_get(&pdev->dev, tmp);
1126*4882a593Smuzhiyun if (IS_ERR(asrc_priv->asrck_clk[i])) {
1127*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get %s clock\n", tmp);
1128*4882a593Smuzhiyun return PTR_ERR(asrc_priv->asrck_clk[i]);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun asrc_priv->soc = of_device_get_match_data(&pdev->dev);
1133*4882a593Smuzhiyun if (!asrc_priv->soc) {
1134*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get soc data\n");
1135*4882a593Smuzhiyun return -ENODEV;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun asrc->use_edma = asrc_priv->soc->use_edma;
1139*4882a593Smuzhiyun asrc->get_dma_channel = fsl_asrc_get_dma_channel;
1140*4882a593Smuzhiyun asrc->request_pair = fsl_asrc_request_pair;
1141*4882a593Smuzhiyun asrc->release_pair = fsl_asrc_release_pair;
1142*4882a593Smuzhiyun asrc->get_fifo_addr = fsl_asrc_get_fifo_addr;
1143*4882a593Smuzhiyun asrc->pair_priv_size = sizeof(struct fsl_asrc_pair_priv);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun if (of_device_is_compatible(np, "fsl,imx35-asrc")) {
1146*4882a593Smuzhiyun asrc_priv->clk_map[IN] = input_clk_map_imx35;
1147*4882a593Smuzhiyun asrc_priv->clk_map[OUT] = output_clk_map_imx35;
1148*4882a593Smuzhiyun } else if (of_device_is_compatible(np, "fsl,imx53-asrc")) {
1149*4882a593Smuzhiyun asrc_priv->clk_map[IN] = input_clk_map_imx53;
1150*4882a593Smuzhiyun asrc_priv->clk_map[OUT] = output_clk_map_imx53;
1151*4882a593Smuzhiyun } else if (of_device_is_compatible(np, "fsl,imx8qm-asrc") ||
1152*4882a593Smuzhiyun of_device_is_compatible(np, "fsl,imx8qxp-asrc")) {
1153*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,asrc-clk-map", &map_idx);
1154*4882a593Smuzhiyun if (ret) {
1155*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get clk map index\n");
1156*4882a593Smuzhiyun return ret;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (map_idx > 1) {
1160*4882a593Smuzhiyun dev_err(&pdev->dev, "unsupported clk map index\n");
1161*4882a593Smuzhiyun return -EINVAL;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun if (of_device_is_compatible(np, "fsl,imx8qm-asrc")) {
1164*4882a593Smuzhiyun asrc_priv->clk_map[IN] = clk_map_imx8qm[map_idx];
1165*4882a593Smuzhiyun asrc_priv->clk_map[OUT] = clk_map_imx8qm[map_idx];
1166*4882a593Smuzhiyun } else {
1167*4882a593Smuzhiyun asrc_priv->clk_map[IN] = clk_map_imx8qxp[map_idx];
1168*4882a593Smuzhiyun asrc_priv->clk_map[OUT] = clk_map_imx8qxp[map_idx];
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun ret = fsl_asrc_init(asrc);
1173*4882a593Smuzhiyun if (ret) {
1174*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to init asrc %d\n", ret);
1175*4882a593Smuzhiyun return ret;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun asrc->channel_avail = 10;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,asrc-rate",
1181*4882a593Smuzhiyun &asrc->asrc_rate);
1182*4882a593Smuzhiyun if (ret) {
1183*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to get output rate\n");
1184*4882a593Smuzhiyun return ret;
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,asrc-format", &asrc->asrc_format);
1188*4882a593Smuzhiyun if (ret) {
1189*4882a593Smuzhiyun ret = of_property_read_u32(np, "fsl,asrc-width", &width);
1190*4882a593Smuzhiyun if (ret) {
1191*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to decide output format\n");
1192*4882a593Smuzhiyun return ret;
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun switch (width) {
1196*4882a593Smuzhiyun case 16:
1197*4882a593Smuzhiyun asrc->asrc_format = SNDRV_PCM_FORMAT_S16_LE;
1198*4882a593Smuzhiyun break;
1199*4882a593Smuzhiyun case 24:
1200*4882a593Smuzhiyun asrc->asrc_format = SNDRV_PCM_FORMAT_S24_LE;
1201*4882a593Smuzhiyun break;
1202*4882a593Smuzhiyun default:
1203*4882a593Smuzhiyun dev_warn(&pdev->dev,
1204*4882a593Smuzhiyun "unsupported width, use default S24_LE\n");
1205*4882a593Smuzhiyun asrc->asrc_format = SNDRV_PCM_FORMAT_S24_LE;
1206*4882a593Smuzhiyun break;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun if (!(FSL_ASRC_FORMATS & (1ULL << asrc->asrc_format))) {
1211*4882a593Smuzhiyun dev_warn(&pdev->dev, "unsupported width, use default S24_LE\n");
1212*4882a593Smuzhiyun asrc->asrc_format = SNDRV_PCM_FORMAT_S24_LE;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun platform_set_drvdata(pdev, asrc);
1216*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1217*4882a593Smuzhiyun spin_lock_init(&asrc->lock);
1218*4882a593Smuzhiyun regcache_cache_only(asrc->regmap, true);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun ret = devm_snd_soc_register_component(&pdev->dev, &fsl_asrc_component,
1221*4882a593Smuzhiyun &fsl_asrc_dai, 1);
1222*4882a593Smuzhiyun if (ret) {
1223*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register ASoC DAI\n");
1224*4882a593Smuzhiyun return ret;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun return 0;
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun #ifdef CONFIG_PM
fsl_asrc_runtime_resume(struct device * dev)1231*4882a593Smuzhiyun static int fsl_asrc_runtime_resume(struct device *dev)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun struct fsl_asrc *asrc = dev_get_drvdata(dev);
1234*4882a593Smuzhiyun struct fsl_asrc_priv *asrc_priv = asrc->private;
1235*4882a593Smuzhiyun int i, ret;
1236*4882a593Smuzhiyun u32 asrctr;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun ret = clk_prepare_enable(asrc->mem_clk);
1239*4882a593Smuzhiyun if (ret)
1240*4882a593Smuzhiyun return ret;
1241*4882a593Smuzhiyun ret = clk_prepare_enable(asrc->ipg_clk);
1242*4882a593Smuzhiyun if (ret)
1243*4882a593Smuzhiyun goto disable_mem_clk;
1244*4882a593Smuzhiyun if (!IS_ERR(asrc->spba_clk)) {
1245*4882a593Smuzhiyun ret = clk_prepare_enable(asrc->spba_clk);
1246*4882a593Smuzhiyun if (ret)
1247*4882a593Smuzhiyun goto disable_ipg_clk;
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun for (i = 0; i < ASRC_CLK_MAX_NUM; i++) {
1250*4882a593Smuzhiyun ret = clk_prepare_enable(asrc_priv->asrck_clk[i]);
1251*4882a593Smuzhiyun if (ret)
1252*4882a593Smuzhiyun goto disable_asrck_clk;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun /* Stop all pairs provisionally */
1256*4882a593Smuzhiyun regmap_read(asrc->regmap, REG_ASRCTR, &asrctr);
1257*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
1258*4882a593Smuzhiyun ASRCTR_ASRCEi_ALL_MASK, 0);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun /* Restore all registers */
1261*4882a593Smuzhiyun regcache_cache_only(asrc->regmap, false);
1262*4882a593Smuzhiyun regcache_mark_dirty(asrc->regmap);
1263*4882a593Smuzhiyun regcache_sync(asrc->regmap);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCFG,
1266*4882a593Smuzhiyun ASRCFG_NDPRi_ALL_MASK | ASRCFG_POSTMODi_ALL_MASK |
1267*4882a593Smuzhiyun ASRCFG_PREMODi_ALL_MASK, asrc_priv->regcache_cfg);
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* Restart enabled pairs */
1270*4882a593Smuzhiyun regmap_update_bits(asrc->regmap, REG_ASRCTR,
1271*4882a593Smuzhiyun ASRCTR_ASRCEi_ALL_MASK, asrctr);
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun return 0;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun disable_asrck_clk:
1276*4882a593Smuzhiyun for (i--; i >= 0; i--)
1277*4882a593Smuzhiyun clk_disable_unprepare(asrc_priv->asrck_clk[i]);
1278*4882a593Smuzhiyun if (!IS_ERR(asrc->spba_clk))
1279*4882a593Smuzhiyun clk_disable_unprepare(asrc->spba_clk);
1280*4882a593Smuzhiyun disable_ipg_clk:
1281*4882a593Smuzhiyun clk_disable_unprepare(asrc->ipg_clk);
1282*4882a593Smuzhiyun disable_mem_clk:
1283*4882a593Smuzhiyun clk_disable_unprepare(asrc->mem_clk);
1284*4882a593Smuzhiyun return ret;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun
fsl_asrc_runtime_suspend(struct device * dev)1287*4882a593Smuzhiyun static int fsl_asrc_runtime_suspend(struct device *dev)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun struct fsl_asrc *asrc = dev_get_drvdata(dev);
1290*4882a593Smuzhiyun struct fsl_asrc_priv *asrc_priv = asrc->private;
1291*4882a593Smuzhiyun int i;
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun regmap_read(asrc->regmap, REG_ASRCFG,
1294*4882a593Smuzhiyun &asrc_priv->regcache_cfg);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun regcache_cache_only(asrc->regmap, true);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun for (i = 0; i < ASRC_CLK_MAX_NUM; i++)
1299*4882a593Smuzhiyun clk_disable_unprepare(asrc_priv->asrck_clk[i]);
1300*4882a593Smuzhiyun if (!IS_ERR(asrc->spba_clk))
1301*4882a593Smuzhiyun clk_disable_unprepare(asrc->spba_clk);
1302*4882a593Smuzhiyun clk_disable_unprepare(asrc->ipg_clk);
1303*4882a593Smuzhiyun clk_disable_unprepare(asrc->mem_clk);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun return 0;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun #endif /* CONFIG_PM */
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun static const struct dev_pm_ops fsl_asrc_pm = {
1310*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(fsl_asrc_runtime_suspend, fsl_asrc_runtime_resume, NULL)
1311*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1312*4882a593Smuzhiyun pm_runtime_force_resume)
1313*4882a593Smuzhiyun };
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun static const struct fsl_asrc_soc_data fsl_asrc_imx35_data = {
1316*4882a593Smuzhiyun .use_edma = false,
1317*4882a593Smuzhiyun .channel_bits = 3,
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun static const struct fsl_asrc_soc_data fsl_asrc_imx53_data = {
1321*4882a593Smuzhiyun .use_edma = false,
1322*4882a593Smuzhiyun .channel_bits = 4,
1323*4882a593Smuzhiyun };
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun static const struct fsl_asrc_soc_data fsl_asrc_imx8qm_data = {
1326*4882a593Smuzhiyun .use_edma = true,
1327*4882a593Smuzhiyun .channel_bits = 4,
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun static const struct fsl_asrc_soc_data fsl_asrc_imx8qxp_data = {
1331*4882a593Smuzhiyun .use_edma = true,
1332*4882a593Smuzhiyun .channel_bits = 4,
1333*4882a593Smuzhiyun };
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun static const struct of_device_id fsl_asrc_ids[] = {
1336*4882a593Smuzhiyun { .compatible = "fsl,imx35-asrc", .data = &fsl_asrc_imx35_data },
1337*4882a593Smuzhiyun { .compatible = "fsl,imx53-asrc", .data = &fsl_asrc_imx53_data },
1338*4882a593Smuzhiyun { .compatible = "fsl,imx8qm-asrc", .data = &fsl_asrc_imx8qm_data },
1339*4882a593Smuzhiyun { .compatible = "fsl,imx8qxp-asrc", .data = &fsl_asrc_imx8qxp_data },
1340*4882a593Smuzhiyun {}
1341*4882a593Smuzhiyun };
1342*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, fsl_asrc_ids);
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun static struct platform_driver fsl_asrc_driver = {
1345*4882a593Smuzhiyun .probe = fsl_asrc_probe,
1346*4882a593Smuzhiyun .driver = {
1347*4882a593Smuzhiyun .name = "fsl-asrc",
1348*4882a593Smuzhiyun .of_match_table = fsl_asrc_ids,
1349*4882a593Smuzhiyun .pm = &fsl_asrc_pm,
1350*4882a593Smuzhiyun },
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun module_platform_driver(fsl_asrc_driver);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale ASRC ASoC driver");
1355*4882a593Smuzhiyun MODULE_AUTHOR("Nicolin Chen <nicoleotsuka@gmail.com>");
1356*4882a593Smuzhiyun MODULE_ALIAS("platform:fsl-asrc");
1357*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1358