xref: /OK3568_Linux_fs/kernel/sound/soc/dwc/dwc-i2s.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * ALSA SoC Synopsys I2S Audio Layer
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * sound/soc/dwc/designware_i2s.c
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 2010 ST Microelectronics
7*4882a593Smuzhiyun  * Rajeev Kumar <rajeevkumar.linux@gmail.com>
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
10*4882a593Smuzhiyun  * License version 2. This program is licensed "as is" without any
11*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/pm_runtime.h>
22*4882a593Smuzhiyun #include <sound/designware_i2s.h>
23*4882a593Smuzhiyun #include <sound/pcm.h>
24*4882a593Smuzhiyun #include <sound/pcm_params.h>
25*4882a593Smuzhiyun #include <sound/soc.h>
26*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
27*4882a593Smuzhiyun #include "local.h"
28*4882a593Smuzhiyun 
i2s_write_reg(void __iomem * io_base,int reg,u32 val)29*4882a593Smuzhiyun static inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	writel(val, io_base + reg);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
i2s_read_reg(void __iomem * io_base,int reg)34*4882a593Smuzhiyun static inline u32 i2s_read_reg(void __iomem *io_base, int reg)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	return readl(io_base + reg);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
i2s_disable_channels(struct dw_i2s_dev * dev,u32 stream)39*4882a593Smuzhiyun static inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u32 i = 0;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
44*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
45*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, TER(i), 0);
46*4882a593Smuzhiyun 	} else {
47*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
48*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, RER(i), 0);
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun 
i2s_clear_irqs(struct dw_i2s_dev * dev,u32 stream)52*4882a593Smuzhiyun static inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	u32 i = 0;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
57*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
58*4882a593Smuzhiyun 			i2s_read_reg(dev->i2s_base, TOR(i));
59*4882a593Smuzhiyun 	} else {
60*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
61*4882a593Smuzhiyun 			i2s_read_reg(dev->i2s_base, ROR(i));
62*4882a593Smuzhiyun 	}
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
i2s_disable_irqs(struct dw_i2s_dev * dev,u32 stream,int chan_nr)65*4882a593Smuzhiyun static inline void i2s_disable_irqs(struct dw_i2s_dev *dev, u32 stream,
66*4882a593Smuzhiyun 				    int chan_nr)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u32 i, irq;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
71*4882a593Smuzhiyun 		for (i = 0; i < (chan_nr / 2); i++) {
72*4882a593Smuzhiyun 			irq = i2s_read_reg(dev->i2s_base, IMR(i));
73*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
74*4882a593Smuzhiyun 		}
75*4882a593Smuzhiyun 	} else {
76*4882a593Smuzhiyun 		for (i = 0; i < (chan_nr / 2); i++) {
77*4882a593Smuzhiyun 			irq = i2s_read_reg(dev->i2s_base, IMR(i));
78*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
79*4882a593Smuzhiyun 		}
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
i2s_enable_irqs(struct dw_i2s_dev * dev,u32 stream,int chan_nr)83*4882a593Smuzhiyun static inline void i2s_enable_irqs(struct dw_i2s_dev *dev, u32 stream,
84*4882a593Smuzhiyun 				   int chan_nr)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	u32 i, irq;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
89*4882a593Smuzhiyun 		for (i = 0; i < (chan_nr / 2); i++) {
90*4882a593Smuzhiyun 			irq = i2s_read_reg(dev->i2s_base, IMR(i));
91*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x30);
92*4882a593Smuzhiyun 		}
93*4882a593Smuzhiyun 	} else {
94*4882a593Smuzhiyun 		for (i = 0; i < (chan_nr / 2); i++) {
95*4882a593Smuzhiyun 			irq = i2s_read_reg(dev->i2s_base, IMR(i));
96*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x03);
97*4882a593Smuzhiyun 		}
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
i2s_irq_handler(int irq,void * dev_id)101*4882a593Smuzhiyun static irqreturn_t i2s_irq_handler(int irq, void *dev_id)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = dev_id;
104*4882a593Smuzhiyun 	bool irq_valid = false;
105*4882a593Smuzhiyun 	u32 isr[4];
106*4882a593Smuzhiyun 	int i;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
109*4882a593Smuzhiyun 		isr[i] = i2s_read_reg(dev->i2s_base, ISR(i));
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	i2s_clear_irqs(dev, SNDRV_PCM_STREAM_PLAYBACK);
112*4882a593Smuzhiyun 	i2s_clear_irqs(dev, SNDRV_PCM_STREAM_CAPTURE);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
115*4882a593Smuzhiyun 		/*
116*4882a593Smuzhiyun 		 * Check if TX fifo is empty. If empty fill FIFO with samples
117*4882a593Smuzhiyun 		 * NOTE: Only two channels supported
118*4882a593Smuzhiyun 		 */
119*4882a593Smuzhiyun 		if ((isr[i] & ISR_TXFE) && (i == 0) && dev->use_pio) {
120*4882a593Smuzhiyun 			dw_pcm_push_tx(dev);
121*4882a593Smuzhiyun 			irq_valid = true;
122*4882a593Smuzhiyun 		}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		/*
125*4882a593Smuzhiyun 		 * Data available. Retrieve samples from FIFO
126*4882a593Smuzhiyun 		 * NOTE: Only two channels supported
127*4882a593Smuzhiyun 		 */
128*4882a593Smuzhiyun 		if ((isr[i] & ISR_RXDA) && (i == 0) && dev->use_pio) {
129*4882a593Smuzhiyun 			dw_pcm_pop_rx(dev);
130*4882a593Smuzhiyun 			irq_valid = true;
131*4882a593Smuzhiyun 		}
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 		/* Error Handling: TX */
134*4882a593Smuzhiyun 		if (isr[i] & ISR_TXFO) {
135*4882a593Smuzhiyun 			dev_err(dev->dev, "TX overrun (ch_id=%d)\n", i);
136*4882a593Smuzhiyun 			irq_valid = true;
137*4882a593Smuzhiyun 		}
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 		/* Error Handling: TX */
140*4882a593Smuzhiyun 		if (isr[i] & ISR_RXFO) {
141*4882a593Smuzhiyun 			dev_err(dev->dev, "RX overrun (ch_id=%d)\n", i);
142*4882a593Smuzhiyun 			irq_valid = true;
143*4882a593Smuzhiyun 		}
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (irq_valid)
147*4882a593Smuzhiyun 		return IRQ_HANDLED;
148*4882a593Smuzhiyun 	else
149*4882a593Smuzhiyun 		return IRQ_NONE;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
i2s_start(struct dw_i2s_dev * dev,struct snd_pcm_substream * substream)152*4882a593Smuzhiyun static void i2s_start(struct dw_i2s_dev *dev,
153*4882a593Smuzhiyun 		      struct snd_pcm_substream *substream)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct i2s_clk_config_data *config = &dev->config;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	i2s_write_reg(dev->i2s_base, IER, 1);
158*4882a593Smuzhiyun 	i2s_enable_irqs(dev, substream->stream, config->chan_nr);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
161*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, ITER, 1);
162*4882a593Smuzhiyun 	else
163*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, IRER, 1);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	i2s_write_reg(dev->i2s_base, CER, 1);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
i2s_stop(struct dw_i2s_dev * dev,struct snd_pcm_substream * substream)168*4882a593Smuzhiyun static void i2s_stop(struct dw_i2s_dev *dev,
169*4882a593Smuzhiyun 		struct snd_pcm_substream *substream)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	i2s_clear_irqs(dev, substream->stream);
173*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
174*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, ITER, 0);
175*4882a593Smuzhiyun 	else
176*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, IRER, 0);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	i2s_disable_irqs(dev, substream->stream, 8);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (!dev->active) {
181*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, CER, 0);
182*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, IER, 0);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
dw_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)186*4882a593Smuzhiyun static int dw_i2s_startup(struct snd_pcm_substream *substream,
187*4882a593Smuzhiyun 		struct snd_soc_dai *cpu_dai)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
190*4882a593Smuzhiyun 	union dw_i2s_snd_dma_data *dma_data = NULL;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	if (!(dev->capability & DWC_I2S_RECORD) &&
193*4882a593Smuzhiyun 			(substream->stream == SNDRV_PCM_STREAM_CAPTURE))
194*4882a593Smuzhiyun 		return -EINVAL;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (!(dev->capability & DWC_I2S_PLAY) &&
197*4882a593Smuzhiyun 			(substream->stream == SNDRV_PCM_STREAM_PLAYBACK))
198*4882a593Smuzhiyun 		return -EINVAL;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
201*4882a593Smuzhiyun 		dma_data = &dev->play_dma_data;
202*4882a593Smuzhiyun 	else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
203*4882a593Smuzhiyun 		dma_data = &dev->capture_dma_data;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	snd_soc_dai_set_dma_data(cpu_dai, substream, (void *)dma_data);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
dw_i2s_config(struct dw_i2s_dev * dev,int stream)210*4882a593Smuzhiyun static void dw_i2s_config(struct dw_i2s_dev *dev, int stream)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	u32 ch_reg;
213*4882a593Smuzhiyun 	struct i2s_clk_config_data *config = &dev->config;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	i2s_disable_channels(dev, stream);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
219*4882a593Smuzhiyun 		if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
220*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, TCR(ch_reg),
221*4882a593Smuzhiyun 				      dev->xfer_resolution);
222*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, TFCR(ch_reg),
223*4882a593Smuzhiyun 				      dev->fifo_th - 1);
224*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, TER(ch_reg), 1);
225*4882a593Smuzhiyun 		} else {
226*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, RCR(ch_reg),
227*4882a593Smuzhiyun 				      dev->xfer_resolution);
228*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, RFCR(ch_reg),
229*4882a593Smuzhiyun 				      dev->fifo_th - 1);
230*4882a593Smuzhiyun 			i2s_write_reg(dev->i2s_base, RER(ch_reg), 1);
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	}
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
dw_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)236*4882a593Smuzhiyun static int dw_i2s_hw_params(struct snd_pcm_substream *substream,
237*4882a593Smuzhiyun 		struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
240*4882a593Smuzhiyun 	struct i2s_clk_config_data *config = &dev->config;
241*4882a593Smuzhiyun 	int ret;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	switch (params_format(params)) {
244*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:
245*4882a593Smuzhiyun 		config->data_width = 16;
246*4882a593Smuzhiyun 		dev->ccr = 0x00;
247*4882a593Smuzhiyun 		dev->xfer_resolution = 0x02;
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S24_LE:
251*4882a593Smuzhiyun 		config->data_width = 24;
252*4882a593Smuzhiyun 		dev->ccr = 0x08;
253*4882a593Smuzhiyun 		dev->xfer_resolution = 0x04;
254*4882a593Smuzhiyun 		break;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S32_LE:
257*4882a593Smuzhiyun 		config->data_width = 32;
258*4882a593Smuzhiyun 		dev->ccr = 0x10;
259*4882a593Smuzhiyun 		dev->xfer_resolution = 0x05;
260*4882a593Smuzhiyun 		break;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	default:
263*4882a593Smuzhiyun 		dev_err(dev->dev, "designware-i2s: unsupported PCM fmt");
264*4882a593Smuzhiyun 		return -EINVAL;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	config->chan_nr = params_channels(params);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	switch (config->chan_nr) {
270*4882a593Smuzhiyun 	case EIGHT_CHANNEL_SUPPORT:
271*4882a593Smuzhiyun 	case SIX_CHANNEL_SUPPORT:
272*4882a593Smuzhiyun 	case FOUR_CHANNEL_SUPPORT:
273*4882a593Smuzhiyun 	case TWO_CHANNEL_SUPPORT:
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	default:
276*4882a593Smuzhiyun 		dev_err(dev->dev, "channel not supported\n");
277*4882a593Smuzhiyun 		return -EINVAL;
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	dw_i2s_config(dev, substream->stream);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	i2s_write_reg(dev->i2s_base, CCR, dev->ccr);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	config->sample_rate = params_rate(params);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	if (dev->capability & DW_I2S_MASTER) {
287*4882a593Smuzhiyun 		if (dev->i2s_clk_cfg) {
288*4882a593Smuzhiyun 			ret = dev->i2s_clk_cfg(config);
289*4882a593Smuzhiyun 			if (ret < 0) {
290*4882a593Smuzhiyun 				dev_err(dev->dev, "runtime audio clk config fail\n");
291*4882a593Smuzhiyun 				return ret;
292*4882a593Smuzhiyun 			}
293*4882a593Smuzhiyun 		} else {
294*4882a593Smuzhiyun 			u32 bitclk = config->sample_rate *
295*4882a593Smuzhiyun 					config->data_width * 2;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 			ret = clk_set_rate(dev->clk, bitclk);
298*4882a593Smuzhiyun 			if (ret) {
299*4882a593Smuzhiyun 				dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
300*4882a593Smuzhiyun 					ret);
301*4882a593Smuzhiyun 				return ret;
302*4882a593Smuzhiyun 			}
303*4882a593Smuzhiyun 		}
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 	return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
dw_i2s_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)308*4882a593Smuzhiyun static void dw_i2s_shutdown(struct snd_pcm_substream *substream,
309*4882a593Smuzhiyun 		struct snd_soc_dai *dai)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	snd_soc_dai_set_dma_data(dai, substream, NULL);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
dw_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)314*4882a593Smuzhiyun static int dw_i2s_prepare(struct snd_pcm_substream *substream,
315*4882a593Smuzhiyun 			  struct snd_soc_dai *dai)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
320*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, TXFFR, 1);
321*4882a593Smuzhiyun 	else
322*4882a593Smuzhiyun 		i2s_write_reg(dev->i2s_base, RXFFR, 1);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
dw_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)327*4882a593Smuzhiyun static int dw_i2s_trigger(struct snd_pcm_substream *substream,
328*4882a593Smuzhiyun 		int cmd, struct snd_soc_dai *dai)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
331*4882a593Smuzhiyun 	int ret = 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	switch (cmd) {
334*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
335*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
336*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
337*4882a593Smuzhiyun 		dev->active++;
338*4882a593Smuzhiyun 		i2s_start(dev, substream);
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
342*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
343*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
344*4882a593Smuzhiyun 		dev->active--;
345*4882a593Smuzhiyun 		i2s_stop(dev, substream);
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	default:
348*4882a593Smuzhiyun 		ret = -EINVAL;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun 	return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
dw_i2s_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)354*4882a593Smuzhiyun static int dw_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
357*4882a593Smuzhiyun 	int ret = 0;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
360*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFM:
361*4882a593Smuzhiyun 		if (dev->capability & DW_I2S_SLAVE)
362*4882a593Smuzhiyun 			ret = 0;
363*4882a593Smuzhiyun 		else
364*4882a593Smuzhiyun 			ret = -EINVAL;
365*4882a593Smuzhiyun 		break;
366*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFS:
367*4882a593Smuzhiyun 		if (dev->capability & DW_I2S_MASTER)
368*4882a593Smuzhiyun 			ret = 0;
369*4882a593Smuzhiyun 		else
370*4882a593Smuzhiyun 			ret = -EINVAL;
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBM_CFS:
373*4882a593Smuzhiyun 	case SND_SOC_DAIFMT_CBS_CFM:
374*4882a593Smuzhiyun 		ret = -EINVAL;
375*4882a593Smuzhiyun 		break;
376*4882a593Smuzhiyun 	default:
377*4882a593Smuzhiyun 		dev_dbg(dev->dev, "dwc : Invalid master/slave format\n");
378*4882a593Smuzhiyun 		ret = -EINVAL;
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 	return ret;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static const struct snd_soc_dai_ops dw_i2s_dai_ops = {
385*4882a593Smuzhiyun 	.startup	= dw_i2s_startup,
386*4882a593Smuzhiyun 	.shutdown	= dw_i2s_shutdown,
387*4882a593Smuzhiyun 	.hw_params	= dw_i2s_hw_params,
388*4882a593Smuzhiyun 	.prepare	= dw_i2s_prepare,
389*4882a593Smuzhiyun 	.trigger	= dw_i2s_trigger,
390*4882a593Smuzhiyun 	.set_fmt	= dw_i2s_set_fmt,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #ifdef CONFIG_PM
dw_i2s_runtime_suspend(struct device * dev)394*4882a593Smuzhiyun static int dw_i2s_runtime_suspend(struct device *dev)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (dw_dev->capability & DW_I2S_MASTER)
399*4882a593Smuzhiyun 		clk_disable(dw_dev->clk);
400*4882a593Smuzhiyun 	return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun 
dw_i2s_runtime_resume(struct device * dev)403*4882a593Smuzhiyun static int dw_i2s_runtime_resume(struct device *dev)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
406*4882a593Smuzhiyun 	int ret;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if (dw_dev->capability & DW_I2S_MASTER) {
409*4882a593Smuzhiyun 		ret = clk_enable(dw_dev->clk);
410*4882a593Smuzhiyun 		if (ret)
411*4882a593Smuzhiyun 			return ret;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
dw_i2s_suspend(struct snd_soc_component * component)416*4882a593Smuzhiyun static int dw_i2s_suspend(struct snd_soc_component *component)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	if (dev->capability & DW_I2S_MASTER)
421*4882a593Smuzhiyun 		clk_disable(dev->clk);
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
dw_i2s_resume(struct snd_soc_component * component)425*4882a593Smuzhiyun static int dw_i2s_resume(struct snd_soc_component *component)
426*4882a593Smuzhiyun {
427*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
428*4882a593Smuzhiyun 	struct snd_soc_dai *dai;
429*4882a593Smuzhiyun 	int stream, ret;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	if (dev->capability & DW_I2S_MASTER) {
432*4882a593Smuzhiyun 		ret = clk_enable(dev->clk);
433*4882a593Smuzhiyun 		if (ret)
434*4882a593Smuzhiyun 			return ret;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	for_each_component_dais(component, dai) {
438*4882a593Smuzhiyun 		for_each_pcm_streams(stream)
439*4882a593Smuzhiyun 			if (snd_soc_dai_stream_active(dai, stream))
440*4882a593Smuzhiyun 				dw_i2s_config(dev, stream);
441*4882a593Smuzhiyun 	}
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun #else
447*4882a593Smuzhiyun #define dw_i2s_suspend	NULL
448*4882a593Smuzhiyun #define dw_i2s_resume	NULL
449*4882a593Smuzhiyun #endif
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const struct snd_soc_component_driver dw_i2s_component = {
452*4882a593Smuzhiyun 	.name		= "dw-i2s",
453*4882a593Smuzhiyun 	.suspend	= dw_i2s_suspend,
454*4882a593Smuzhiyun 	.resume		= dw_i2s_resume,
455*4882a593Smuzhiyun };
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun /*
458*4882a593Smuzhiyun  * The following tables allow a direct lookup of various parameters
459*4882a593Smuzhiyun  * defined in the I2S block's configuration in terms of sound system
460*4882a593Smuzhiyun  * parameters.  Each table is sized to the number of entries possible
461*4882a593Smuzhiyun  * according to the number of configuration bits describing an I2S
462*4882a593Smuzhiyun  * block parameter.
463*4882a593Smuzhiyun  */
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun /* Maximum bit resolution of a channel - not uniformly spaced */
466*4882a593Smuzhiyun static const u32 fifo_width[COMP_MAX_WORDSIZE] = {
467*4882a593Smuzhiyun 	12, 16, 20, 24, 32, 0, 0, 0
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* Width of (DMA) bus */
471*4882a593Smuzhiyun static const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
472*4882a593Smuzhiyun 	DMA_SLAVE_BUSWIDTH_1_BYTE,
473*4882a593Smuzhiyun 	DMA_SLAVE_BUSWIDTH_2_BYTES,
474*4882a593Smuzhiyun 	DMA_SLAVE_BUSWIDTH_4_BYTES,
475*4882a593Smuzhiyun 	DMA_SLAVE_BUSWIDTH_UNDEFINED
476*4882a593Smuzhiyun };
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun /* PCM format to support channel resolution */
479*4882a593Smuzhiyun static const u32 formats[COMP_MAX_WORDSIZE] = {
480*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S16_LE,
481*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S16_LE,
482*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S24_LE,
483*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S24_LE,
484*4882a593Smuzhiyun 	SNDRV_PCM_FMTBIT_S32_LE,
485*4882a593Smuzhiyun 	0,
486*4882a593Smuzhiyun 	0,
487*4882a593Smuzhiyun 	0
488*4882a593Smuzhiyun };
489*4882a593Smuzhiyun 
dw_configure_dai(struct dw_i2s_dev * dev,struct snd_soc_dai_driver * dw_i2s_dai,unsigned int rates)490*4882a593Smuzhiyun static int dw_configure_dai(struct dw_i2s_dev *dev,
491*4882a593Smuzhiyun 				   struct snd_soc_dai_driver *dw_i2s_dai,
492*4882a593Smuzhiyun 				   unsigned int rates)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	/*
495*4882a593Smuzhiyun 	 * Read component parameter registers to extract
496*4882a593Smuzhiyun 	 * the I2S block's configuration.
497*4882a593Smuzhiyun 	 */
498*4882a593Smuzhiyun 	u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
499*4882a593Smuzhiyun 	u32 comp2 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp2);
500*4882a593Smuzhiyun 	u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
501*4882a593Smuzhiyun 	u32 idx;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	if (dev->capability & DWC_I2S_RECORD &&
504*4882a593Smuzhiyun 			dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
505*4882a593Smuzhiyun 		comp1 = comp1 & ~BIT(5);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (dev->capability & DWC_I2S_PLAY &&
508*4882a593Smuzhiyun 			dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
509*4882a593Smuzhiyun 		comp1 = comp1 & ~BIT(6);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (COMP1_TX_ENABLED(comp1)) {
512*4882a593Smuzhiyun 		dev_dbg(dev->dev, " designware: play supported\n");
513*4882a593Smuzhiyun 		idx = COMP1_TX_WORDSIZE_0(comp1);
514*4882a593Smuzhiyun 		if (WARN_ON(idx >= ARRAY_SIZE(formats)))
515*4882a593Smuzhiyun 			return -EINVAL;
516*4882a593Smuzhiyun 		if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
517*4882a593Smuzhiyun 			idx = 1;
518*4882a593Smuzhiyun 		dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
519*4882a593Smuzhiyun 		dw_i2s_dai->playback.channels_max =
520*4882a593Smuzhiyun 				1 << (COMP1_TX_CHANNELS(comp1) + 1);
521*4882a593Smuzhiyun 		dw_i2s_dai->playback.formats = formats[idx];
522*4882a593Smuzhiyun 		dw_i2s_dai->playback.rates = rates;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (COMP1_RX_ENABLED(comp1)) {
526*4882a593Smuzhiyun 		dev_dbg(dev->dev, "designware: record supported\n");
527*4882a593Smuzhiyun 		idx = COMP2_RX_WORDSIZE_0(comp2);
528*4882a593Smuzhiyun 		if (WARN_ON(idx >= ARRAY_SIZE(formats)))
529*4882a593Smuzhiyun 			return -EINVAL;
530*4882a593Smuzhiyun 		if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
531*4882a593Smuzhiyun 			idx = 1;
532*4882a593Smuzhiyun 		dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
533*4882a593Smuzhiyun 		dw_i2s_dai->capture.channels_max =
534*4882a593Smuzhiyun 				1 << (COMP1_RX_CHANNELS(comp1) + 1);
535*4882a593Smuzhiyun 		dw_i2s_dai->capture.formats = formats[idx];
536*4882a593Smuzhiyun 		dw_i2s_dai->capture.rates = rates;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (COMP1_MODE_EN(comp1)) {
540*4882a593Smuzhiyun 		dev_dbg(dev->dev, "designware: i2s master mode supported\n");
541*4882a593Smuzhiyun 		dev->capability |= DW_I2S_MASTER;
542*4882a593Smuzhiyun 	} else {
543*4882a593Smuzhiyun 		dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
544*4882a593Smuzhiyun 		dev->capability |= DW_I2S_SLAVE;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	dev->fifo_th = fifo_depth / 2;
548*4882a593Smuzhiyun 	return 0;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
dw_configure_dai_by_pd(struct dw_i2s_dev * dev,struct snd_soc_dai_driver * dw_i2s_dai,struct resource * res,const struct i2s_platform_data * pdata)551*4882a593Smuzhiyun static int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
552*4882a593Smuzhiyun 				   struct snd_soc_dai_driver *dw_i2s_dai,
553*4882a593Smuzhiyun 				   struct resource *res,
554*4882a593Smuzhiyun 				   const struct i2s_platform_data *pdata)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
557*4882a593Smuzhiyun 	u32 idx = COMP1_APB_DATA_WIDTH(comp1);
558*4882a593Smuzhiyun 	int ret;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
561*4882a593Smuzhiyun 		return -EINVAL;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
564*4882a593Smuzhiyun 	if (ret < 0)
565*4882a593Smuzhiyun 		return ret;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
568*4882a593Smuzhiyun 		idx = 1;
569*4882a593Smuzhiyun 	/* Set DMA slaves info */
570*4882a593Smuzhiyun 	dev->play_dma_data.pd.data = pdata->play_dma_data;
571*4882a593Smuzhiyun 	dev->capture_dma_data.pd.data = pdata->capture_dma_data;
572*4882a593Smuzhiyun 	dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
573*4882a593Smuzhiyun 	dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
574*4882a593Smuzhiyun 	dev->play_dma_data.pd.max_burst = 16;
575*4882a593Smuzhiyun 	dev->capture_dma_data.pd.max_burst = 16;
576*4882a593Smuzhiyun 	dev->play_dma_data.pd.addr_width = bus_widths[idx];
577*4882a593Smuzhiyun 	dev->capture_dma_data.pd.addr_width = bus_widths[idx];
578*4882a593Smuzhiyun 	dev->play_dma_data.pd.filter = pdata->filter;
579*4882a593Smuzhiyun 	dev->capture_dma_data.pd.filter = pdata->filter;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	return 0;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
dw_configure_dai_by_dt(struct dw_i2s_dev * dev,struct snd_soc_dai_driver * dw_i2s_dai,struct resource * res)584*4882a593Smuzhiyun static int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
585*4882a593Smuzhiyun 				   struct snd_soc_dai_driver *dw_i2s_dai,
586*4882a593Smuzhiyun 				   struct resource *res)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
589*4882a593Smuzhiyun 	u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
590*4882a593Smuzhiyun 	u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
591*4882a593Smuzhiyun 	u32 idx = COMP1_APB_DATA_WIDTH(comp1);
592*4882a593Smuzhiyun 	u32 idx2;
593*4882a593Smuzhiyun 	int ret;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
596*4882a593Smuzhiyun 		return -EINVAL;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
599*4882a593Smuzhiyun 	if (ret < 0)
600*4882a593Smuzhiyun 		return ret;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	if (COMP1_TX_ENABLED(comp1)) {
603*4882a593Smuzhiyun 		idx2 = COMP1_TX_WORDSIZE_0(comp1);
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		dev->capability |= DWC_I2S_PLAY;
606*4882a593Smuzhiyun 		dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
607*4882a593Smuzhiyun 		dev->play_dma_data.dt.addr_width = bus_widths[idx];
608*4882a593Smuzhiyun 		dev->play_dma_data.dt.fifo_size = fifo_depth *
609*4882a593Smuzhiyun 			(fifo_width[idx2]) >> 8;
610*4882a593Smuzhiyun 		dev->play_dma_data.dt.maxburst = 16;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 	if (COMP1_RX_ENABLED(comp1)) {
613*4882a593Smuzhiyun 		idx2 = COMP2_RX_WORDSIZE_0(comp2);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		dev->capability |= DWC_I2S_RECORD;
616*4882a593Smuzhiyun 		dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
617*4882a593Smuzhiyun 		dev->capture_dma_data.dt.addr_width = bus_widths[idx];
618*4882a593Smuzhiyun 		dev->capture_dma_data.dt.fifo_size = fifo_depth *
619*4882a593Smuzhiyun 			(fifo_width[idx2] >> 8);
620*4882a593Smuzhiyun 		dev->capture_dma_data.dt.maxburst = 16;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
dw_i2s_probe(struct platform_device * pdev)627*4882a593Smuzhiyun static int dw_i2s_probe(struct platform_device *pdev)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	const struct i2s_platform_data *pdata = pdev->dev.platform_data;
630*4882a593Smuzhiyun 	struct dw_i2s_dev *dev;
631*4882a593Smuzhiyun 	struct resource *res;
632*4882a593Smuzhiyun 	int ret, irq;
633*4882a593Smuzhiyun 	struct snd_soc_dai_driver *dw_i2s_dai;
634*4882a593Smuzhiyun 	const char *clk_id;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
637*4882a593Smuzhiyun 	if (!dev)
638*4882a593Smuzhiyun 		return -ENOMEM;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
641*4882a593Smuzhiyun 	if (!dw_i2s_dai)
642*4882a593Smuzhiyun 		return -ENOMEM;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	dw_i2s_dai->ops = &dw_i2s_dai_ops;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
647*4882a593Smuzhiyun 	dev->i2s_base = devm_ioremap_resource(&pdev->dev, res);
648*4882a593Smuzhiyun 	if (IS_ERR(dev->i2s_base))
649*4882a593Smuzhiyun 		return PTR_ERR(dev->i2s_base);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	dev->dev = &pdev->dev;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
654*4882a593Smuzhiyun 	if (irq >= 0) {
655*4882a593Smuzhiyun 		ret = devm_request_irq(&pdev->dev, irq, i2s_irq_handler, 0,
656*4882a593Smuzhiyun 				pdev->name, dev);
657*4882a593Smuzhiyun 		if (ret < 0) {
658*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to request irq\n");
659*4882a593Smuzhiyun 			return ret;
660*4882a593Smuzhiyun 		}
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	dev->i2s_reg_comp1 = I2S_COMP_PARAM_1;
664*4882a593Smuzhiyun 	dev->i2s_reg_comp2 = I2S_COMP_PARAM_2;
665*4882a593Smuzhiyun 	if (pdata) {
666*4882a593Smuzhiyun 		dev->capability = pdata->cap;
667*4882a593Smuzhiyun 		clk_id = NULL;
668*4882a593Smuzhiyun 		dev->quirks = pdata->quirks;
669*4882a593Smuzhiyun 		if (dev->quirks & DW_I2S_QUIRK_COMP_REG_OFFSET) {
670*4882a593Smuzhiyun 			dev->i2s_reg_comp1 = pdata->i2s_reg_comp1;
671*4882a593Smuzhiyun 			dev->i2s_reg_comp2 = pdata->i2s_reg_comp2;
672*4882a593Smuzhiyun 		}
673*4882a593Smuzhiyun 		ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
674*4882a593Smuzhiyun 	} else {
675*4882a593Smuzhiyun 		clk_id = "i2sclk";
676*4882a593Smuzhiyun 		ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
677*4882a593Smuzhiyun 	}
678*4882a593Smuzhiyun 	if (ret < 0)
679*4882a593Smuzhiyun 		return ret;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (dev->capability & DW_I2S_MASTER) {
682*4882a593Smuzhiyun 		if (pdata) {
683*4882a593Smuzhiyun 			dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
684*4882a593Smuzhiyun 			if (!dev->i2s_clk_cfg) {
685*4882a593Smuzhiyun 				dev_err(&pdev->dev, "no clock configure method\n");
686*4882a593Smuzhiyun 				return -ENODEV;
687*4882a593Smuzhiyun 			}
688*4882a593Smuzhiyun 		}
689*4882a593Smuzhiyun 		dev->clk = devm_clk_get(&pdev->dev, clk_id);
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 		if (IS_ERR(dev->clk))
692*4882a593Smuzhiyun 			return PTR_ERR(dev->clk);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		ret = clk_prepare_enable(dev->clk);
695*4882a593Smuzhiyun 		if (ret < 0)
696*4882a593Smuzhiyun 			return ret;
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	dev_set_drvdata(&pdev->dev, dev);
700*4882a593Smuzhiyun 	ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
701*4882a593Smuzhiyun 					 dw_i2s_dai, 1);
702*4882a593Smuzhiyun 	if (ret != 0) {
703*4882a593Smuzhiyun 		dev_err(&pdev->dev, "not able to register dai\n");
704*4882a593Smuzhiyun 		goto err_clk_disable;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (!pdata) {
708*4882a593Smuzhiyun 		if (irq >= 0) {
709*4882a593Smuzhiyun 			ret = dw_pcm_register(pdev);
710*4882a593Smuzhiyun 			dev->use_pio = true;
711*4882a593Smuzhiyun 		} else {
712*4882a593Smuzhiyun 			ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
713*4882a593Smuzhiyun 					0);
714*4882a593Smuzhiyun 			dev->use_pio = false;
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		if (ret) {
718*4882a593Smuzhiyun 			dev_err(&pdev->dev, "could not register pcm: %d\n",
719*4882a593Smuzhiyun 					ret);
720*4882a593Smuzhiyun 			goto err_clk_disable;
721*4882a593Smuzhiyun 		}
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
725*4882a593Smuzhiyun 	return 0;
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun err_clk_disable:
728*4882a593Smuzhiyun 	if (dev->capability & DW_I2S_MASTER)
729*4882a593Smuzhiyun 		clk_disable_unprepare(dev->clk);
730*4882a593Smuzhiyun 	return ret;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
dw_i2s_remove(struct platform_device * pdev)733*4882a593Smuzhiyun static int dw_i2s_remove(struct platform_device *pdev)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (dev->capability & DW_I2S_MASTER)
738*4882a593Smuzhiyun 		clk_disable_unprepare(dev->clk);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
741*4882a593Smuzhiyun 	return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun #ifdef CONFIG_OF
745*4882a593Smuzhiyun static const struct of_device_id dw_i2s_of_match[] = {
746*4882a593Smuzhiyun 	{ .compatible = "snps,designware-i2s",	 },
747*4882a593Smuzhiyun 	{},
748*4882a593Smuzhiyun };
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_i2s_of_match);
751*4882a593Smuzhiyun #endif
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static const struct dev_pm_ops dwc_pm_ops = {
754*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(dw_i2s_runtime_suspend, dw_i2s_runtime_resume, NULL)
755*4882a593Smuzhiyun };
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun static struct platform_driver dw_i2s_driver = {
758*4882a593Smuzhiyun 	.probe		= dw_i2s_probe,
759*4882a593Smuzhiyun 	.remove		= dw_i2s_remove,
760*4882a593Smuzhiyun 	.driver		= {
761*4882a593Smuzhiyun 		.name	= "designware-i2s",
762*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(dw_i2s_of_match),
763*4882a593Smuzhiyun 		.pm = &dwc_pm_ops,
764*4882a593Smuzhiyun 	},
765*4882a593Smuzhiyun };
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun module_platform_driver(dw_i2s_driver);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun MODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
770*4882a593Smuzhiyun MODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
771*4882a593Smuzhiyun MODULE_LICENSE("GPL");
772*4882a593Smuzhiyun MODULE_ALIAS("platform:designware_i2s");
773