xref: /OK3568_Linux_fs/kernel/sound/soc/codecs/wm_adsp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * wm_adsp.c  --  Wolfson ADSP support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2012 Wolfson Microelectronics plc
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/ctype.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/moduleparam.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/firmware.h>
16*4882a593Smuzhiyun #include <linux/list.h>
17*4882a593Smuzhiyun #include <linux/pm.h>
18*4882a593Smuzhiyun #include <linux/pm_runtime.h>
19*4882a593Smuzhiyun #include <linux/regmap.h>
20*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/vmalloc.h>
23*4882a593Smuzhiyun #include <linux/workqueue.h>
24*4882a593Smuzhiyun #include <linux/debugfs.h>
25*4882a593Smuzhiyun #include <sound/core.h>
26*4882a593Smuzhiyun #include <sound/pcm.h>
27*4882a593Smuzhiyun #include <sound/pcm_params.h>
28*4882a593Smuzhiyun #include <sound/soc.h>
29*4882a593Smuzhiyun #include <sound/jack.h>
30*4882a593Smuzhiyun #include <sound/initval.h>
31*4882a593Smuzhiyun #include <sound/tlv.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include "wm_adsp.h"
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define adsp_crit(_dsp, fmt, ...) \
36*4882a593Smuzhiyun 	dev_crit(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
37*4882a593Smuzhiyun #define adsp_err(_dsp, fmt, ...) \
38*4882a593Smuzhiyun 	dev_err(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
39*4882a593Smuzhiyun #define adsp_warn(_dsp, fmt, ...) \
40*4882a593Smuzhiyun 	dev_warn(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
41*4882a593Smuzhiyun #define adsp_info(_dsp, fmt, ...) \
42*4882a593Smuzhiyun 	dev_info(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
43*4882a593Smuzhiyun #define adsp_dbg(_dsp, fmt, ...) \
44*4882a593Smuzhiyun 	dev_dbg(_dsp->dev, "%s: " fmt, _dsp->name, ##__VA_ARGS__)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define compr_err(_obj, fmt, ...) \
47*4882a593Smuzhiyun 	adsp_err(_obj->dsp, "%s: " fmt, _obj->name ? _obj->name : "legacy", \
48*4882a593Smuzhiyun 		 ##__VA_ARGS__)
49*4882a593Smuzhiyun #define compr_dbg(_obj, fmt, ...) \
50*4882a593Smuzhiyun 	adsp_dbg(_obj->dsp, "%s: " fmt, _obj->name ? _obj->name : "legacy", \
51*4882a593Smuzhiyun 		 ##__VA_ARGS__)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define ADSP1_CONTROL_1                   0x00
54*4882a593Smuzhiyun #define ADSP1_CONTROL_2                   0x02
55*4882a593Smuzhiyun #define ADSP1_CONTROL_3                   0x03
56*4882a593Smuzhiyun #define ADSP1_CONTROL_4                   0x04
57*4882a593Smuzhiyun #define ADSP1_CONTROL_5                   0x06
58*4882a593Smuzhiyun #define ADSP1_CONTROL_6                   0x07
59*4882a593Smuzhiyun #define ADSP1_CONTROL_7                   0x08
60*4882a593Smuzhiyun #define ADSP1_CONTROL_8                   0x09
61*4882a593Smuzhiyun #define ADSP1_CONTROL_9                   0x0A
62*4882a593Smuzhiyun #define ADSP1_CONTROL_10                  0x0B
63*4882a593Smuzhiyun #define ADSP1_CONTROL_11                  0x0C
64*4882a593Smuzhiyun #define ADSP1_CONTROL_12                  0x0D
65*4882a593Smuzhiyun #define ADSP1_CONTROL_13                  0x0F
66*4882a593Smuzhiyun #define ADSP1_CONTROL_14                  0x10
67*4882a593Smuzhiyun #define ADSP1_CONTROL_15                  0x11
68*4882a593Smuzhiyun #define ADSP1_CONTROL_16                  0x12
69*4882a593Smuzhiyun #define ADSP1_CONTROL_17                  0x13
70*4882a593Smuzhiyun #define ADSP1_CONTROL_18                  0x14
71*4882a593Smuzhiyun #define ADSP1_CONTROL_19                  0x16
72*4882a593Smuzhiyun #define ADSP1_CONTROL_20                  0x17
73*4882a593Smuzhiyun #define ADSP1_CONTROL_21                  0x18
74*4882a593Smuzhiyun #define ADSP1_CONTROL_22                  0x1A
75*4882a593Smuzhiyun #define ADSP1_CONTROL_23                  0x1B
76*4882a593Smuzhiyun #define ADSP1_CONTROL_24                  0x1C
77*4882a593Smuzhiyun #define ADSP1_CONTROL_25                  0x1E
78*4882a593Smuzhiyun #define ADSP1_CONTROL_26                  0x20
79*4882a593Smuzhiyun #define ADSP1_CONTROL_27                  0x21
80*4882a593Smuzhiyun #define ADSP1_CONTROL_28                  0x22
81*4882a593Smuzhiyun #define ADSP1_CONTROL_29                  0x23
82*4882a593Smuzhiyun #define ADSP1_CONTROL_30                  0x24
83*4882a593Smuzhiyun #define ADSP1_CONTROL_31                  0x26
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun  * ADSP1 Control 19
87*4882a593Smuzhiyun  */
88*4882a593Smuzhiyun #define ADSP1_WDMA_BUFFER_LENGTH_MASK     0x00FF  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
89*4882a593Smuzhiyun #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT         0  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
90*4882a593Smuzhiyun #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH         8  /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /*
94*4882a593Smuzhiyun  * ADSP1 Control 30
95*4882a593Smuzhiyun  */
96*4882a593Smuzhiyun #define ADSP1_DBG_CLK_ENA                 0x0008  /* DSP1_DBG_CLK_ENA */
97*4882a593Smuzhiyun #define ADSP1_DBG_CLK_ENA_MASK            0x0008  /* DSP1_DBG_CLK_ENA */
98*4882a593Smuzhiyun #define ADSP1_DBG_CLK_ENA_SHIFT                3  /* DSP1_DBG_CLK_ENA */
99*4882a593Smuzhiyun #define ADSP1_DBG_CLK_ENA_WIDTH                1  /* DSP1_DBG_CLK_ENA */
100*4882a593Smuzhiyun #define ADSP1_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
101*4882a593Smuzhiyun #define ADSP1_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
102*4882a593Smuzhiyun #define ADSP1_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
103*4882a593Smuzhiyun #define ADSP1_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
104*4882a593Smuzhiyun #define ADSP1_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
105*4882a593Smuzhiyun #define ADSP1_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
106*4882a593Smuzhiyun #define ADSP1_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
107*4882a593Smuzhiyun #define ADSP1_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
108*4882a593Smuzhiyun #define ADSP1_START                       0x0001  /* DSP1_START */
109*4882a593Smuzhiyun #define ADSP1_START_MASK                  0x0001  /* DSP1_START */
110*4882a593Smuzhiyun #define ADSP1_START_SHIFT                      0  /* DSP1_START */
111*4882a593Smuzhiyun #define ADSP1_START_WIDTH                      1  /* DSP1_START */
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun  * ADSP1 Control 31
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun #define ADSP1_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
117*4882a593Smuzhiyun #define ADSP1_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
118*4882a593Smuzhiyun #define ADSP1_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define ADSP2_CONTROL                     0x0
121*4882a593Smuzhiyun #define ADSP2_CLOCKING                    0x1
122*4882a593Smuzhiyun #define ADSP2V2_CLOCKING                  0x2
123*4882a593Smuzhiyun #define ADSP2_STATUS1                     0x4
124*4882a593Smuzhiyun #define ADSP2_WDMA_CONFIG_1               0x30
125*4882a593Smuzhiyun #define ADSP2_WDMA_CONFIG_2               0x31
126*4882a593Smuzhiyun #define ADSP2V2_WDMA_CONFIG_2             0x32
127*4882a593Smuzhiyun #define ADSP2_RDMA_CONFIG_1               0x34
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define ADSP2_SCRATCH0                    0x40
130*4882a593Smuzhiyun #define ADSP2_SCRATCH1                    0x41
131*4882a593Smuzhiyun #define ADSP2_SCRATCH2                    0x42
132*4882a593Smuzhiyun #define ADSP2_SCRATCH3                    0x43
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define ADSP2V2_SCRATCH0_1                0x40
135*4882a593Smuzhiyun #define ADSP2V2_SCRATCH2_3                0x42
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun  * ADSP2 Control
139*4882a593Smuzhiyun  */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define ADSP2_MEM_ENA                     0x0010  /* DSP1_MEM_ENA */
142*4882a593Smuzhiyun #define ADSP2_MEM_ENA_MASK                0x0010  /* DSP1_MEM_ENA */
143*4882a593Smuzhiyun #define ADSP2_MEM_ENA_SHIFT                    4  /* DSP1_MEM_ENA */
144*4882a593Smuzhiyun #define ADSP2_MEM_ENA_WIDTH                    1  /* DSP1_MEM_ENA */
145*4882a593Smuzhiyun #define ADSP2_SYS_ENA                     0x0004  /* DSP1_SYS_ENA */
146*4882a593Smuzhiyun #define ADSP2_SYS_ENA_MASK                0x0004  /* DSP1_SYS_ENA */
147*4882a593Smuzhiyun #define ADSP2_SYS_ENA_SHIFT                    2  /* DSP1_SYS_ENA */
148*4882a593Smuzhiyun #define ADSP2_SYS_ENA_WIDTH                    1  /* DSP1_SYS_ENA */
149*4882a593Smuzhiyun #define ADSP2_CORE_ENA                    0x0002  /* DSP1_CORE_ENA */
150*4882a593Smuzhiyun #define ADSP2_CORE_ENA_MASK               0x0002  /* DSP1_CORE_ENA */
151*4882a593Smuzhiyun #define ADSP2_CORE_ENA_SHIFT                   1  /* DSP1_CORE_ENA */
152*4882a593Smuzhiyun #define ADSP2_CORE_ENA_WIDTH                   1  /* DSP1_CORE_ENA */
153*4882a593Smuzhiyun #define ADSP2_START                       0x0001  /* DSP1_START */
154*4882a593Smuzhiyun #define ADSP2_START_MASK                  0x0001  /* DSP1_START */
155*4882a593Smuzhiyun #define ADSP2_START_SHIFT                      0  /* DSP1_START */
156*4882a593Smuzhiyun #define ADSP2_START_WIDTH                      1  /* DSP1_START */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun  * ADSP2 clocking
160*4882a593Smuzhiyun  */
161*4882a593Smuzhiyun #define ADSP2_CLK_SEL_MASK                0x0007  /* CLK_SEL_ENA */
162*4882a593Smuzhiyun #define ADSP2_CLK_SEL_SHIFT                    0  /* CLK_SEL_ENA */
163*4882a593Smuzhiyun #define ADSP2_CLK_SEL_WIDTH                    3  /* CLK_SEL_ENA */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /*
166*4882a593Smuzhiyun  * ADSP2V2 clocking
167*4882a593Smuzhiyun  */
168*4882a593Smuzhiyun #define ADSP2V2_CLK_SEL_MASK             0x70000  /* CLK_SEL_ENA */
169*4882a593Smuzhiyun #define ADSP2V2_CLK_SEL_SHIFT                 16  /* CLK_SEL_ENA */
170*4882a593Smuzhiyun #define ADSP2V2_CLK_SEL_WIDTH                  3  /* CLK_SEL_ENA */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define ADSP2V2_RATE_MASK                 0x7800  /* DSP_RATE */
173*4882a593Smuzhiyun #define ADSP2V2_RATE_SHIFT                    11  /* DSP_RATE */
174*4882a593Smuzhiyun #define ADSP2V2_RATE_WIDTH                     4  /* DSP_RATE */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * ADSP2 Status 1
178*4882a593Smuzhiyun  */
179*4882a593Smuzhiyun #define ADSP2_RAM_RDY                     0x0001
180*4882a593Smuzhiyun #define ADSP2_RAM_RDY_MASK                0x0001
181*4882a593Smuzhiyun #define ADSP2_RAM_RDY_SHIFT                    0
182*4882a593Smuzhiyun #define ADSP2_RAM_RDY_WIDTH                    1
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /*
185*4882a593Smuzhiyun  * ADSP2 Lock support
186*4882a593Smuzhiyun  */
187*4882a593Smuzhiyun #define ADSP2_LOCK_CODE_0                    0x5555
188*4882a593Smuzhiyun #define ADSP2_LOCK_CODE_1                    0xAAAA
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define ADSP2_WATCHDOG                       0x0A
191*4882a593Smuzhiyun #define ADSP2_BUS_ERR_ADDR                   0x52
192*4882a593Smuzhiyun #define ADSP2_REGION_LOCK_STATUS             0x64
193*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_1_LOCK_REGION_0    0x66
194*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_3_LOCK_REGION_2    0x68
195*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_5_LOCK_REGION_4    0x6A
196*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_7_LOCK_REGION_6    0x6C
197*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_9_LOCK_REGION_8    0x6E
198*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_CTRL               0x7A
199*4882a593Smuzhiyun #define ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR    0x7C
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define ADSP2_REGION_LOCK_ERR_MASK           0x8000
202*4882a593Smuzhiyun #define ADSP2_ADDR_ERR_MASK                  0x4000
203*4882a593Smuzhiyun #define ADSP2_WDT_TIMEOUT_STS_MASK           0x2000
204*4882a593Smuzhiyun #define ADSP2_CTRL_ERR_PAUSE_ENA             0x0002
205*4882a593Smuzhiyun #define ADSP2_CTRL_ERR_EINT                  0x0001
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define ADSP2_BUS_ERR_ADDR_MASK              0x00FFFFFF
208*4882a593Smuzhiyun #define ADSP2_XMEM_ERR_ADDR_MASK             0x0000FFFF
209*4882a593Smuzhiyun #define ADSP2_PMEM_ERR_ADDR_MASK             0x7FFF0000
210*4882a593Smuzhiyun #define ADSP2_PMEM_ERR_ADDR_SHIFT            16
211*4882a593Smuzhiyun #define ADSP2_WDT_ENA_MASK                   0xFFFFFFFD
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define ADSP2_LOCK_REGION_SHIFT              16
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define ADSP_MAX_STD_CTRL_SIZE               512
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define WM_ADSP_ACKED_CTL_TIMEOUT_MS         100
218*4882a593Smuzhiyun #define WM_ADSP_ACKED_CTL_N_QUICKPOLLS       10
219*4882a593Smuzhiyun #define WM_ADSP_ACKED_CTL_MIN_VALUE          0
220*4882a593Smuzhiyun #define WM_ADSP_ACKED_CTL_MAX_VALUE          0xFFFFFF
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /*
223*4882a593Smuzhiyun  * Event control messages
224*4882a593Smuzhiyun  */
225*4882a593Smuzhiyun #define WM_ADSP_FW_EVENT_SHUTDOWN            0x000001
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun  * HALO system info
229*4882a593Smuzhiyun  */
230*4882a593Smuzhiyun #define HALO_AHBM_WINDOW_DEBUG_0             0x02040
231*4882a593Smuzhiyun #define HALO_AHBM_WINDOW_DEBUG_1             0x02044
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun  * HALO core
235*4882a593Smuzhiyun  */
236*4882a593Smuzhiyun #define HALO_SCRATCH1                        0x005c0
237*4882a593Smuzhiyun #define HALO_SCRATCH2                        0x005c8
238*4882a593Smuzhiyun #define HALO_SCRATCH3                        0x005d0
239*4882a593Smuzhiyun #define HALO_SCRATCH4                        0x005d8
240*4882a593Smuzhiyun #define HALO_CCM_CORE_CONTROL                0x41000
241*4882a593Smuzhiyun #define HALO_CORE_SOFT_RESET                 0x00010
242*4882a593Smuzhiyun #define HALO_WDT_CONTROL                     0x47000
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * HALO MPU banks
246*4882a593Smuzhiyun  */
247*4882a593Smuzhiyun #define HALO_MPU_XMEM_ACCESS_0               0x43000
248*4882a593Smuzhiyun #define HALO_MPU_YMEM_ACCESS_0               0x43004
249*4882a593Smuzhiyun #define HALO_MPU_WINDOW_ACCESS_0             0x43008
250*4882a593Smuzhiyun #define HALO_MPU_XREG_ACCESS_0               0x4300C
251*4882a593Smuzhiyun #define HALO_MPU_YREG_ACCESS_0               0x43014
252*4882a593Smuzhiyun #define HALO_MPU_XMEM_ACCESS_1               0x43018
253*4882a593Smuzhiyun #define HALO_MPU_YMEM_ACCESS_1               0x4301C
254*4882a593Smuzhiyun #define HALO_MPU_WINDOW_ACCESS_1             0x43020
255*4882a593Smuzhiyun #define HALO_MPU_XREG_ACCESS_1               0x43024
256*4882a593Smuzhiyun #define HALO_MPU_YREG_ACCESS_1               0x4302C
257*4882a593Smuzhiyun #define HALO_MPU_XMEM_ACCESS_2               0x43030
258*4882a593Smuzhiyun #define HALO_MPU_YMEM_ACCESS_2               0x43034
259*4882a593Smuzhiyun #define HALO_MPU_WINDOW_ACCESS_2             0x43038
260*4882a593Smuzhiyun #define HALO_MPU_XREG_ACCESS_2               0x4303C
261*4882a593Smuzhiyun #define HALO_MPU_YREG_ACCESS_2               0x43044
262*4882a593Smuzhiyun #define HALO_MPU_XMEM_ACCESS_3               0x43048
263*4882a593Smuzhiyun #define HALO_MPU_YMEM_ACCESS_3               0x4304C
264*4882a593Smuzhiyun #define HALO_MPU_WINDOW_ACCESS_3             0x43050
265*4882a593Smuzhiyun #define HALO_MPU_XREG_ACCESS_3               0x43054
266*4882a593Smuzhiyun #define HALO_MPU_YREG_ACCESS_3               0x4305C
267*4882a593Smuzhiyun #define HALO_MPU_XM_VIO_ADDR                 0x43100
268*4882a593Smuzhiyun #define HALO_MPU_XM_VIO_STATUS               0x43104
269*4882a593Smuzhiyun #define HALO_MPU_YM_VIO_ADDR                 0x43108
270*4882a593Smuzhiyun #define HALO_MPU_YM_VIO_STATUS               0x4310C
271*4882a593Smuzhiyun #define HALO_MPU_PM_VIO_ADDR                 0x43110
272*4882a593Smuzhiyun #define HALO_MPU_PM_VIO_STATUS               0x43114
273*4882a593Smuzhiyun #define HALO_MPU_LOCK_CONFIG                 0x43140
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun  * HALO_AHBM_WINDOW_DEBUG_1
277*4882a593Smuzhiyun  */
278*4882a593Smuzhiyun #define HALO_AHBM_CORE_ERR_ADDR_MASK         0x0fffff00
279*4882a593Smuzhiyun #define HALO_AHBM_CORE_ERR_ADDR_SHIFT                 8
280*4882a593Smuzhiyun #define HALO_AHBM_FLAGS_ERR_MASK             0x000000ff
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /*
283*4882a593Smuzhiyun  * HALO_CCM_CORE_CONTROL
284*4882a593Smuzhiyun  */
285*4882a593Smuzhiyun #define HALO_CORE_EN                        0x00000001
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * HALO_CORE_SOFT_RESET
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun #define HALO_CORE_SOFT_RESET_MASK           0x00000001
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun  * HALO_WDT_CONTROL
294*4882a593Smuzhiyun  */
295*4882a593Smuzhiyun #define HALO_WDT_EN_MASK                    0x00000001
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun  * HALO_MPU_?M_VIO_STATUS
299*4882a593Smuzhiyun  */
300*4882a593Smuzhiyun #define HALO_MPU_VIO_STS_MASK               0x007e0000
301*4882a593Smuzhiyun #define HALO_MPU_VIO_STS_SHIFT                      17
302*4882a593Smuzhiyun #define HALO_MPU_VIO_ERR_WR_MASK            0x00008000
303*4882a593Smuzhiyun #define HALO_MPU_VIO_ERR_SRC_MASK           0x00007fff
304*4882a593Smuzhiyun #define HALO_MPU_VIO_ERR_SRC_SHIFT                   0
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static struct wm_adsp_ops wm_adsp1_ops;
307*4882a593Smuzhiyun static struct wm_adsp_ops wm_adsp2_ops[];
308*4882a593Smuzhiyun static struct wm_adsp_ops wm_halo_ops;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun struct wm_adsp_buf {
311*4882a593Smuzhiyun 	struct list_head list;
312*4882a593Smuzhiyun 	void *buf;
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
wm_adsp_buf_alloc(const void * src,size_t len,struct list_head * list)315*4882a593Smuzhiyun static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
316*4882a593Smuzhiyun 					     struct list_head *list)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (buf == NULL)
321*4882a593Smuzhiyun 		return NULL;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	buf->buf = vmalloc(len);
324*4882a593Smuzhiyun 	if (!buf->buf) {
325*4882a593Smuzhiyun 		kfree(buf);
326*4882a593Smuzhiyun 		return NULL;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 	memcpy(buf->buf, src, len);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (list)
331*4882a593Smuzhiyun 		list_add_tail(&buf->list, list);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return buf;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
wm_adsp_buf_free(struct list_head * list)336*4882a593Smuzhiyun static void wm_adsp_buf_free(struct list_head *list)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	while (!list_empty(list)) {
339*4882a593Smuzhiyun 		struct wm_adsp_buf *buf = list_first_entry(list,
340*4882a593Smuzhiyun 							   struct wm_adsp_buf,
341*4882a593Smuzhiyun 							   list);
342*4882a593Smuzhiyun 		list_del(&buf->list);
343*4882a593Smuzhiyun 		vfree(buf->buf);
344*4882a593Smuzhiyun 		kfree(buf);
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun #define WM_ADSP_FW_MBC_VSS  0
349*4882a593Smuzhiyun #define WM_ADSP_FW_HIFI     1
350*4882a593Smuzhiyun #define WM_ADSP_FW_TX       2
351*4882a593Smuzhiyun #define WM_ADSP_FW_TX_SPK   3
352*4882a593Smuzhiyun #define WM_ADSP_FW_RX       4
353*4882a593Smuzhiyun #define WM_ADSP_FW_RX_ANC   5
354*4882a593Smuzhiyun #define WM_ADSP_FW_CTRL     6
355*4882a593Smuzhiyun #define WM_ADSP_FW_ASR      7
356*4882a593Smuzhiyun #define WM_ADSP_FW_TRACE    8
357*4882a593Smuzhiyun #define WM_ADSP_FW_SPK_PROT 9
358*4882a593Smuzhiyun #define WM_ADSP_FW_SPK_CALI 10
359*4882a593Smuzhiyun #define WM_ADSP_FW_SPK_DIAG 11
360*4882a593Smuzhiyun #define WM_ADSP_FW_MISC     12
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define WM_ADSP_NUM_FW      13
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
365*4882a593Smuzhiyun 	[WM_ADSP_FW_MBC_VSS] =  "MBC/VSS",
366*4882a593Smuzhiyun 	[WM_ADSP_FW_HIFI] =     "MasterHiFi",
367*4882a593Smuzhiyun 	[WM_ADSP_FW_TX] =       "Tx",
368*4882a593Smuzhiyun 	[WM_ADSP_FW_TX_SPK] =   "Tx Speaker",
369*4882a593Smuzhiyun 	[WM_ADSP_FW_RX] =       "Rx",
370*4882a593Smuzhiyun 	[WM_ADSP_FW_RX_ANC] =   "Rx ANC",
371*4882a593Smuzhiyun 	[WM_ADSP_FW_CTRL] =     "Voice Ctrl",
372*4882a593Smuzhiyun 	[WM_ADSP_FW_ASR] =      "ASR Assist",
373*4882a593Smuzhiyun 	[WM_ADSP_FW_TRACE] =    "Dbg Trace",
374*4882a593Smuzhiyun 	[WM_ADSP_FW_SPK_PROT] = "Protection",
375*4882a593Smuzhiyun 	[WM_ADSP_FW_SPK_CALI] = "Calibration",
376*4882a593Smuzhiyun 	[WM_ADSP_FW_SPK_DIAG] = "Diagnostic",
377*4882a593Smuzhiyun 	[WM_ADSP_FW_MISC] =     "Misc",
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct wm_adsp_system_config_xm_hdr {
381*4882a593Smuzhiyun 	__be32 sys_enable;
382*4882a593Smuzhiyun 	__be32 fw_id;
383*4882a593Smuzhiyun 	__be32 fw_rev;
384*4882a593Smuzhiyun 	__be32 boot_status;
385*4882a593Smuzhiyun 	__be32 watchdog;
386*4882a593Smuzhiyun 	__be32 dma_buffer_size;
387*4882a593Smuzhiyun 	__be32 rdma[6];
388*4882a593Smuzhiyun 	__be32 wdma[8];
389*4882a593Smuzhiyun 	__be32 build_job_name[3];
390*4882a593Smuzhiyun 	__be32 build_job_number;
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun struct wm_halo_system_config_xm_hdr {
394*4882a593Smuzhiyun 	__be32 halo_heartbeat;
395*4882a593Smuzhiyun 	__be32 build_job_name[3];
396*4882a593Smuzhiyun 	__be32 build_job_number;
397*4882a593Smuzhiyun };
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun struct wm_adsp_alg_xm_struct {
400*4882a593Smuzhiyun 	__be32 magic;
401*4882a593Smuzhiyun 	__be32 smoothing;
402*4882a593Smuzhiyun 	__be32 threshold;
403*4882a593Smuzhiyun 	__be32 host_buf_ptr;
404*4882a593Smuzhiyun 	__be32 start_seq;
405*4882a593Smuzhiyun 	__be32 high_water_mark;
406*4882a593Smuzhiyun 	__be32 low_water_mark;
407*4882a593Smuzhiyun 	__be64 smoothed_power;
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun struct wm_adsp_host_buf_coeff_v1 {
411*4882a593Smuzhiyun 	__be32 host_buf_ptr;		/* Host buffer pointer */
412*4882a593Smuzhiyun 	__be32 versions;		/* Version numbers */
413*4882a593Smuzhiyun 	__be32 name[4];			/* The buffer name */
414*4882a593Smuzhiyun };
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun struct wm_adsp_buffer {
417*4882a593Smuzhiyun 	__be32 buf1_base;		/* Base addr of first buffer area */
418*4882a593Smuzhiyun 	__be32 buf1_size;		/* Size of buf1 area in DSP words */
419*4882a593Smuzhiyun 	__be32 buf2_base;		/* Base addr of 2nd buffer area */
420*4882a593Smuzhiyun 	__be32 buf1_buf2_size;		/* Size of buf1+buf2 in DSP words */
421*4882a593Smuzhiyun 	__be32 buf3_base;		/* Base addr of buf3 area */
422*4882a593Smuzhiyun 	__be32 buf_total_size;		/* Size of buf1+buf2+buf3 in DSP words */
423*4882a593Smuzhiyun 	__be32 high_water_mark;		/* Point at which IRQ is asserted */
424*4882a593Smuzhiyun 	__be32 irq_count;		/* bits 1-31 count IRQ assertions */
425*4882a593Smuzhiyun 	__be32 irq_ack;			/* acked IRQ count, bit 0 enables IRQ */
426*4882a593Smuzhiyun 	__be32 next_write_index;	/* word index of next write */
427*4882a593Smuzhiyun 	__be32 next_read_index;		/* word index of next read */
428*4882a593Smuzhiyun 	__be32 error;			/* error if any */
429*4882a593Smuzhiyun 	__be32 oldest_block_index;	/* word index of oldest surviving */
430*4882a593Smuzhiyun 	__be32 requested_rewind;	/* how many blocks rewind was done */
431*4882a593Smuzhiyun 	__be32 reserved_space;		/* internal */
432*4882a593Smuzhiyun 	__be32 min_free;		/* min free space since stream start */
433*4882a593Smuzhiyun 	__be32 blocks_written[2];	/* total blocks written (64 bit) */
434*4882a593Smuzhiyun 	__be32 words_written[2];	/* total words written (64 bit) */
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun struct wm_adsp_compr;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun struct wm_adsp_compr_buf {
440*4882a593Smuzhiyun 	struct list_head list;
441*4882a593Smuzhiyun 	struct wm_adsp *dsp;
442*4882a593Smuzhiyun 	struct wm_adsp_compr *compr;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	struct wm_adsp_buffer_region *regions;
445*4882a593Smuzhiyun 	u32 host_buf_ptr;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	u32 error;
448*4882a593Smuzhiyun 	u32 irq_count;
449*4882a593Smuzhiyun 	int read_index;
450*4882a593Smuzhiyun 	int avail;
451*4882a593Smuzhiyun 	int host_buf_mem_type;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	char *name;
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun struct wm_adsp_compr {
457*4882a593Smuzhiyun 	struct list_head list;
458*4882a593Smuzhiyun 	struct wm_adsp *dsp;
459*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	struct snd_compr_stream *stream;
462*4882a593Smuzhiyun 	struct snd_compressed_buffer size;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	u32 *raw_buf;
465*4882a593Smuzhiyun 	unsigned int copied_total;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	unsigned int sample_rate;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	const char *name;
470*4882a593Smuzhiyun };
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #define WM_ADSP_DATA_WORD_SIZE         3
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #define WM_ADSP_MIN_FRAGMENTS          1
475*4882a593Smuzhiyun #define WM_ADSP_MAX_FRAGMENTS          256
476*4882a593Smuzhiyun #define WM_ADSP_MIN_FRAGMENT_SIZE      (64 * WM_ADSP_DATA_WORD_SIZE)
477*4882a593Smuzhiyun #define WM_ADSP_MAX_FRAGMENT_SIZE      (4096 * WM_ADSP_DATA_WORD_SIZE)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define WM_ADSP_ALG_XM_STRUCT_MAGIC    0x49aec7
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define HOST_BUFFER_FIELD(field) \
482*4882a593Smuzhiyun 	(offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #define ALG_XM_FIELD(field) \
485*4882a593Smuzhiyun 	(offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define HOST_BUF_COEFF_SUPPORTED_COMPAT_VER	1
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define HOST_BUF_COEFF_COMPAT_VER_MASK		0xFF00
490*4882a593Smuzhiyun #define HOST_BUF_COEFF_COMPAT_VER_SHIFT		8
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static int wm_adsp_buffer_init(struct wm_adsp *dsp);
493*4882a593Smuzhiyun static int wm_adsp_buffer_free(struct wm_adsp *dsp);
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun struct wm_adsp_buffer_region {
496*4882a593Smuzhiyun 	unsigned int offset;
497*4882a593Smuzhiyun 	unsigned int cumulative_size;
498*4882a593Smuzhiyun 	unsigned int mem_type;
499*4882a593Smuzhiyun 	unsigned int base_addr;
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun struct wm_adsp_buffer_region_def {
503*4882a593Smuzhiyun 	unsigned int mem_type;
504*4882a593Smuzhiyun 	unsigned int base_offset;
505*4882a593Smuzhiyun 	unsigned int size_offset;
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun static const struct wm_adsp_buffer_region_def default_regions[] = {
509*4882a593Smuzhiyun 	{
510*4882a593Smuzhiyun 		.mem_type = WMFW_ADSP2_XM,
511*4882a593Smuzhiyun 		.base_offset = HOST_BUFFER_FIELD(buf1_base),
512*4882a593Smuzhiyun 		.size_offset = HOST_BUFFER_FIELD(buf1_size),
513*4882a593Smuzhiyun 	},
514*4882a593Smuzhiyun 	{
515*4882a593Smuzhiyun 		.mem_type = WMFW_ADSP2_XM,
516*4882a593Smuzhiyun 		.base_offset = HOST_BUFFER_FIELD(buf2_base),
517*4882a593Smuzhiyun 		.size_offset = HOST_BUFFER_FIELD(buf1_buf2_size),
518*4882a593Smuzhiyun 	},
519*4882a593Smuzhiyun 	{
520*4882a593Smuzhiyun 		.mem_type = WMFW_ADSP2_YM,
521*4882a593Smuzhiyun 		.base_offset = HOST_BUFFER_FIELD(buf3_base),
522*4882a593Smuzhiyun 		.size_offset = HOST_BUFFER_FIELD(buf_total_size),
523*4882a593Smuzhiyun 	},
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun struct wm_adsp_fw_caps {
527*4882a593Smuzhiyun 	u32 id;
528*4882a593Smuzhiyun 	struct snd_codec_desc desc;
529*4882a593Smuzhiyun 	int num_regions;
530*4882a593Smuzhiyun 	const struct wm_adsp_buffer_region_def *region_defs;
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static const struct wm_adsp_fw_caps ctrl_caps[] = {
534*4882a593Smuzhiyun 	{
535*4882a593Smuzhiyun 		.id = SND_AUDIOCODEC_BESPOKE,
536*4882a593Smuzhiyun 		.desc = {
537*4882a593Smuzhiyun 			.max_ch = 8,
538*4882a593Smuzhiyun 			.sample_rates = { 16000 },
539*4882a593Smuzhiyun 			.num_sample_rates = 1,
540*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
541*4882a593Smuzhiyun 		},
542*4882a593Smuzhiyun 		.num_regions = ARRAY_SIZE(default_regions),
543*4882a593Smuzhiyun 		.region_defs = default_regions,
544*4882a593Smuzhiyun 	},
545*4882a593Smuzhiyun };
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun static const struct wm_adsp_fw_caps trace_caps[] = {
548*4882a593Smuzhiyun 	{
549*4882a593Smuzhiyun 		.id = SND_AUDIOCODEC_BESPOKE,
550*4882a593Smuzhiyun 		.desc = {
551*4882a593Smuzhiyun 			.max_ch = 8,
552*4882a593Smuzhiyun 			.sample_rates = {
553*4882a593Smuzhiyun 				4000, 8000, 11025, 12000, 16000, 22050,
554*4882a593Smuzhiyun 				24000, 32000, 44100, 48000, 64000, 88200,
555*4882a593Smuzhiyun 				96000, 176400, 192000
556*4882a593Smuzhiyun 			},
557*4882a593Smuzhiyun 			.num_sample_rates = 15,
558*4882a593Smuzhiyun 			.formats = SNDRV_PCM_FMTBIT_S16_LE,
559*4882a593Smuzhiyun 		},
560*4882a593Smuzhiyun 		.num_regions = ARRAY_SIZE(default_regions),
561*4882a593Smuzhiyun 		.region_defs = default_regions,
562*4882a593Smuzhiyun 	},
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static const struct {
566*4882a593Smuzhiyun 	const char *file;
567*4882a593Smuzhiyun 	int compr_direction;
568*4882a593Smuzhiyun 	int num_caps;
569*4882a593Smuzhiyun 	const struct wm_adsp_fw_caps *caps;
570*4882a593Smuzhiyun 	bool voice_trigger;
571*4882a593Smuzhiyun } wm_adsp_fw[WM_ADSP_NUM_FW] = {
572*4882a593Smuzhiyun 	[WM_ADSP_FW_MBC_VSS] =  { .file = "mbc-vss" },
573*4882a593Smuzhiyun 	[WM_ADSP_FW_HIFI] =     { .file = "hifi" },
574*4882a593Smuzhiyun 	[WM_ADSP_FW_TX] =       { .file = "tx" },
575*4882a593Smuzhiyun 	[WM_ADSP_FW_TX_SPK] =   { .file = "tx-spk" },
576*4882a593Smuzhiyun 	[WM_ADSP_FW_RX] =       { .file = "rx" },
577*4882a593Smuzhiyun 	[WM_ADSP_FW_RX_ANC] =   { .file = "rx-anc" },
578*4882a593Smuzhiyun 	[WM_ADSP_FW_CTRL] =     {
579*4882a593Smuzhiyun 		.file = "ctrl",
580*4882a593Smuzhiyun 		.compr_direction = SND_COMPRESS_CAPTURE,
581*4882a593Smuzhiyun 		.num_caps = ARRAY_SIZE(ctrl_caps),
582*4882a593Smuzhiyun 		.caps = ctrl_caps,
583*4882a593Smuzhiyun 		.voice_trigger = true,
584*4882a593Smuzhiyun 	},
585*4882a593Smuzhiyun 	[WM_ADSP_FW_ASR] =      { .file = "asr" },
586*4882a593Smuzhiyun 	[WM_ADSP_FW_TRACE] =    {
587*4882a593Smuzhiyun 		.file = "trace",
588*4882a593Smuzhiyun 		.compr_direction = SND_COMPRESS_CAPTURE,
589*4882a593Smuzhiyun 		.num_caps = ARRAY_SIZE(trace_caps),
590*4882a593Smuzhiyun 		.caps = trace_caps,
591*4882a593Smuzhiyun 	},
592*4882a593Smuzhiyun 	[WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
593*4882a593Smuzhiyun 	[WM_ADSP_FW_SPK_CALI] = { .file = "spk-cali" },
594*4882a593Smuzhiyun 	[WM_ADSP_FW_SPK_DIAG] = { .file = "spk-diag" },
595*4882a593Smuzhiyun 	[WM_ADSP_FW_MISC] =     { .file = "misc" },
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun struct wm_coeff_ctl_ops {
599*4882a593Smuzhiyun 	int (*xget)(struct snd_kcontrol *kcontrol,
600*4882a593Smuzhiyun 		    struct snd_ctl_elem_value *ucontrol);
601*4882a593Smuzhiyun 	int (*xput)(struct snd_kcontrol *kcontrol,
602*4882a593Smuzhiyun 		    struct snd_ctl_elem_value *ucontrol);
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun struct wm_coeff_ctl {
606*4882a593Smuzhiyun 	const char *name;
607*4882a593Smuzhiyun 	const char *fw_name;
608*4882a593Smuzhiyun 	/* Subname is needed to match with firmware */
609*4882a593Smuzhiyun 	const char *subname;
610*4882a593Smuzhiyun 	unsigned int subname_len;
611*4882a593Smuzhiyun 	struct wm_adsp_alg_region alg_region;
612*4882a593Smuzhiyun 	struct wm_coeff_ctl_ops ops;
613*4882a593Smuzhiyun 	struct wm_adsp *dsp;
614*4882a593Smuzhiyun 	unsigned int enabled:1;
615*4882a593Smuzhiyun 	struct list_head list;
616*4882a593Smuzhiyun 	void *cache;
617*4882a593Smuzhiyun 	unsigned int offset;
618*4882a593Smuzhiyun 	size_t len;
619*4882a593Smuzhiyun 	unsigned int set:1;
620*4882a593Smuzhiyun 	struct soc_bytes_ext bytes_ext;
621*4882a593Smuzhiyun 	unsigned int flags;
622*4882a593Smuzhiyun 	unsigned int type;
623*4882a593Smuzhiyun };
624*4882a593Smuzhiyun 
wm_adsp_mem_region_name(unsigned int type)625*4882a593Smuzhiyun static const char *wm_adsp_mem_region_name(unsigned int type)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun 	switch (type) {
628*4882a593Smuzhiyun 	case WMFW_ADSP1_PM:
629*4882a593Smuzhiyun 		return "PM";
630*4882a593Smuzhiyun 	case WMFW_HALO_PM_PACKED:
631*4882a593Smuzhiyun 		return "PM_PACKED";
632*4882a593Smuzhiyun 	case WMFW_ADSP1_DM:
633*4882a593Smuzhiyun 		return "DM";
634*4882a593Smuzhiyun 	case WMFW_ADSP2_XM:
635*4882a593Smuzhiyun 		return "XM";
636*4882a593Smuzhiyun 	case WMFW_HALO_XM_PACKED:
637*4882a593Smuzhiyun 		return "XM_PACKED";
638*4882a593Smuzhiyun 	case WMFW_ADSP2_YM:
639*4882a593Smuzhiyun 		return "YM";
640*4882a593Smuzhiyun 	case WMFW_HALO_YM_PACKED:
641*4882a593Smuzhiyun 		return "YM_PACKED";
642*4882a593Smuzhiyun 	case WMFW_ADSP1_ZM:
643*4882a593Smuzhiyun 		return "ZM";
644*4882a593Smuzhiyun 	default:
645*4882a593Smuzhiyun 		return NULL;
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
wm_adsp_debugfs_save_wmfwname(struct wm_adsp * dsp,const char * s)650*4882a593Smuzhiyun static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	kfree(dsp->wmfw_file_name);
655*4882a593Smuzhiyun 	dsp->wmfw_file_name = tmp;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
wm_adsp_debugfs_save_binname(struct wm_adsp * dsp,const char * s)658*4882a593Smuzhiyun static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	kfree(dsp->bin_file_name);
663*4882a593Smuzhiyun 	dsp->bin_file_name = tmp;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
wm_adsp_debugfs_clear(struct wm_adsp * dsp)666*4882a593Smuzhiyun static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	kfree(dsp->wmfw_file_name);
669*4882a593Smuzhiyun 	kfree(dsp->bin_file_name);
670*4882a593Smuzhiyun 	dsp->wmfw_file_name = NULL;
671*4882a593Smuzhiyun 	dsp->bin_file_name = NULL;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
wm_adsp_debugfs_wmfw_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)674*4882a593Smuzhiyun static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
675*4882a593Smuzhiyun 					 char __user *user_buf,
676*4882a593Smuzhiyun 					 size_t count, loff_t *ppos)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct wm_adsp *dsp = file->private_data;
679*4882a593Smuzhiyun 	ssize_t ret;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (!dsp->wmfw_file_name || !dsp->booted)
684*4882a593Smuzhiyun 		ret = 0;
685*4882a593Smuzhiyun 	else
686*4882a593Smuzhiyun 		ret = simple_read_from_buffer(user_buf, count, ppos,
687*4882a593Smuzhiyun 					      dsp->wmfw_file_name,
688*4882a593Smuzhiyun 					      strlen(dsp->wmfw_file_name));
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
691*4882a593Smuzhiyun 	return ret;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
wm_adsp_debugfs_bin_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)694*4882a593Smuzhiyun static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
695*4882a593Smuzhiyun 					char __user *user_buf,
696*4882a593Smuzhiyun 					size_t count, loff_t *ppos)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct wm_adsp *dsp = file->private_data;
699*4882a593Smuzhiyun 	ssize_t ret;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	if (!dsp->bin_file_name || !dsp->booted)
704*4882a593Smuzhiyun 		ret = 0;
705*4882a593Smuzhiyun 	else
706*4882a593Smuzhiyun 		ret = simple_read_from_buffer(user_buf, count, ppos,
707*4882a593Smuzhiyun 					      dsp->bin_file_name,
708*4882a593Smuzhiyun 					      strlen(dsp->bin_file_name));
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
711*4882a593Smuzhiyun 	return ret;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun static const struct {
715*4882a593Smuzhiyun 	const char *name;
716*4882a593Smuzhiyun 	const struct file_operations fops;
717*4882a593Smuzhiyun } wm_adsp_debugfs_fops[] = {
718*4882a593Smuzhiyun 	{
719*4882a593Smuzhiyun 		.name = "wmfw_file_name",
720*4882a593Smuzhiyun 		.fops = {
721*4882a593Smuzhiyun 			.open = simple_open,
722*4882a593Smuzhiyun 			.read = wm_adsp_debugfs_wmfw_read,
723*4882a593Smuzhiyun 		},
724*4882a593Smuzhiyun 	},
725*4882a593Smuzhiyun 	{
726*4882a593Smuzhiyun 		.name = "bin_file_name",
727*4882a593Smuzhiyun 		.fops = {
728*4882a593Smuzhiyun 			.open = simple_open,
729*4882a593Smuzhiyun 			.read = wm_adsp_debugfs_bin_read,
730*4882a593Smuzhiyun 		},
731*4882a593Smuzhiyun 	},
732*4882a593Smuzhiyun };
733*4882a593Smuzhiyun 
wm_adsp2_init_debugfs(struct wm_adsp * dsp,struct snd_soc_component * component)734*4882a593Smuzhiyun static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
735*4882a593Smuzhiyun 				  struct snd_soc_component *component)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun 	struct dentry *root = NULL;
738*4882a593Smuzhiyun 	int i;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	root = debugfs_create_dir(dsp->name, component->debugfs_root);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	debugfs_create_bool("booted", 0444, root, &dsp->booted);
743*4882a593Smuzhiyun 	debugfs_create_bool("running", 0444, root, &dsp->running);
744*4882a593Smuzhiyun 	debugfs_create_x32("fw_id", 0444, root, &dsp->fw_id);
745*4882a593Smuzhiyun 	debugfs_create_x32("fw_version", 0444, root, &dsp->fw_id_version);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i)
748*4882a593Smuzhiyun 		debugfs_create_file(wm_adsp_debugfs_fops[i].name, 0444, root,
749*4882a593Smuzhiyun 				    dsp, &wm_adsp_debugfs_fops[i].fops);
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	dsp->debugfs_root = root;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
wm_adsp2_cleanup_debugfs(struct wm_adsp * dsp)754*4882a593Smuzhiyun static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	wm_adsp_debugfs_clear(dsp);
757*4882a593Smuzhiyun 	debugfs_remove_recursive(dsp->debugfs_root);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun #else
wm_adsp2_init_debugfs(struct wm_adsp * dsp,struct snd_soc_component * component)760*4882a593Smuzhiyun static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
761*4882a593Smuzhiyun 					 struct snd_soc_component *component)
762*4882a593Smuzhiyun {
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
wm_adsp2_cleanup_debugfs(struct wm_adsp * dsp)765*4882a593Smuzhiyun static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
wm_adsp_debugfs_save_wmfwname(struct wm_adsp * dsp,const char * s)769*4882a593Smuzhiyun static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
770*4882a593Smuzhiyun 						 const char *s)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
wm_adsp_debugfs_save_binname(struct wm_adsp * dsp,const char * s)774*4882a593Smuzhiyun static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
775*4882a593Smuzhiyun 						const char *s)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
wm_adsp_debugfs_clear(struct wm_adsp * dsp)779*4882a593Smuzhiyun static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun #endif
783*4882a593Smuzhiyun 
wm_adsp_fw_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)784*4882a593Smuzhiyun int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
785*4882a593Smuzhiyun 		   struct snd_ctl_elem_value *ucontrol)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
788*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
789*4882a593Smuzhiyun 	struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = dsp[e->shift_l].fw;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	return 0;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_fw_get);
796*4882a593Smuzhiyun 
wm_adsp_fw_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)797*4882a593Smuzhiyun int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
798*4882a593Smuzhiyun 		   struct snd_ctl_elem_value *ucontrol)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
801*4882a593Smuzhiyun 	struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
802*4882a593Smuzhiyun 	struct wm_adsp *dsp = snd_soc_component_get_drvdata(component);
803*4882a593Smuzhiyun 	int ret = 1;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] == dsp[e->shift_l].fw)
806*4882a593Smuzhiyun 		return 0;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] >= WM_ADSP_NUM_FW)
809*4882a593Smuzhiyun 		return -EINVAL;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	mutex_lock(&dsp[e->shift_l].pwr_lock);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (dsp[e->shift_l].booted || !list_empty(&dsp[e->shift_l].compr_list))
814*4882a593Smuzhiyun 		ret = -EBUSY;
815*4882a593Smuzhiyun 	else
816*4882a593Smuzhiyun 		dsp[e->shift_l].fw = ucontrol->value.enumerated.item[0];
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	mutex_unlock(&dsp[e->shift_l].pwr_lock);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return ret;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_fw_put);
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun const struct soc_enum wm_adsp_fw_enum[] = {
825*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
826*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
827*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
828*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
829*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 4, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
830*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 5, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
831*4882a593Smuzhiyun 	SOC_ENUM_SINGLE(0, 6, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
832*4882a593Smuzhiyun };
833*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_fw_enum);
834*4882a593Smuzhiyun 
wm_adsp_find_region(struct wm_adsp * dsp,int type)835*4882a593Smuzhiyun static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
836*4882a593Smuzhiyun 							int type)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun 	int i;
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	for (i = 0; i < dsp->num_mems; i++)
841*4882a593Smuzhiyun 		if (dsp->mem[i].type == type)
842*4882a593Smuzhiyun 			return &dsp->mem[i];
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	return NULL;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
wm_adsp_region_to_reg(struct wm_adsp_region const * mem,unsigned int offset)847*4882a593Smuzhiyun static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
848*4882a593Smuzhiyun 					  unsigned int offset)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	switch (mem->type) {
851*4882a593Smuzhiyun 	case WMFW_ADSP1_PM:
852*4882a593Smuzhiyun 		return mem->base + (offset * 3);
853*4882a593Smuzhiyun 	case WMFW_ADSP1_DM:
854*4882a593Smuzhiyun 	case WMFW_ADSP2_XM:
855*4882a593Smuzhiyun 	case WMFW_ADSP2_YM:
856*4882a593Smuzhiyun 	case WMFW_ADSP1_ZM:
857*4882a593Smuzhiyun 		return mem->base + (offset * 2);
858*4882a593Smuzhiyun 	default:
859*4882a593Smuzhiyun 		WARN(1, "Unknown memory region type");
860*4882a593Smuzhiyun 		return offset;
861*4882a593Smuzhiyun 	}
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
wm_halo_region_to_reg(struct wm_adsp_region const * mem,unsigned int offset)864*4882a593Smuzhiyun static unsigned int wm_halo_region_to_reg(struct wm_adsp_region const *mem,
865*4882a593Smuzhiyun 					  unsigned int offset)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	switch (mem->type) {
868*4882a593Smuzhiyun 	case WMFW_ADSP2_XM:
869*4882a593Smuzhiyun 	case WMFW_ADSP2_YM:
870*4882a593Smuzhiyun 		return mem->base + (offset * 4);
871*4882a593Smuzhiyun 	case WMFW_HALO_XM_PACKED:
872*4882a593Smuzhiyun 	case WMFW_HALO_YM_PACKED:
873*4882a593Smuzhiyun 		return (mem->base + (offset * 3)) & ~0x3;
874*4882a593Smuzhiyun 	case WMFW_HALO_PM_PACKED:
875*4882a593Smuzhiyun 		return mem->base + (offset * 5);
876*4882a593Smuzhiyun 	default:
877*4882a593Smuzhiyun 		WARN(1, "Unknown memory region type");
878*4882a593Smuzhiyun 		return offset;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
wm_adsp_read_fw_status(struct wm_adsp * dsp,int noffs,unsigned int * offs)882*4882a593Smuzhiyun static void wm_adsp_read_fw_status(struct wm_adsp *dsp,
883*4882a593Smuzhiyun 				   int noffs, unsigned int *offs)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	unsigned int i;
886*4882a593Smuzhiyun 	int ret;
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	for (i = 0; i < noffs; ++i) {
889*4882a593Smuzhiyun 		ret = regmap_read(dsp->regmap, dsp->base + offs[i], &offs[i]);
890*4882a593Smuzhiyun 		if (ret) {
891*4882a593Smuzhiyun 			adsp_err(dsp, "Failed to read SCRATCH%u: %d\n", i, ret);
892*4882a593Smuzhiyun 			return;
893*4882a593Smuzhiyun 		}
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun 
wm_adsp2_show_fw_status(struct wm_adsp * dsp)897*4882a593Smuzhiyun static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
898*4882a593Smuzhiyun {
899*4882a593Smuzhiyun 	unsigned int offs[] = {
900*4882a593Smuzhiyun 		ADSP2_SCRATCH0, ADSP2_SCRATCH1, ADSP2_SCRATCH2, ADSP2_SCRATCH3,
901*4882a593Smuzhiyun 	};
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs);
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
906*4882a593Smuzhiyun 		 offs[0], offs[1], offs[2], offs[3]);
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun 
wm_adsp2v2_show_fw_status(struct wm_adsp * dsp)909*4882a593Smuzhiyun static void wm_adsp2v2_show_fw_status(struct wm_adsp *dsp)
910*4882a593Smuzhiyun {
911*4882a593Smuzhiyun 	unsigned int offs[] = { ADSP2V2_SCRATCH0_1, ADSP2V2_SCRATCH2_3 };
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
916*4882a593Smuzhiyun 		 offs[0] & 0xFFFF, offs[0] >> 16,
917*4882a593Smuzhiyun 		 offs[1] & 0xFFFF, offs[1] >> 16);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
wm_halo_show_fw_status(struct wm_adsp * dsp)920*4882a593Smuzhiyun static void wm_halo_show_fw_status(struct wm_adsp *dsp)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	unsigned int offs[] = {
923*4882a593Smuzhiyun 		HALO_SCRATCH1, HALO_SCRATCH2, HALO_SCRATCH3, HALO_SCRATCH4,
924*4882a593Smuzhiyun 	};
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	wm_adsp_read_fw_status(dsp, ARRAY_SIZE(offs), offs);
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
929*4882a593Smuzhiyun 		 offs[0], offs[1], offs[2], offs[3]);
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun 
bytes_ext_to_ctl(struct soc_bytes_ext * ext)932*4882a593Smuzhiyun static inline struct wm_coeff_ctl *bytes_ext_to_ctl(struct soc_bytes_ext *ext)
933*4882a593Smuzhiyun {
934*4882a593Smuzhiyun 	return container_of(ext, struct wm_coeff_ctl, bytes_ext);
935*4882a593Smuzhiyun }
936*4882a593Smuzhiyun 
wm_coeff_base_reg(struct wm_coeff_ctl * ctl,unsigned int * reg)937*4882a593Smuzhiyun static int wm_coeff_base_reg(struct wm_coeff_ctl *ctl, unsigned int *reg)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun 	const struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
940*4882a593Smuzhiyun 	struct wm_adsp *dsp = ctl->dsp;
941*4882a593Smuzhiyun 	const struct wm_adsp_region *mem;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	mem = wm_adsp_find_region(dsp, alg_region->type);
944*4882a593Smuzhiyun 	if (!mem) {
945*4882a593Smuzhiyun 		adsp_err(dsp, "No base for region %x\n",
946*4882a593Smuzhiyun 			 alg_region->type);
947*4882a593Smuzhiyun 		return -EINVAL;
948*4882a593Smuzhiyun 	}
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	*reg = dsp->ops->region_to_reg(mem, ctl->alg_region.base + ctl->offset);
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	return 0;
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun 
wm_coeff_info(struct snd_kcontrol * kctl,struct snd_ctl_elem_info * uinfo)955*4882a593Smuzhiyun static int wm_coeff_info(struct snd_kcontrol *kctl,
956*4882a593Smuzhiyun 			 struct snd_ctl_elem_info *uinfo)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun 	struct soc_bytes_ext *bytes_ext =
959*4882a593Smuzhiyun 		(struct soc_bytes_ext *)kctl->private_value;
960*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	switch (ctl->type) {
963*4882a593Smuzhiyun 	case WMFW_CTL_TYPE_ACKED:
964*4882a593Smuzhiyun 		uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
965*4882a593Smuzhiyun 		uinfo->value.integer.min = WM_ADSP_ACKED_CTL_MIN_VALUE;
966*4882a593Smuzhiyun 		uinfo->value.integer.max = WM_ADSP_ACKED_CTL_MAX_VALUE;
967*4882a593Smuzhiyun 		uinfo->value.integer.step = 1;
968*4882a593Smuzhiyun 		uinfo->count = 1;
969*4882a593Smuzhiyun 		break;
970*4882a593Smuzhiyun 	default:
971*4882a593Smuzhiyun 		uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
972*4882a593Smuzhiyun 		uinfo->count = ctl->len;
973*4882a593Smuzhiyun 		break;
974*4882a593Smuzhiyun 	}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	return 0;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
wm_coeff_write_acked_control(struct wm_coeff_ctl * ctl,unsigned int event_id)979*4882a593Smuzhiyun static int wm_coeff_write_acked_control(struct wm_coeff_ctl *ctl,
980*4882a593Smuzhiyun 					unsigned int event_id)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun 	struct wm_adsp *dsp = ctl->dsp;
983*4882a593Smuzhiyun 	u32 val = cpu_to_be32(event_id);
984*4882a593Smuzhiyun 	unsigned int reg;
985*4882a593Smuzhiyun 	int i, ret;
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	ret = wm_coeff_base_reg(ctl, &reg);
988*4882a593Smuzhiyun 	if (ret)
989*4882a593Smuzhiyun 		return ret;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	adsp_dbg(dsp, "Sending 0x%x to acked control alg 0x%x %s:0x%x\n",
992*4882a593Smuzhiyun 		 event_id, ctl->alg_region.alg,
993*4882a593Smuzhiyun 		 wm_adsp_mem_region_name(ctl->alg_region.type), ctl->offset);
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	ret = regmap_raw_write(dsp->regmap, reg, &val, sizeof(val));
996*4882a593Smuzhiyun 	if (ret) {
997*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to write %x: %d\n", reg, ret);
998*4882a593Smuzhiyun 		return ret;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/*
1002*4882a593Smuzhiyun 	 * Poll for ack, we initially poll at ~1ms intervals for firmwares
1003*4882a593Smuzhiyun 	 * that respond quickly, then go to ~10ms polls. A firmware is unlikely
1004*4882a593Smuzhiyun 	 * to ack instantly so we do the first 1ms delay before reading the
1005*4882a593Smuzhiyun 	 * control to avoid a pointless bus transaction
1006*4882a593Smuzhiyun 	 */
1007*4882a593Smuzhiyun 	for (i = 0; i < WM_ADSP_ACKED_CTL_TIMEOUT_MS;) {
1008*4882a593Smuzhiyun 		switch (i) {
1009*4882a593Smuzhiyun 		case 0 ... WM_ADSP_ACKED_CTL_N_QUICKPOLLS - 1:
1010*4882a593Smuzhiyun 			usleep_range(1000, 2000);
1011*4882a593Smuzhiyun 			i++;
1012*4882a593Smuzhiyun 			break;
1013*4882a593Smuzhiyun 		default:
1014*4882a593Smuzhiyun 			usleep_range(10000, 20000);
1015*4882a593Smuzhiyun 			i += 10;
1016*4882a593Smuzhiyun 			break;
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 		ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
1020*4882a593Smuzhiyun 		if (ret) {
1021*4882a593Smuzhiyun 			adsp_err(dsp, "Failed to read %x: %d\n", reg, ret);
1022*4882a593Smuzhiyun 			return ret;
1023*4882a593Smuzhiyun 		}
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 		if (val == 0) {
1026*4882a593Smuzhiyun 			adsp_dbg(dsp, "Acked control ACKED at poll %u\n", i);
1027*4882a593Smuzhiyun 			return 0;
1028*4882a593Smuzhiyun 		}
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	adsp_warn(dsp, "Acked control @0x%x alg:0x%x %s:0x%x timed out\n",
1032*4882a593Smuzhiyun 		  reg, ctl->alg_region.alg,
1033*4882a593Smuzhiyun 		  wm_adsp_mem_region_name(ctl->alg_region.type),
1034*4882a593Smuzhiyun 		  ctl->offset);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	return -ETIMEDOUT;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
wm_coeff_write_ctrl_raw(struct wm_coeff_ctl * ctl,const void * buf,size_t len)1039*4882a593Smuzhiyun static int wm_coeff_write_ctrl_raw(struct wm_coeff_ctl *ctl,
1040*4882a593Smuzhiyun 				   const void *buf, size_t len)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 	struct wm_adsp *dsp = ctl->dsp;
1043*4882a593Smuzhiyun 	void *scratch;
1044*4882a593Smuzhiyun 	int ret;
1045*4882a593Smuzhiyun 	unsigned int reg;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	ret = wm_coeff_base_reg(ctl, &reg);
1048*4882a593Smuzhiyun 	if (ret)
1049*4882a593Smuzhiyun 		return ret;
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	scratch = kmemdup(buf, len, GFP_KERNEL | GFP_DMA);
1052*4882a593Smuzhiyun 	if (!scratch)
1053*4882a593Smuzhiyun 		return -ENOMEM;
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	ret = regmap_raw_write(dsp->regmap, reg, scratch,
1056*4882a593Smuzhiyun 			       len);
1057*4882a593Smuzhiyun 	if (ret) {
1058*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
1059*4882a593Smuzhiyun 			 len, reg, ret);
1060*4882a593Smuzhiyun 		kfree(scratch);
1061*4882a593Smuzhiyun 		return ret;
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun 	adsp_dbg(dsp, "Wrote %zu bytes to %x\n", len, reg);
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	kfree(scratch);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	return 0;
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun 
wm_coeff_write_ctrl(struct wm_coeff_ctl * ctl,const void * buf,size_t len)1070*4882a593Smuzhiyun static int wm_coeff_write_ctrl(struct wm_coeff_ctl *ctl,
1071*4882a593Smuzhiyun 			       const void *buf, size_t len)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun 	int ret = 0;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1076*4882a593Smuzhiyun 		ret = -EPERM;
1077*4882a593Smuzhiyun 	else if (buf != ctl->cache)
1078*4882a593Smuzhiyun 		memcpy(ctl->cache, buf, len);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	ctl->set = 1;
1081*4882a593Smuzhiyun 	if (ctl->enabled && ctl->dsp->running)
1082*4882a593Smuzhiyun 		ret = wm_coeff_write_ctrl_raw(ctl, buf, len);
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	return ret;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun 
wm_coeff_put(struct snd_kcontrol * kctl,struct snd_ctl_elem_value * ucontrol)1087*4882a593Smuzhiyun static int wm_coeff_put(struct snd_kcontrol *kctl,
1088*4882a593Smuzhiyun 			struct snd_ctl_elem_value *ucontrol)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun 	struct soc_bytes_ext *bytes_ext =
1091*4882a593Smuzhiyun 		(struct soc_bytes_ext *)kctl->private_value;
1092*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1093*4882a593Smuzhiyun 	char *p = ucontrol->value.bytes.data;
1094*4882a593Smuzhiyun 	int ret = 0;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	mutex_lock(&ctl->dsp->pwr_lock);
1097*4882a593Smuzhiyun 	ret = wm_coeff_write_ctrl(ctl, p, ctl->len);
1098*4882a593Smuzhiyun 	mutex_unlock(&ctl->dsp->pwr_lock);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	return ret;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
wm_coeff_tlv_put(struct snd_kcontrol * kctl,const unsigned int __user * bytes,unsigned int size)1103*4882a593Smuzhiyun static int wm_coeff_tlv_put(struct snd_kcontrol *kctl,
1104*4882a593Smuzhiyun 			    const unsigned int __user *bytes, unsigned int size)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	struct soc_bytes_ext *bytes_ext =
1107*4882a593Smuzhiyun 		(struct soc_bytes_ext *)kctl->private_value;
1108*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1109*4882a593Smuzhiyun 	int ret = 0;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	mutex_lock(&ctl->dsp->pwr_lock);
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	if (copy_from_user(ctl->cache, bytes, size))
1114*4882a593Smuzhiyun 		ret = -EFAULT;
1115*4882a593Smuzhiyun 	else
1116*4882a593Smuzhiyun 		ret = wm_coeff_write_ctrl(ctl, ctl->cache, size);
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	mutex_unlock(&ctl->dsp->pwr_lock);
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun 	return ret;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun 
wm_coeff_put_acked(struct snd_kcontrol * kctl,struct snd_ctl_elem_value * ucontrol)1123*4882a593Smuzhiyun static int wm_coeff_put_acked(struct snd_kcontrol *kctl,
1124*4882a593Smuzhiyun 			      struct snd_ctl_elem_value *ucontrol)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	struct soc_bytes_ext *bytes_ext =
1127*4882a593Smuzhiyun 		(struct soc_bytes_ext *)kctl->private_value;
1128*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1129*4882a593Smuzhiyun 	unsigned int val = ucontrol->value.integer.value[0];
1130*4882a593Smuzhiyun 	int ret;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	if (val == 0)
1133*4882a593Smuzhiyun 		return 0;	/* 0 means no event */
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	mutex_lock(&ctl->dsp->pwr_lock);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	if (ctl->enabled && ctl->dsp->running)
1138*4882a593Smuzhiyun 		ret = wm_coeff_write_acked_control(ctl, val);
1139*4882a593Smuzhiyun 	else
1140*4882a593Smuzhiyun 		ret = -EPERM;
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	mutex_unlock(&ctl->dsp->pwr_lock);
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	return ret;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun 
wm_coeff_read_ctrl_raw(struct wm_coeff_ctl * ctl,void * buf,size_t len)1147*4882a593Smuzhiyun static int wm_coeff_read_ctrl_raw(struct wm_coeff_ctl *ctl,
1148*4882a593Smuzhiyun 				  void *buf, size_t len)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct wm_adsp *dsp = ctl->dsp;
1151*4882a593Smuzhiyun 	void *scratch;
1152*4882a593Smuzhiyun 	int ret;
1153*4882a593Smuzhiyun 	unsigned int reg;
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	ret = wm_coeff_base_reg(ctl, &reg);
1156*4882a593Smuzhiyun 	if (ret)
1157*4882a593Smuzhiyun 		return ret;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	scratch = kmalloc(len, GFP_KERNEL | GFP_DMA);
1160*4882a593Smuzhiyun 	if (!scratch)
1161*4882a593Smuzhiyun 		return -ENOMEM;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, reg, scratch, len);
1164*4882a593Smuzhiyun 	if (ret) {
1165*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
1166*4882a593Smuzhiyun 			 len, reg, ret);
1167*4882a593Smuzhiyun 		kfree(scratch);
1168*4882a593Smuzhiyun 		return ret;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 	adsp_dbg(dsp, "Read %zu bytes from %x\n", len, reg);
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 	memcpy(buf, scratch, len);
1173*4882a593Smuzhiyun 	kfree(scratch);
1174*4882a593Smuzhiyun 
1175*4882a593Smuzhiyun 	return 0;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun 
wm_coeff_read_ctrl(struct wm_coeff_ctl * ctl,void * buf,size_t len)1178*4882a593Smuzhiyun static int wm_coeff_read_ctrl(struct wm_coeff_ctl *ctl, void *buf, size_t len)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	int ret = 0;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
1183*4882a593Smuzhiyun 		if (ctl->enabled && ctl->dsp->running)
1184*4882a593Smuzhiyun 			return wm_coeff_read_ctrl_raw(ctl, buf, len);
1185*4882a593Smuzhiyun 		else
1186*4882a593Smuzhiyun 			return -EPERM;
1187*4882a593Smuzhiyun 	} else {
1188*4882a593Smuzhiyun 		if (!ctl->flags && ctl->enabled && ctl->dsp->running)
1189*4882a593Smuzhiyun 			ret = wm_coeff_read_ctrl_raw(ctl, ctl->cache, ctl->len);
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 		if (buf != ctl->cache)
1192*4882a593Smuzhiyun 			memcpy(buf, ctl->cache, len);
1193*4882a593Smuzhiyun 	}
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 	return ret;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
wm_coeff_get(struct snd_kcontrol * kctl,struct snd_ctl_elem_value * ucontrol)1198*4882a593Smuzhiyun static int wm_coeff_get(struct snd_kcontrol *kctl,
1199*4882a593Smuzhiyun 			struct snd_ctl_elem_value *ucontrol)
1200*4882a593Smuzhiyun {
1201*4882a593Smuzhiyun 	struct soc_bytes_ext *bytes_ext =
1202*4882a593Smuzhiyun 		(struct soc_bytes_ext *)kctl->private_value;
1203*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1204*4882a593Smuzhiyun 	char *p = ucontrol->value.bytes.data;
1205*4882a593Smuzhiyun 	int ret;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	mutex_lock(&ctl->dsp->pwr_lock);
1208*4882a593Smuzhiyun 	ret = wm_coeff_read_ctrl(ctl, p, ctl->len);
1209*4882a593Smuzhiyun 	mutex_unlock(&ctl->dsp->pwr_lock);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	return ret;
1212*4882a593Smuzhiyun }
1213*4882a593Smuzhiyun 
wm_coeff_tlv_get(struct snd_kcontrol * kctl,unsigned int __user * bytes,unsigned int size)1214*4882a593Smuzhiyun static int wm_coeff_tlv_get(struct snd_kcontrol *kctl,
1215*4882a593Smuzhiyun 			    unsigned int __user *bytes, unsigned int size)
1216*4882a593Smuzhiyun {
1217*4882a593Smuzhiyun 	struct soc_bytes_ext *bytes_ext =
1218*4882a593Smuzhiyun 		(struct soc_bytes_ext *)kctl->private_value;
1219*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl = bytes_ext_to_ctl(bytes_ext);
1220*4882a593Smuzhiyun 	int ret = 0;
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	mutex_lock(&ctl->dsp->pwr_lock);
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	ret = wm_coeff_read_ctrl(ctl, ctl->cache, size);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (!ret && copy_to_user(bytes, ctl->cache, size))
1227*4882a593Smuzhiyun 		ret = -EFAULT;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	mutex_unlock(&ctl->dsp->pwr_lock);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return ret;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
wm_coeff_get_acked(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1234*4882a593Smuzhiyun static int wm_coeff_get_acked(struct snd_kcontrol *kcontrol,
1235*4882a593Smuzhiyun 			      struct snd_ctl_elem_value *ucontrol)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	/*
1238*4882a593Smuzhiyun 	 * Although it's not useful to read an acked control, we must satisfy
1239*4882a593Smuzhiyun 	 * user-side assumptions that all controls are readable and that a
1240*4882a593Smuzhiyun 	 * write of the same value should be filtered out (it's valid to send
1241*4882a593Smuzhiyun 	 * the same event number again to the firmware). We therefore return 0,
1242*4882a593Smuzhiyun 	 * meaning "no event" so valid event numbers will always be a change
1243*4882a593Smuzhiyun 	 */
1244*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = 0;
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	return 0;
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun struct wmfw_ctl_work {
1250*4882a593Smuzhiyun 	struct wm_adsp *dsp;
1251*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
1252*4882a593Smuzhiyun 	struct work_struct work;
1253*4882a593Smuzhiyun };
1254*4882a593Smuzhiyun 
wmfw_convert_flags(unsigned int in,unsigned int len)1255*4882a593Smuzhiyun static unsigned int wmfw_convert_flags(unsigned int in, unsigned int len)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	unsigned int out, rd, wr, vol;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	if (len > ADSP_MAX_STD_CTRL_SIZE) {
1260*4882a593Smuzhiyun 		rd = SNDRV_CTL_ELEM_ACCESS_TLV_READ;
1261*4882a593Smuzhiyun 		wr = SNDRV_CTL_ELEM_ACCESS_TLV_WRITE;
1262*4882a593Smuzhiyun 		vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 		out = SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK;
1265*4882a593Smuzhiyun 	} else {
1266*4882a593Smuzhiyun 		rd = SNDRV_CTL_ELEM_ACCESS_READ;
1267*4882a593Smuzhiyun 		wr = SNDRV_CTL_ELEM_ACCESS_WRITE;
1268*4882a593Smuzhiyun 		vol = SNDRV_CTL_ELEM_ACCESS_VOLATILE;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 		out = 0;
1271*4882a593Smuzhiyun 	}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	if (in) {
1274*4882a593Smuzhiyun 		out |= rd;
1275*4882a593Smuzhiyun 		if (in & WMFW_CTL_FLAG_WRITEABLE)
1276*4882a593Smuzhiyun 			out |= wr;
1277*4882a593Smuzhiyun 		if (in & WMFW_CTL_FLAG_VOLATILE)
1278*4882a593Smuzhiyun 			out |= vol;
1279*4882a593Smuzhiyun 	} else {
1280*4882a593Smuzhiyun 		out |= rd | wr | vol;
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	return out;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
wmfw_add_ctl(struct wm_adsp * dsp,struct wm_coeff_ctl * ctl)1286*4882a593Smuzhiyun static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun 	struct snd_kcontrol_new *kcontrol;
1289*4882a593Smuzhiyun 	int ret;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	if (!ctl || !ctl->name)
1292*4882a593Smuzhiyun 		return -EINVAL;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
1295*4882a593Smuzhiyun 	if (!kcontrol)
1296*4882a593Smuzhiyun 		return -ENOMEM;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	kcontrol->name = ctl->name;
1299*4882a593Smuzhiyun 	kcontrol->info = wm_coeff_info;
1300*4882a593Smuzhiyun 	kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
1301*4882a593Smuzhiyun 	kcontrol->tlv.c = snd_soc_bytes_tlv_callback;
1302*4882a593Smuzhiyun 	kcontrol->private_value = (unsigned long)&ctl->bytes_ext;
1303*4882a593Smuzhiyun 	kcontrol->access = wmfw_convert_flags(ctl->flags, ctl->len);
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	switch (ctl->type) {
1306*4882a593Smuzhiyun 	case WMFW_CTL_TYPE_ACKED:
1307*4882a593Smuzhiyun 		kcontrol->get = wm_coeff_get_acked;
1308*4882a593Smuzhiyun 		kcontrol->put = wm_coeff_put_acked;
1309*4882a593Smuzhiyun 		break;
1310*4882a593Smuzhiyun 	default:
1311*4882a593Smuzhiyun 		if (kcontrol->access & SNDRV_CTL_ELEM_ACCESS_TLV_CALLBACK) {
1312*4882a593Smuzhiyun 			ctl->bytes_ext.max = ctl->len;
1313*4882a593Smuzhiyun 			ctl->bytes_ext.get = wm_coeff_tlv_get;
1314*4882a593Smuzhiyun 			ctl->bytes_ext.put = wm_coeff_tlv_put;
1315*4882a593Smuzhiyun 		} else {
1316*4882a593Smuzhiyun 			kcontrol->get = wm_coeff_get;
1317*4882a593Smuzhiyun 			kcontrol->put = wm_coeff_put;
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 		break;
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	ret = snd_soc_add_component_controls(dsp->component, kcontrol, 1);
1323*4882a593Smuzhiyun 	if (ret < 0)
1324*4882a593Smuzhiyun 		goto err_kcontrol;
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	kfree(kcontrol);
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun err_kcontrol:
1331*4882a593Smuzhiyun 	kfree(kcontrol);
1332*4882a593Smuzhiyun 	return ret;
1333*4882a593Smuzhiyun }
1334*4882a593Smuzhiyun 
wm_coeff_init_control_caches(struct wm_adsp * dsp)1335*4882a593Smuzhiyun static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
1336*4882a593Smuzhiyun {
1337*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
1338*4882a593Smuzhiyun 	int ret;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	list_for_each_entry(ctl, &dsp->ctl_list, list) {
1341*4882a593Smuzhiyun 		if (!ctl->enabled || ctl->set)
1342*4882a593Smuzhiyun 			continue;
1343*4882a593Smuzhiyun 		if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
1344*4882a593Smuzhiyun 			continue;
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 		/*
1347*4882a593Smuzhiyun 		 * For readable controls populate the cache from the DSP memory.
1348*4882a593Smuzhiyun 		 * For non-readable controls the cache was zero-filled when
1349*4882a593Smuzhiyun 		 * created so we don't need to do anything.
1350*4882a593Smuzhiyun 		 */
1351*4882a593Smuzhiyun 		if (!ctl->flags || (ctl->flags & WMFW_CTL_FLAG_READABLE)) {
1352*4882a593Smuzhiyun 			ret = wm_coeff_read_ctrl_raw(ctl, ctl->cache, ctl->len);
1353*4882a593Smuzhiyun 			if (ret < 0)
1354*4882a593Smuzhiyun 				return ret;
1355*4882a593Smuzhiyun 		}
1356*4882a593Smuzhiyun 	}
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	return 0;
1359*4882a593Smuzhiyun }
1360*4882a593Smuzhiyun 
wm_coeff_sync_controls(struct wm_adsp * dsp)1361*4882a593Smuzhiyun static int wm_coeff_sync_controls(struct wm_adsp *dsp)
1362*4882a593Smuzhiyun {
1363*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
1364*4882a593Smuzhiyun 	int ret;
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	list_for_each_entry(ctl, &dsp->ctl_list, list) {
1367*4882a593Smuzhiyun 		if (!ctl->enabled)
1368*4882a593Smuzhiyun 			continue;
1369*4882a593Smuzhiyun 		if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
1370*4882a593Smuzhiyun 			ret = wm_coeff_write_ctrl_raw(ctl, ctl->cache,
1371*4882a593Smuzhiyun 						      ctl->len);
1372*4882a593Smuzhiyun 			if (ret < 0)
1373*4882a593Smuzhiyun 				return ret;
1374*4882a593Smuzhiyun 		}
1375*4882a593Smuzhiyun 	}
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	return 0;
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun 
wm_adsp_signal_event_controls(struct wm_adsp * dsp,unsigned int event)1380*4882a593Smuzhiyun static void wm_adsp_signal_event_controls(struct wm_adsp *dsp,
1381*4882a593Smuzhiyun 					  unsigned int event)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
1384*4882a593Smuzhiyun 	int ret;
1385*4882a593Smuzhiyun 
1386*4882a593Smuzhiyun 	list_for_each_entry(ctl, &dsp->ctl_list, list) {
1387*4882a593Smuzhiyun 		if (ctl->type != WMFW_CTL_TYPE_HOSTEVENT)
1388*4882a593Smuzhiyun 			continue;
1389*4882a593Smuzhiyun 
1390*4882a593Smuzhiyun 		if (!ctl->enabled)
1391*4882a593Smuzhiyun 			continue;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 		ret = wm_coeff_write_acked_control(ctl, event);
1394*4882a593Smuzhiyun 		if (ret)
1395*4882a593Smuzhiyun 			adsp_warn(dsp,
1396*4882a593Smuzhiyun 				  "Failed to send 0x%x event to alg 0x%x (%d)\n",
1397*4882a593Smuzhiyun 				  event, ctl->alg_region.alg, ret);
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
wm_adsp_ctl_work(struct work_struct * work)1401*4882a593Smuzhiyun static void wm_adsp_ctl_work(struct work_struct *work)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun 	struct wmfw_ctl_work *ctl_work = container_of(work,
1404*4882a593Smuzhiyun 						      struct wmfw_ctl_work,
1405*4882a593Smuzhiyun 						      work);
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
1408*4882a593Smuzhiyun 	kfree(ctl_work);
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun 
wm_adsp_free_ctl_blk(struct wm_coeff_ctl * ctl)1411*4882a593Smuzhiyun static void wm_adsp_free_ctl_blk(struct wm_coeff_ctl *ctl)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun 	kfree(ctl->cache);
1414*4882a593Smuzhiyun 	kfree(ctl->name);
1415*4882a593Smuzhiyun 	kfree(ctl->subname);
1416*4882a593Smuzhiyun 	kfree(ctl);
1417*4882a593Smuzhiyun }
1418*4882a593Smuzhiyun 
wm_adsp_create_control(struct wm_adsp * dsp,const struct wm_adsp_alg_region * alg_region,unsigned int offset,unsigned int len,const char * subname,unsigned int subname_len,unsigned int flags,unsigned int type)1419*4882a593Smuzhiyun static int wm_adsp_create_control(struct wm_adsp *dsp,
1420*4882a593Smuzhiyun 				  const struct wm_adsp_alg_region *alg_region,
1421*4882a593Smuzhiyun 				  unsigned int offset, unsigned int len,
1422*4882a593Smuzhiyun 				  const char *subname, unsigned int subname_len,
1423*4882a593Smuzhiyun 				  unsigned int flags, unsigned int type)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
1426*4882a593Smuzhiyun 	struct wmfw_ctl_work *ctl_work;
1427*4882a593Smuzhiyun 	char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
1428*4882a593Smuzhiyun 	const char *region_name;
1429*4882a593Smuzhiyun 	int ret;
1430*4882a593Smuzhiyun 
1431*4882a593Smuzhiyun 	region_name = wm_adsp_mem_region_name(alg_region->type);
1432*4882a593Smuzhiyun 	if (!region_name) {
1433*4882a593Smuzhiyun 		adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
1434*4882a593Smuzhiyun 		return -EINVAL;
1435*4882a593Smuzhiyun 	}
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	switch (dsp->fw_ver) {
1438*4882a593Smuzhiyun 	case 0:
1439*4882a593Smuzhiyun 	case 1:
1440*4882a593Smuzhiyun 		snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "%s %s %x",
1441*4882a593Smuzhiyun 			 dsp->name, region_name, alg_region->alg);
1442*4882a593Smuzhiyun 		subname = NULL; /* don't append subname */
1443*4882a593Smuzhiyun 		break;
1444*4882a593Smuzhiyun 	case 2:
1445*4882a593Smuzhiyun 		ret = scnprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
1446*4882a593Smuzhiyun 				"%s%c %.12s %x", dsp->name, *region_name,
1447*4882a593Smuzhiyun 				wm_adsp_fw_text[dsp->fw], alg_region->alg);
1448*4882a593Smuzhiyun 		break;
1449*4882a593Smuzhiyun 	default:
1450*4882a593Smuzhiyun 		ret = scnprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
1451*4882a593Smuzhiyun 				"%s %.12s %x", dsp->name,
1452*4882a593Smuzhiyun 				wm_adsp_fw_text[dsp->fw], alg_region->alg);
1453*4882a593Smuzhiyun 		break;
1454*4882a593Smuzhiyun 	}
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (subname) {
1457*4882a593Smuzhiyun 		int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
1458*4882a593Smuzhiyun 		int skip = 0;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 		if (dsp->component->name_prefix)
1461*4882a593Smuzhiyun 			avail -= strlen(dsp->component->name_prefix) + 1;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 		/* Truncate the subname from the start if it is too long */
1464*4882a593Smuzhiyun 		if (subname_len > avail)
1465*4882a593Smuzhiyun 			skip = subname_len - avail;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 		snprintf(name + ret, SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret,
1468*4882a593Smuzhiyun 			 " %.*s", subname_len - skip, subname + skip);
1469*4882a593Smuzhiyun 	}
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun 	list_for_each_entry(ctl, &dsp->ctl_list, list) {
1472*4882a593Smuzhiyun 		if (!strcmp(ctl->name, name)) {
1473*4882a593Smuzhiyun 			if (!ctl->enabled)
1474*4882a593Smuzhiyun 				ctl->enabled = 1;
1475*4882a593Smuzhiyun 			return 0;
1476*4882a593Smuzhiyun 		}
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1480*4882a593Smuzhiyun 	if (!ctl)
1481*4882a593Smuzhiyun 		return -ENOMEM;
1482*4882a593Smuzhiyun 	ctl->fw_name = wm_adsp_fw_text[dsp->fw];
1483*4882a593Smuzhiyun 	ctl->alg_region = *alg_region;
1484*4882a593Smuzhiyun 	ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1485*4882a593Smuzhiyun 	if (!ctl->name) {
1486*4882a593Smuzhiyun 		ret = -ENOMEM;
1487*4882a593Smuzhiyun 		goto err_ctl;
1488*4882a593Smuzhiyun 	}
1489*4882a593Smuzhiyun 	if (subname) {
1490*4882a593Smuzhiyun 		ctl->subname_len = subname_len;
1491*4882a593Smuzhiyun 		ctl->subname = kmemdup(subname,
1492*4882a593Smuzhiyun 				       strlen(subname) + 1, GFP_KERNEL);
1493*4882a593Smuzhiyun 		if (!ctl->subname) {
1494*4882a593Smuzhiyun 			ret = -ENOMEM;
1495*4882a593Smuzhiyun 			goto err_ctl_name;
1496*4882a593Smuzhiyun 		}
1497*4882a593Smuzhiyun 	}
1498*4882a593Smuzhiyun 	ctl->enabled = 1;
1499*4882a593Smuzhiyun 	ctl->set = 0;
1500*4882a593Smuzhiyun 	ctl->ops.xget = wm_coeff_get;
1501*4882a593Smuzhiyun 	ctl->ops.xput = wm_coeff_put;
1502*4882a593Smuzhiyun 	ctl->dsp = dsp;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	ctl->flags = flags;
1505*4882a593Smuzhiyun 	ctl->type = type;
1506*4882a593Smuzhiyun 	ctl->offset = offset;
1507*4882a593Smuzhiyun 	ctl->len = len;
1508*4882a593Smuzhiyun 	ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1509*4882a593Smuzhiyun 	if (!ctl->cache) {
1510*4882a593Smuzhiyun 		ret = -ENOMEM;
1511*4882a593Smuzhiyun 		goto err_ctl_subname;
1512*4882a593Smuzhiyun 	}
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	list_add(&ctl->list, &dsp->ctl_list);
1515*4882a593Smuzhiyun 
1516*4882a593Smuzhiyun 	if (flags & WMFW_CTL_FLAG_SYS)
1517*4882a593Smuzhiyun 		return 0;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1520*4882a593Smuzhiyun 	if (!ctl_work) {
1521*4882a593Smuzhiyun 		ret = -ENOMEM;
1522*4882a593Smuzhiyun 		goto err_list_del;
1523*4882a593Smuzhiyun 	}
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	ctl_work->dsp = dsp;
1526*4882a593Smuzhiyun 	ctl_work->ctl = ctl;
1527*4882a593Smuzhiyun 	INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1528*4882a593Smuzhiyun 	schedule_work(&ctl_work->work);
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 	return 0;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun err_list_del:
1533*4882a593Smuzhiyun 	list_del(&ctl->list);
1534*4882a593Smuzhiyun 	kfree(ctl->cache);
1535*4882a593Smuzhiyun err_ctl_subname:
1536*4882a593Smuzhiyun 	kfree(ctl->subname);
1537*4882a593Smuzhiyun err_ctl_name:
1538*4882a593Smuzhiyun 	kfree(ctl->name);
1539*4882a593Smuzhiyun err_ctl:
1540*4882a593Smuzhiyun 	kfree(ctl);
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	return ret;
1543*4882a593Smuzhiyun }
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun struct wm_coeff_parsed_alg {
1546*4882a593Smuzhiyun 	int id;
1547*4882a593Smuzhiyun 	const u8 *name;
1548*4882a593Smuzhiyun 	int name_len;
1549*4882a593Smuzhiyun 	int ncoeff;
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun struct wm_coeff_parsed_coeff {
1553*4882a593Smuzhiyun 	int offset;
1554*4882a593Smuzhiyun 	int mem_type;
1555*4882a593Smuzhiyun 	const u8 *name;
1556*4882a593Smuzhiyun 	int name_len;
1557*4882a593Smuzhiyun 	int ctl_type;
1558*4882a593Smuzhiyun 	int flags;
1559*4882a593Smuzhiyun 	int len;
1560*4882a593Smuzhiyun };
1561*4882a593Smuzhiyun 
wm_coeff_parse_string(int bytes,const u8 ** pos,const u8 ** str)1562*4882a593Smuzhiyun static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1563*4882a593Smuzhiyun {
1564*4882a593Smuzhiyun 	int length;
1565*4882a593Smuzhiyun 
1566*4882a593Smuzhiyun 	switch (bytes) {
1567*4882a593Smuzhiyun 	case 1:
1568*4882a593Smuzhiyun 		length = **pos;
1569*4882a593Smuzhiyun 		break;
1570*4882a593Smuzhiyun 	case 2:
1571*4882a593Smuzhiyun 		length = le16_to_cpu(*((__le16 *)*pos));
1572*4882a593Smuzhiyun 		break;
1573*4882a593Smuzhiyun 	default:
1574*4882a593Smuzhiyun 		return 0;
1575*4882a593Smuzhiyun 	}
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	if (str)
1578*4882a593Smuzhiyun 		*str = *pos + bytes;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	*pos += ((length + bytes) + 3) & ~0x03;
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	return length;
1583*4882a593Smuzhiyun }
1584*4882a593Smuzhiyun 
wm_coeff_parse_int(int bytes,const u8 ** pos)1585*4882a593Smuzhiyun static int wm_coeff_parse_int(int bytes, const u8 **pos)
1586*4882a593Smuzhiyun {
1587*4882a593Smuzhiyun 	int val = 0;
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 	switch (bytes) {
1590*4882a593Smuzhiyun 	case 2:
1591*4882a593Smuzhiyun 		val = le16_to_cpu(*((__le16 *)*pos));
1592*4882a593Smuzhiyun 		break;
1593*4882a593Smuzhiyun 	case 4:
1594*4882a593Smuzhiyun 		val = le32_to_cpu(*((__le32 *)*pos));
1595*4882a593Smuzhiyun 		break;
1596*4882a593Smuzhiyun 	default:
1597*4882a593Smuzhiyun 		break;
1598*4882a593Smuzhiyun 	}
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	*pos += bytes;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	return val;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun 
wm_coeff_parse_alg(struct wm_adsp * dsp,const u8 ** data,struct wm_coeff_parsed_alg * blk)1605*4882a593Smuzhiyun static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1606*4882a593Smuzhiyun 				      struct wm_coeff_parsed_alg *blk)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun 	const struct wmfw_adsp_alg_data *raw;
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	switch (dsp->fw_ver) {
1611*4882a593Smuzhiyun 	case 0:
1612*4882a593Smuzhiyun 	case 1:
1613*4882a593Smuzhiyun 		raw = (const struct wmfw_adsp_alg_data *)*data;
1614*4882a593Smuzhiyun 		*data = raw->data;
1615*4882a593Smuzhiyun 
1616*4882a593Smuzhiyun 		blk->id = le32_to_cpu(raw->id);
1617*4882a593Smuzhiyun 		blk->name = raw->name;
1618*4882a593Smuzhiyun 		blk->name_len = strlen(raw->name);
1619*4882a593Smuzhiyun 		blk->ncoeff = le32_to_cpu(raw->ncoeff);
1620*4882a593Smuzhiyun 		break;
1621*4882a593Smuzhiyun 	default:
1622*4882a593Smuzhiyun 		blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1623*4882a593Smuzhiyun 		blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1624*4882a593Smuzhiyun 						      &blk->name);
1625*4882a593Smuzhiyun 		wm_coeff_parse_string(sizeof(u16), data, NULL);
1626*4882a593Smuzhiyun 		blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1627*4882a593Smuzhiyun 		break;
1628*4882a593Smuzhiyun 	}
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1631*4882a593Smuzhiyun 	adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1632*4882a593Smuzhiyun 	adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
wm_coeff_parse_coeff(struct wm_adsp * dsp,const u8 ** data,struct wm_coeff_parsed_coeff * blk)1635*4882a593Smuzhiyun static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1636*4882a593Smuzhiyun 					struct wm_coeff_parsed_coeff *blk)
1637*4882a593Smuzhiyun {
1638*4882a593Smuzhiyun 	const struct wmfw_adsp_coeff_data *raw;
1639*4882a593Smuzhiyun 	const u8 *tmp;
1640*4882a593Smuzhiyun 	int length;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	switch (dsp->fw_ver) {
1643*4882a593Smuzhiyun 	case 0:
1644*4882a593Smuzhiyun 	case 1:
1645*4882a593Smuzhiyun 		raw = (const struct wmfw_adsp_coeff_data *)*data;
1646*4882a593Smuzhiyun 		*data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
1647*4882a593Smuzhiyun 
1648*4882a593Smuzhiyun 		blk->offset = le16_to_cpu(raw->hdr.offset);
1649*4882a593Smuzhiyun 		blk->mem_type = le16_to_cpu(raw->hdr.type);
1650*4882a593Smuzhiyun 		blk->name = raw->name;
1651*4882a593Smuzhiyun 		blk->name_len = strlen(raw->name);
1652*4882a593Smuzhiyun 		blk->ctl_type = le16_to_cpu(raw->ctl_type);
1653*4882a593Smuzhiyun 		blk->flags = le16_to_cpu(raw->flags);
1654*4882a593Smuzhiyun 		blk->len = le32_to_cpu(raw->len);
1655*4882a593Smuzhiyun 		break;
1656*4882a593Smuzhiyun 	default:
1657*4882a593Smuzhiyun 		tmp = *data;
1658*4882a593Smuzhiyun 		blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1659*4882a593Smuzhiyun 		blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1660*4882a593Smuzhiyun 		length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1661*4882a593Smuzhiyun 		blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1662*4882a593Smuzhiyun 						      &blk->name);
1663*4882a593Smuzhiyun 		wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1664*4882a593Smuzhiyun 		wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1665*4882a593Smuzhiyun 		blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1666*4882a593Smuzhiyun 		blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1667*4882a593Smuzhiyun 		blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 		*data = *data + sizeof(raw->hdr) + length;
1670*4882a593Smuzhiyun 		break;
1671*4882a593Smuzhiyun 	}
1672*4882a593Smuzhiyun 
1673*4882a593Smuzhiyun 	adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1674*4882a593Smuzhiyun 	adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1675*4882a593Smuzhiyun 	adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1676*4882a593Smuzhiyun 	adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1677*4882a593Smuzhiyun 	adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1678*4882a593Smuzhiyun 	adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1679*4882a593Smuzhiyun }
1680*4882a593Smuzhiyun 
wm_adsp_check_coeff_flags(struct wm_adsp * dsp,const struct wm_coeff_parsed_coeff * coeff_blk,unsigned int f_required,unsigned int f_illegal)1681*4882a593Smuzhiyun static int wm_adsp_check_coeff_flags(struct wm_adsp *dsp,
1682*4882a593Smuzhiyun 				const struct wm_coeff_parsed_coeff *coeff_blk,
1683*4882a593Smuzhiyun 				unsigned int f_required,
1684*4882a593Smuzhiyun 				unsigned int f_illegal)
1685*4882a593Smuzhiyun {
1686*4882a593Smuzhiyun 	if ((coeff_blk->flags & f_illegal) ||
1687*4882a593Smuzhiyun 	    ((coeff_blk->flags & f_required) != f_required)) {
1688*4882a593Smuzhiyun 		adsp_err(dsp, "Illegal flags 0x%x for control type 0x%x\n",
1689*4882a593Smuzhiyun 			 coeff_blk->flags, coeff_blk->ctl_type);
1690*4882a593Smuzhiyun 		return -EINVAL;
1691*4882a593Smuzhiyun 	}
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	return 0;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun 
wm_adsp_parse_coeff(struct wm_adsp * dsp,const struct wmfw_region * region)1696*4882a593Smuzhiyun static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1697*4882a593Smuzhiyun 			       const struct wmfw_region *region)
1698*4882a593Smuzhiyun {
1699*4882a593Smuzhiyun 	struct wm_adsp_alg_region alg_region = {};
1700*4882a593Smuzhiyun 	struct wm_coeff_parsed_alg alg_blk;
1701*4882a593Smuzhiyun 	struct wm_coeff_parsed_coeff coeff_blk;
1702*4882a593Smuzhiyun 	const u8 *data = region->data;
1703*4882a593Smuzhiyun 	int i, ret;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	wm_coeff_parse_alg(dsp, &data, &alg_blk);
1706*4882a593Smuzhiyun 	for (i = 0; i < alg_blk.ncoeff; i++) {
1707*4882a593Smuzhiyun 		wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 		switch (coeff_blk.ctl_type) {
1710*4882a593Smuzhiyun 		case SNDRV_CTL_ELEM_TYPE_BYTES:
1711*4882a593Smuzhiyun 			break;
1712*4882a593Smuzhiyun 		case WMFW_CTL_TYPE_ACKED:
1713*4882a593Smuzhiyun 			if (coeff_blk.flags & WMFW_CTL_FLAG_SYS)
1714*4882a593Smuzhiyun 				continue;	/* ignore */
1715*4882a593Smuzhiyun 
1716*4882a593Smuzhiyun 			ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1717*4882a593Smuzhiyun 						WMFW_CTL_FLAG_VOLATILE |
1718*4882a593Smuzhiyun 						WMFW_CTL_FLAG_WRITEABLE |
1719*4882a593Smuzhiyun 						WMFW_CTL_FLAG_READABLE,
1720*4882a593Smuzhiyun 						0);
1721*4882a593Smuzhiyun 			if (ret)
1722*4882a593Smuzhiyun 				return -EINVAL;
1723*4882a593Smuzhiyun 			break;
1724*4882a593Smuzhiyun 		case WMFW_CTL_TYPE_HOSTEVENT:
1725*4882a593Smuzhiyun 			ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1726*4882a593Smuzhiyun 						WMFW_CTL_FLAG_SYS |
1727*4882a593Smuzhiyun 						WMFW_CTL_FLAG_VOLATILE |
1728*4882a593Smuzhiyun 						WMFW_CTL_FLAG_WRITEABLE |
1729*4882a593Smuzhiyun 						WMFW_CTL_FLAG_READABLE,
1730*4882a593Smuzhiyun 						0);
1731*4882a593Smuzhiyun 			if (ret)
1732*4882a593Smuzhiyun 				return -EINVAL;
1733*4882a593Smuzhiyun 			break;
1734*4882a593Smuzhiyun 		case WMFW_CTL_TYPE_HOST_BUFFER:
1735*4882a593Smuzhiyun 			ret = wm_adsp_check_coeff_flags(dsp, &coeff_blk,
1736*4882a593Smuzhiyun 						WMFW_CTL_FLAG_SYS |
1737*4882a593Smuzhiyun 						WMFW_CTL_FLAG_VOLATILE |
1738*4882a593Smuzhiyun 						WMFW_CTL_FLAG_READABLE,
1739*4882a593Smuzhiyun 						0);
1740*4882a593Smuzhiyun 			if (ret)
1741*4882a593Smuzhiyun 				return -EINVAL;
1742*4882a593Smuzhiyun 			break;
1743*4882a593Smuzhiyun 		default:
1744*4882a593Smuzhiyun 			adsp_err(dsp, "Unknown control type: %d\n",
1745*4882a593Smuzhiyun 				 coeff_blk.ctl_type);
1746*4882a593Smuzhiyun 			return -EINVAL;
1747*4882a593Smuzhiyun 		}
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 		alg_region.type = coeff_blk.mem_type;
1750*4882a593Smuzhiyun 		alg_region.alg = alg_blk.id;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 		ret = wm_adsp_create_control(dsp, &alg_region,
1753*4882a593Smuzhiyun 					     coeff_blk.offset,
1754*4882a593Smuzhiyun 					     coeff_blk.len,
1755*4882a593Smuzhiyun 					     coeff_blk.name,
1756*4882a593Smuzhiyun 					     coeff_blk.name_len,
1757*4882a593Smuzhiyun 					     coeff_blk.flags,
1758*4882a593Smuzhiyun 					     coeff_blk.ctl_type);
1759*4882a593Smuzhiyun 		if (ret < 0)
1760*4882a593Smuzhiyun 			adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1761*4882a593Smuzhiyun 				 coeff_blk.name_len, coeff_blk.name, ret);
1762*4882a593Smuzhiyun 	}
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	return 0;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun 
wm_adsp1_parse_sizes(struct wm_adsp * dsp,const char * const file,unsigned int pos,const struct firmware * firmware)1767*4882a593Smuzhiyun static unsigned int wm_adsp1_parse_sizes(struct wm_adsp *dsp,
1768*4882a593Smuzhiyun 					 const char * const file,
1769*4882a593Smuzhiyun 					 unsigned int pos,
1770*4882a593Smuzhiyun 					 const struct firmware *firmware)
1771*4882a593Smuzhiyun {
1772*4882a593Smuzhiyun 	const struct wmfw_adsp1_sizes *adsp1_sizes;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	adsp1_sizes = (void *)&firmware->data[pos];
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 	adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n", file,
1777*4882a593Smuzhiyun 		 le32_to_cpu(adsp1_sizes->dm), le32_to_cpu(adsp1_sizes->pm),
1778*4882a593Smuzhiyun 		 le32_to_cpu(adsp1_sizes->zm));
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	return pos + sizeof(*adsp1_sizes);
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
wm_adsp2_parse_sizes(struct wm_adsp * dsp,const char * const file,unsigned int pos,const struct firmware * firmware)1783*4882a593Smuzhiyun static unsigned int wm_adsp2_parse_sizes(struct wm_adsp *dsp,
1784*4882a593Smuzhiyun 					 const char * const file,
1785*4882a593Smuzhiyun 					 unsigned int pos,
1786*4882a593Smuzhiyun 					 const struct firmware *firmware)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun 	const struct wmfw_adsp2_sizes *adsp2_sizes;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	adsp2_sizes = (void *)&firmware->data[pos];
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n", file,
1793*4882a593Smuzhiyun 		 le32_to_cpu(adsp2_sizes->xm), le32_to_cpu(adsp2_sizes->ym),
1794*4882a593Smuzhiyun 		 le32_to_cpu(adsp2_sizes->pm), le32_to_cpu(adsp2_sizes->zm));
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	return pos + sizeof(*adsp2_sizes);
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun 
wm_adsp_validate_version(struct wm_adsp * dsp,unsigned int version)1799*4882a593Smuzhiyun static bool wm_adsp_validate_version(struct wm_adsp *dsp, unsigned int version)
1800*4882a593Smuzhiyun {
1801*4882a593Smuzhiyun 	switch (version) {
1802*4882a593Smuzhiyun 	case 0:
1803*4882a593Smuzhiyun 		adsp_warn(dsp, "Deprecated file format %d\n", version);
1804*4882a593Smuzhiyun 		return true;
1805*4882a593Smuzhiyun 	case 1:
1806*4882a593Smuzhiyun 	case 2:
1807*4882a593Smuzhiyun 		return true;
1808*4882a593Smuzhiyun 	default:
1809*4882a593Smuzhiyun 		return false;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun 
wm_halo_validate_version(struct wm_adsp * dsp,unsigned int version)1813*4882a593Smuzhiyun static bool wm_halo_validate_version(struct wm_adsp *dsp, unsigned int version)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun 	switch (version) {
1816*4882a593Smuzhiyun 	case 3:
1817*4882a593Smuzhiyun 		return true;
1818*4882a593Smuzhiyun 	default:
1819*4882a593Smuzhiyun 		return false;
1820*4882a593Smuzhiyun 	}
1821*4882a593Smuzhiyun }
1822*4882a593Smuzhiyun 
wm_adsp_load(struct wm_adsp * dsp)1823*4882a593Smuzhiyun static int wm_adsp_load(struct wm_adsp *dsp)
1824*4882a593Smuzhiyun {
1825*4882a593Smuzhiyun 	LIST_HEAD(buf_list);
1826*4882a593Smuzhiyun 	const struct firmware *firmware;
1827*4882a593Smuzhiyun 	struct regmap *regmap = dsp->regmap;
1828*4882a593Smuzhiyun 	unsigned int pos = 0;
1829*4882a593Smuzhiyun 	const struct wmfw_header *header;
1830*4882a593Smuzhiyun 	const struct wmfw_adsp1_sizes *adsp1_sizes;
1831*4882a593Smuzhiyun 	const struct wmfw_footer *footer;
1832*4882a593Smuzhiyun 	const struct wmfw_region *region;
1833*4882a593Smuzhiyun 	const struct wm_adsp_region *mem;
1834*4882a593Smuzhiyun 	const char *region_name;
1835*4882a593Smuzhiyun 	char *file, *text = NULL;
1836*4882a593Smuzhiyun 	struct wm_adsp_buf *buf;
1837*4882a593Smuzhiyun 	unsigned int reg;
1838*4882a593Smuzhiyun 	int regions = 0;
1839*4882a593Smuzhiyun 	int ret, offset, type;
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1842*4882a593Smuzhiyun 	if (file == NULL)
1843*4882a593Smuzhiyun 		return -ENOMEM;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun 	snprintf(file, PAGE_SIZE, "%s-%s-%s.wmfw", dsp->part, dsp->fwf_name,
1846*4882a593Smuzhiyun 		 wm_adsp_fw[dsp->fw].file);
1847*4882a593Smuzhiyun 	file[PAGE_SIZE - 1] = '\0';
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 	ret = request_firmware(&firmware, file, dsp->dev);
1850*4882a593Smuzhiyun 	if (ret != 0) {
1851*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to request '%s'\n", file);
1852*4882a593Smuzhiyun 		goto out;
1853*4882a593Smuzhiyun 	}
1854*4882a593Smuzhiyun 	ret = -EINVAL;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1857*4882a593Smuzhiyun 	if (pos >= firmware->size) {
1858*4882a593Smuzhiyun 		adsp_err(dsp, "%s: file too short, %zu bytes\n",
1859*4882a593Smuzhiyun 			 file, firmware->size);
1860*4882a593Smuzhiyun 		goto out_fw;
1861*4882a593Smuzhiyun 	}
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	header = (void *)&firmware->data[0];
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1866*4882a593Smuzhiyun 		adsp_err(dsp, "%s: invalid magic\n", file);
1867*4882a593Smuzhiyun 		goto out_fw;
1868*4882a593Smuzhiyun 	}
1869*4882a593Smuzhiyun 
1870*4882a593Smuzhiyun 	if (!dsp->ops->validate_version(dsp, header->ver)) {
1871*4882a593Smuzhiyun 		adsp_err(dsp, "%s: unknown file format %d\n",
1872*4882a593Smuzhiyun 			 file, header->ver);
1873*4882a593Smuzhiyun 		goto out_fw;
1874*4882a593Smuzhiyun 	}
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	adsp_info(dsp, "Firmware version: %d\n", header->ver);
1877*4882a593Smuzhiyun 	dsp->fw_ver = header->ver;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	if (header->core != dsp->type) {
1880*4882a593Smuzhiyun 		adsp_err(dsp, "%s: invalid core %d != %d\n",
1881*4882a593Smuzhiyun 			 file, header->core, dsp->type);
1882*4882a593Smuzhiyun 		goto out_fw;
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	pos = sizeof(*header);
1886*4882a593Smuzhiyun 	pos = dsp->ops->parse_sizes(dsp, file, pos, firmware);
1887*4882a593Smuzhiyun 
1888*4882a593Smuzhiyun 	footer = (void *)&firmware->data[pos];
1889*4882a593Smuzhiyun 	pos += sizeof(*footer);
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	if (le32_to_cpu(header->len) != pos) {
1892*4882a593Smuzhiyun 		adsp_err(dsp, "%s: unexpected header length %d\n",
1893*4882a593Smuzhiyun 			 file, le32_to_cpu(header->len));
1894*4882a593Smuzhiyun 		goto out_fw;
1895*4882a593Smuzhiyun 	}
1896*4882a593Smuzhiyun 
1897*4882a593Smuzhiyun 	adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1898*4882a593Smuzhiyun 		 le64_to_cpu(footer->timestamp));
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	while (pos < firmware->size &&
1901*4882a593Smuzhiyun 	       sizeof(*region) < firmware->size - pos) {
1902*4882a593Smuzhiyun 		region = (void *)&(firmware->data[pos]);
1903*4882a593Smuzhiyun 		region_name = "Unknown";
1904*4882a593Smuzhiyun 		reg = 0;
1905*4882a593Smuzhiyun 		text = NULL;
1906*4882a593Smuzhiyun 		offset = le32_to_cpu(region->offset) & 0xffffff;
1907*4882a593Smuzhiyun 		type = be32_to_cpu(region->type) & 0xff;
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 		switch (type) {
1910*4882a593Smuzhiyun 		case WMFW_NAME_TEXT:
1911*4882a593Smuzhiyun 			region_name = "Firmware name";
1912*4882a593Smuzhiyun 			text = kzalloc(le32_to_cpu(region->len) + 1,
1913*4882a593Smuzhiyun 				       GFP_KERNEL);
1914*4882a593Smuzhiyun 			break;
1915*4882a593Smuzhiyun 		case WMFW_ALGORITHM_DATA:
1916*4882a593Smuzhiyun 			region_name = "Algorithm";
1917*4882a593Smuzhiyun 			ret = wm_adsp_parse_coeff(dsp, region);
1918*4882a593Smuzhiyun 			if (ret != 0)
1919*4882a593Smuzhiyun 				goto out_fw;
1920*4882a593Smuzhiyun 			break;
1921*4882a593Smuzhiyun 		case WMFW_INFO_TEXT:
1922*4882a593Smuzhiyun 			region_name = "Information";
1923*4882a593Smuzhiyun 			text = kzalloc(le32_to_cpu(region->len) + 1,
1924*4882a593Smuzhiyun 				       GFP_KERNEL);
1925*4882a593Smuzhiyun 			break;
1926*4882a593Smuzhiyun 		case WMFW_ABSOLUTE:
1927*4882a593Smuzhiyun 			region_name = "Absolute";
1928*4882a593Smuzhiyun 			reg = offset;
1929*4882a593Smuzhiyun 			break;
1930*4882a593Smuzhiyun 		case WMFW_ADSP1_PM:
1931*4882a593Smuzhiyun 		case WMFW_ADSP1_DM:
1932*4882a593Smuzhiyun 		case WMFW_ADSP2_XM:
1933*4882a593Smuzhiyun 		case WMFW_ADSP2_YM:
1934*4882a593Smuzhiyun 		case WMFW_ADSP1_ZM:
1935*4882a593Smuzhiyun 		case WMFW_HALO_PM_PACKED:
1936*4882a593Smuzhiyun 		case WMFW_HALO_XM_PACKED:
1937*4882a593Smuzhiyun 		case WMFW_HALO_YM_PACKED:
1938*4882a593Smuzhiyun 			mem = wm_adsp_find_region(dsp, type);
1939*4882a593Smuzhiyun 			if (!mem) {
1940*4882a593Smuzhiyun 				adsp_err(dsp, "No region of type: %x\n", type);
1941*4882a593Smuzhiyun 				ret = -EINVAL;
1942*4882a593Smuzhiyun 				goto out_fw;
1943*4882a593Smuzhiyun 			}
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 			region_name = wm_adsp_mem_region_name(type);
1946*4882a593Smuzhiyun 			reg = dsp->ops->region_to_reg(mem, offset);
1947*4882a593Smuzhiyun 			break;
1948*4882a593Smuzhiyun 		default:
1949*4882a593Smuzhiyun 			adsp_warn(dsp,
1950*4882a593Smuzhiyun 				  "%s.%d: Unknown region type %x at %d(%x)\n",
1951*4882a593Smuzhiyun 				  file, regions, type, pos, pos);
1952*4882a593Smuzhiyun 			break;
1953*4882a593Smuzhiyun 		}
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 		adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1956*4882a593Smuzhiyun 			 regions, le32_to_cpu(region->len), offset,
1957*4882a593Smuzhiyun 			 region_name);
1958*4882a593Smuzhiyun 
1959*4882a593Smuzhiyun 		if (le32_to_cpu(region->len) >
1960*4882a593Smuzhiyun 		    firmware->size - pos - sizeof(*region)) {
1961*4882a593Smuzhiyun 			adsp_err(dsp,
1962*4882a593Smuzhiyun 				 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
1963*4882a593Smuzhiyun 				 file, regions, region_name,
1964*4882a593Smuzhiyun 				 le32_to_cpu(region->len), firmware->size);
1965*4882a593Smuzhiyun 			ret = -EINVAL;
1966*4882a593Smuzhiyun 			goto out_fw;
1967*4882a593Smuzhiyun 		}
1968*4882a593Smuzhiyun 
1969*4882a593Smuzhiyun 		if (text) {
1970*4882a593Smuzhiyun 			memcpy(text, region->data, le32_to_cpu(region->len));
1971*4882a593Smuzhiyun 			adsp_info(dsp, "%s: %s\n", file, text);
1972*4882a593Smuzhiyun 			kfree(text);
1973*4882a593Smuzhiyun 			text = NULL;
1974*4882a593Smuzhiyun 		}
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 		if (reg) {
1977*4882a593Smuzhiyun 			buf = wm_adsp_buf_alloc(region->data,
1978*4882a593Smuzhiyun 						le32_to_cpu(region->len),
1979*4882a593Smuzhiyun 						&buf_list);
1980*4882a593Smuzhiyun 			if (!buf) {
1981*4882a593Smuzhiyun 				adsp_err(dsp, "Out of memory\n");
1982*4882a593Smuzhiyun 				ret = -ENOMEM;
1983*4882a593Smuzhiyun 				goto out_fw;
1984*4882a593Smuzhiyun 			}
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 			ret = regmap_raw_write_async(regmap, reg, buf->buf,
1987*4882a593Smuzhiyun 						     le32_to_cpu(region->len));
1988*4882a593Smuzhiyun 			if (ret != 0) {
1989*4882a593Smuzhiyun 				adsp_err(dsp,
1990*4882a593Smuzhiyun 					"%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1991*4882a593Smuzhiyun 					file, regions,
1992*4882a593Smuzhiyun 					le32_to_cpu(region->len), offset,
1993*4882a593Smuzhiyun 					region_name, ret);
1994*4882a593Smuzhiyun 				goto out_fw;
1995*4882a593Smuzhiyun 			}
1996*4882a593Smuzhiyun 		}
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 		pos += le32_to_cpu(region->len) + sizeof(*region);
1999*4882a593Smuzhiyun 		regions++;
2000*4882a593Smuzhiyun 	}
2001*4882a593Smuzhiyun 
2002*4882a593Smuzhiyun 	ret = regmap_async_complete(regmap);
2003*4882a593Smuzhiyun 	if (ret != 0) {
2004*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2005*4882a593Smuzhiyun 		goto out_fw;
2006*4882a593Smuzhiyun 	}
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	if (pos > firmware->size)
2009*4882a593Smuzhiyun 		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2010*4882a593Smuzhiyun 			  file, regions, pos - firmware->size);
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	wm_adsp_debugfs_save_wmfwname(dsp, file);
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun out_fw:
2015*4882a593Smuzhiyun 	regmap_async_complete(regmap);
2016*4882a593Smuzhiyun 	wm_adsp_buf_free(&buf_list);
2017*4882a593Smuzhiyun 	release_firmware(firmware);
2018*4882a593Smuzhiyun 	kfree(text);
2019*4882a593Smuzhiyun out:
2020*4882a593Smuzhiyun 	kfree(file);
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	return ret;
2023*4882a593Smuzhiyun }
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun /*
2026*4882a593Smuzhiyun  * Find wm_coeff_ctl with input name as its subname
2027*4882a593Smuzhiyun  * If not found, return NULL
2028*4882a593Smuzhiyun  */
wm_adsp_get_ctl(struct wm_adsp * dsp,const char * name,int type,unsigned int alg)2029*4882a593Smuzhiyun static struct wm_coeff_ctl *wm_adsp_get_ctl(struct wm_adsp *dsp,
2030*4882a593Smuzhiyun 					     const char *name, int type,
2031*4882a593Smuzhiyun 					     unsigned int alg)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun 	struct wm_coeff_ctl *pos, *rslt = NULL;
2034*4882a593Smuzhiyun 	const char *fw_txt = wm_adsp_fw_text[dsp->fw];
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	list_for_each_entry(pos, &dsp->ctl_list, list) {
2037*4882a593Smuzhiyun 		if (!pos->subname)
2038*4882a593Smuzhiyun 			continue;
2039*4882a593Smuzhiyun 		if (strncmp(pos->subname, name, pos->subname_len) == 0 &&
2040*4882a593Smuzhiyun 		    strncmp(pos->fw_name, fw_txt,
2041*4882a593Smuzhiyun 			    SNDRV_CTL_ELEM_ID_NAME_MAXLEN) == 0 &&
2042*4882a593Smuzhiyun 				pos->alg_region.alg == alg &&
2043*4882a593Smuzhiyun 				pos->alg_region.type == type) {
2044*4882a593Smuzhiyun 			rslt = pos;
2045*4882a593Smuzhiyun 			break;
2046*4882a593Smuzhiyun 		}
2047*4882a593Smuzhiyun 	}
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun 	return rslt;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun 
wm_adsp_write_ctl(struct wm_adsp * dsp,const char * name,int type,unsigned int alg,void * buf,size_t len)2052*4882a593Smuzhiyun int wm_adsp_write_ctl(struct wm_adsp *dsp, const char *name, int type,
2053*4882a593Smuzhiyun 		      unsigned int alg, void *buf, size_t len)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
2056*4882a593Smuzhiyun 	struct snd_kcontrol *kcontrol;
2057*4882a593Smuzhiyun 	char ctl_name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
2058*4882a593Smuzhiyun 	int ret;
2059*4882a593Smuzhiyun 
2060*4882a593Smuzhiyun 	ctl = wm_adsp_get_ctl(dsp, name, type, alg);
2061*4882a593Smuzhiyun 	if (!ctl)
2062*4882a593Smuzhiyun 		return -EINVAL;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	if (len > ctl->len)
2065*4882a593Smuzhiyun 		return -EINVAL;
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	ret = wm_coeff_write_ctrl(ctl, buf, len);
2068*4882a593Smuzhiyun 	if (ret)
2069*4882a593Smuzhiyun 		return ret;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	if (ctl->flags & WMFW_CTL_FLAG_SYS)
2072*4882a593Smuzhiyun 		return 0;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	if (dsp->component->name_prefix)
2075*4882a593Smuzhiyun 		snprintf(ctl_name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "%s %s",
2076*4882a593Smuzhiyun 			 dsp->component->name_prefix, ctl->name);
2077*4882a593Smuzhiyun 	else
2078*4882a593Smuzhiyun 		snprintf(ctl_name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "%s",
2079*4882a593Smuzhiyun 			 ctl->name);
2080*4882a593Smuzhiyun 
2081*4882a593Smuzhiyun 	kcontrol = snd_soc_card_get_kcontrol(dsp->component->card, ctl_name);
2082*4882a593Smuzhiyun 	if (!kcontrol) {
2083*4882a593Smuzhiyun 		adsp_err(dsp, "Can't find kcontrol %s\n", ctl_name);
2084*4882a593Smuzhiyun 		return -EINVAL;
2085*4882a593Smuzhiyun 	}
2086*4882a593Smuzhiyun 
2087*4882a593Smuzhiyun 	snd_ctl_notify(dsp->component->card->snd_card,
2088*4882a593Smuzhiyun 		       SNDRV_CTL_EVENT_MASK_VALUE, &kcontrol->id);
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	return ret;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_write_ctl);
2093*4882a593Smuzhiyun 
wm_adsp_read_ctl(struct wm_adsp * dsp,const char * name,int type,unsigned int alg,void * buf,size_t len)2094*4882a593Smuzhiyun int wm_adsp_read_ctl(struct wm_adsp *dsp, const char *name, int type,
2095*4882a593Smuzhiyun 		     unsigned int alg, void *buf, size_t len)
2096*4882a593Smuzhiyun {
2097*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	ctl = wm_adsp_get_ctl(dsp, name, type, alg);
2100*4882a593Smuzhiyun 	if (!ctl)
2101*4882a593Smuzhiyun 		return -EINVAL;
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	if (len > ctl->len)
2104*4882a593Smuzhiyun 		return -EINVAL;
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	return wm_coeff_read_ctrl(ctl, buf, len);
2107*4882a593Smuzhiyun }
2108*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_read_ctl);
2109*4882a593Smuzhiyun 
wm_adsp_ctl_fixup_base(struct wm_adsp * dsp,const struct wm_adsp_alg_region * alg_region)2110*4882a593Smuzhiyun static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
2111*4882a593Smuzhiyun 				  const struct wm_adsp_alg_region *alg_region)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
2114*4882a593Smuzhiyun 
2115*4882a593Smuzhiyun 	list_for_each_entry(ctl, &dsp->ctl_list, list) {
2116*4882a593Smuzhiyun 		if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
2117*4882a593Smuzhiyun 		    alg_region->alg == ctl->alg_region.alg &&
2118*4882a593Smuzhiyun 		    alg_region->type == ctl->alg_region.type) {
2119*4882a593Smuzhiyun 			ctl->alg_region.base = alg_region->base;
2120*4882a593Smuzhiyun 		}
2121*4882a593Smuzhiyun 	}
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun 
wm_adsp_read_algs(struct wm_adsp * dsp,size_t n_algs,const struct wm_adsp_region * mem,unsigned int pos,unsigned int len)2124*4882a593Smuzhiyun static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
2125*4882a593Smuzhiyun 			       const struct wm_adsp_region *mem,
2126*4882a593Smuzhiyun 			       unsigned int pos, unsigned int len)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun 	void *alg;
2129*4882a593Smuzhiyun 	unsigned int reg;
2130*4882a593Smuzhiyun 	int ret;
2131*4882a593Smuzhiyun 	__be32 val;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 	if (n_algs == 0) {
2134*4882a593Smuzhiyun 		adsp_err(dsp, "No algorithms\n");
2135*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
2136*4882a593Smuzhiyun 	}
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	if (n_algs > 1024) {
2139*4882a593Smuzhiyun 		adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
2140*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
2141*4882a593Smuzhiyun 	}
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 	/* Read the terminator first to validate the length */
2144*4882a593Smuzhiyun 	reg = dsp->ops->region_to_reg(mem, pos + len);
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, reg, &val, sizeof(val));
2147*4882a593Smuzhiyun 	if (ret != 0) {
2148*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to read algorithm list end: %d\n",
2149*4882a593Smuzhiyun 			ret);
2150*4882a593Smuzhiyun 		return ERR_PTR(ret);
2151*4882a593Smuzhiyun 	}
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	if (be32_to_cpu(val) != 0xbedead)
2154*4882a593Smuzhiyun 		adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbedead\n",
2155*4882a593Smuzhiyun 			  reg, be32_to_cpu(val));
2156*4882a593Smuzhiyun 
2157*4882a593Smuzhiyun 	/* Convert length from DSP words to bytes */
2158*4882a593Smuzhiyun 	len *= sizeof(u32);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	alg = kzalloc(len, GFP_KERNEL | GFP_DMA);
2161*4882a593Smuzhiyun 	if (!alg)
2162*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	reg = dsp->ops->region_to_reg(mem, pos);
2165*4882a593Smuzhiyun 
2166*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, reg, alg, len);
2167*4882a593Smuzhiyun 	if (ret != 0) {
2168*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to read algorithm list: %d\n", ret);
2169*4882a593Smuzhiyun 		kfree(alg);
2170*4882a593Smuzhiyun 		return ERR_PTR(ret);
2171*4882a593Smuzhiyun 	}
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	return alg;
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun static struct wm_adsp_alg_region *
wm_adsp_find_alg_region(struct wm_adsp * dsp,int type,unsigned int id)2177*4882a593Smuzhiyun 	wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	list_for_each_entry(alg_region, &dsp->alg_regions, list) {
2182*4882a593Smuzhiyun 		if (id == alg_region->alg && type == alg_region->type)
2183*4882a593Smuzhiyun 			return alg_region;
2184*4882a593Smuzhiyun 	}
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	return NULL;
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun 
wm_adsp_create_region(struct wm_adsp * dsp,int type,__be32 id,__be32 base)2189*4882a593Smuzhiyun static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
2190*4882a593Smuzhiyun 							int type, __be32 id,
2191*4882a593Smuzhiyun 							__be32 base)
2192*4882a593Smuzhiyun {
2193*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
2196*4882a593Smuzhiyun 	if (!alg_region)
2197*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	alg_region->type = type;
2200*4882a593Smuzhiyun 	alg_region->alg = be32_to_cpu(id);
2201*4882a593Smuzhiyun 	alg_region->base = be32_to_cpu(base);
2202*4882a593Smuzhiyun 
2203*4882a593Smuzhiyun 	list_add_tail(&alg_region->list, &dsp->alg_regions);
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun 	if (dsp->fw_ver > 0)
2206*4882a593Smuzhiyun 		wm_adsp_ctl_fixup_base(dsp, alg_region);
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	return alg_region;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun 
wm_adsp_free_alg_regions(struct wm_adsp * dsp)2211*4882a593Smuzhiyun static void wm_adsp_free_alg_regions(struct wm_adsp *dsp)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2214*4882a593Smuzhiyun 
2215*4882a593Smuzhiyun 	while (!list_empty(&dsp->alg_regions)) {
2216*4882a593Smuzhiyun 		alg_region = list_first_entry(&dsp->alg_regions,
2217*4882a593Smuzhiyun 					      struct wm_adsp_alg_region,
2218*4882a593Smuzhiyun 					      list);
2219*4882a593Smuzhiyun 		list_del(&alg_region->list);
2220*4882a593Smuzhiyun 		kfree(alg_region);
2221*4882a593Smuzhiyun 	}
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun 
wmfw_parse_id_header(struct wm_adsp * dsp,struct wmfw_id_hdr * fw,int nalgs)2224*4882a593Smuzhiyun static void wmfw_parse_id_header(struct wm_adsp *dsp,
2225*4882a593Smuzhiyun 				 struct wmfw_id_hdr *fw, int nalgs)
2226*4882a593Smuzhiyun {
2227*4882a593Smuzhiyun 	dsp->fw_id = be32_to_cpu(fw->id);
2228*4882a593Smuzhiyun 	dsp->fw_id_version = be32_to_cpu(fw->ver);
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	adsp_info(dsp, "Firmware: %x v%d.%d.%d, %d algorithms\n",
2231*4882a593Smuzhiyun 		  dsp->fw_id, (dsp->fw_id_version & 0xff0000) >> 16,
2232*4882a593Smuzhiyun 		  (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff,
2233*4882a593Smuzhiyun 		  nalgs);
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun 
wmfw_v3_parse_id_header(struct wm_adsp * dsp,struct wmfw_v3_id_hdr * fw,int nalgs)2236*4882a593Smuzhiyun static void wmfw_v3_parse_id_header(struct wm_adsp *dsp,
2237*4882a593Smuzhiyun 				    struct wmfw_v3_id_hdr *fw, int nalgs)
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun 	dsp->fw_id = be32_to_cpu(fw->id);
2240*4882a593Smuzhiyun 	dsp->fw_id_version = be32_to_cpu(fw->ver);
2241*4882a593Smuzhiyun 	dsp->fw_vendor_id = be32_to_cpu(fw->vendor_id);
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	adsp_info(dsp, "Firmware: %x vendor: 0x%x v%d.%d.%d, %d algorithms\n",
2244*4882a593Smuzhiyun 		  dsp->fw_id, dsp->fw_vendor_id,
2245*4882a593Smuzhiyun 		  (dsp->fw_id_version & 0xff0000) >> 16,
2246*4882a593Smuzhiyun 		  (dsp->fw_id_version & 0xff00) >> 8, dsp->fw_id_version & 0xff,
2247*4882a593Smuzhiyun 		  nalgs);
2248*4882a593Smuzhiyun }
2249*4882a593Smuzhiyun 
wm_adsp_create_regions(struct wm_adsp * dsp,__be32 id,int nregions,int * type,__be32 * base)2250*4882a593Smuzhiyun static int wm_adsp_create_regions(struct wm_adsp *dsp, __be32 id, int nregions,
2251*4882a593Smuzhiyun 				int *type, __be32 *base)
2252*4882a593Smuzhiyun {
2253*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2254*4882a593Smuzhiyun 	int i;
2255*4882a593Smuzhiyun 
2256*4882a593Smuzhiyun 	for (i = 0; i < nregions; i++) {
2257*4882a593Smuzhiyun 		alg_region = wm_adsp_create_region(dsp, type[i], id, base[i]);
2258*4882a593Smuzhiyun 		if (IS_ERR(alg_region))
2259*4882a593Smuzhiyun 			return PTR_ERR(alg_region);
2260*4882a593Smuzhiyun 	}
2261*4882a593Smuzhiyun 
2262*4882a593Smuzhiyun 	return 0;
2263*4882a593Smuzhiyun }
2264*4882a593Smuzhiyun 
wm_adsp1_setup_algs(struct wm_adsp * dsp)2265*4882a593Smuzhiyun static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
2266*4882a593Smuzhiyun {
2267*4882a593Smuzhiyun 	struct wmfw_adsp1_id_hdr adsp1_id;
2268*4882a593Smuzhiyun 	struct wmfw_adsp1_alg_hdr *adsp1_alg;
2269*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2270*4882a593Smuzhiyun 	const struct wm_adsp_region *mem;
2271*4882a593Smuzhiyun 	unsigned int pos, len;
2272*4882a593Smuzhiyun 	size_t n_algs;
2273*4882a593Smuzhiyun 	int i, ret;
2274*4882a593Smuzhiyun 
2275*4882a593Smuzhiyun 	mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
2276*4882a593Smuzhiyun 	if (WARN_ON(!mem))
2277*4882a593Smuzhiyun 		return -EINVAL;
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
2280*4882a593Smuzhiyun 			      sizeof(adsp1_id));
2281*4882a593Smuzhiyun 	if (ret != 0) {
2282*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to read algorithm info: %d\n",
2283*4882a593Smuzhiyun 			 ret);
2284*4882a593Smuzhiyun 		return ret;
2285*4882a593Smuzhiyun 	}
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	n_algs = be32_to_cpu(adsp1_id.n_algs);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	wmfw_parse_id_header(dsp, &adsp1_id.fw, n_algs);
2290*4882a593Smuzhiyun 
2291*4882a593Smuzhiyun 	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
2292*4882a593Smuzhiyun 					   adsp1_id.fw.id, adsp1_id.zm);
2293*4882a593Smuzhiyun 	if (IS_ERR(alg_region))
2294*4882a593Smuzhiyun 		return PTR_ERR(alg_region);
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
2297*4882a593Smuzhiyun 					   adsp1_id.fw.id, adsp1_id.dm);
2298*4882a593Smuzhiyun 	if (IS_ERR(alg_region))
2299*4882a593Smuzhiyun 		return PTR_ERR(alg_region);
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	/* Calculate offset and length in DSP words */
2302*4882a593Smuzhiyun 	pos = sizeof(adsp1_id) / sizeof(u32);
2303*4882a593Smuzhiyun 	len = (sizeof(*adsp1_alg) * n_algs) / sizeof(u32);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
2306*4882a593Smuzhiyun 	if (IS_ERR(adsp1_alg))
2307*4882a593Smuzhiyun 		return PTR_ERR(adsp1_alg);
2308*4882a593Smuzhiyun 
2309*4882a593Smuzhiyun 	for (i = 0; i < n_algs; i++) {
2310*4882a593Smuzhiyun 		adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
2311*4882a593Smuzhiyun 			  i, be32_to_cpu(adsp1_alg[i].alg.id),
2312*4882a593Smuzhiyun 			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
2313*4882a593Smuzhiyun 			  (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
2314*4882a593Smuzhiyun 			  be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
2315*4882a593Smuzhiyun 			  be32_to_cpu(adsp1_alg[i].dm),
2316*4882a593Smuzhiyun 			  be32_to_cpu(adsp1_alg[i].zm));
2317*4882a593Smuzhiyun 
2318*4882a593Smuzhiyun 		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
2319*4882a593Smuzhiyun 						   adsp1_alg[i].alg.id,
2320*4882a593Smuzhiyun 						   adsp1_alg[i].dm);
2321*4882a593Smuzhiyun 		if (IS_ERR(alg_region)) {
2322*4882a593Smuzhiyun 			ret = PTR_ERR(alg_region);
2323*4882a593Smuzhiyun 			goto out;
2324*4882a593Smuzhiyun 		}
2325*4882a593Smuzhiyun 		if (dsp->fw_ver == 0) {
2326*4882a593Smuzhiyun 			if (i + 1 < n_algs) {
2327*4882a593Smuzhiyun 				len = be32_to_cpu(adsp1_alg[i + 1].dm);
2328*4882a593Smuzhiyun 				len -= be32_to_cpu(adsp1_alg[i].dm);
2329*4882a593Smuzhiyun 				len *= 4;
2330*4882a593Smuzhiyun 				wm_adsp_create_control(dsp, alg_region, 0,
2331*4882a593Smuzhiyun 						     len, NULL, 0, 0,
2332*4882a593Smuzhiyun 						     SNDRV_CTL_ELEM_TYPE_BYTES);
2333*4882a593Smuzhiyun 			} else {
2334*4882a593Smuzhiyun 				adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
2335*4882a593Smuzhiyun 					  be32_to_cpu(adsp1_alg[i].alg.id));
2336*4882a593Smuzhiyun 			}
2337*4882a593Smuzhiyun 		}
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
2340*4882a593Smuzhiyun 						   adsp1_alg[i].alg.id,
2341*4882a593Smuzhiyun 						   adsp1_alg[i].zm);
2342*4882a593Smuzhiyun 		if (IS_ERR(alg_region)) {
2343*4882a593Smuzhiyun 			ret = PTR_ERR(alg_region);
2344*4882a593Smuzhiyun 			goto out;
2345*4882a593Smuzhiyun 		}
2346*4882a593Smuzhiyun 		if (dsp->fw_ver == 0) {
2347*4882a593Smuzhiyun 			if (i + 1 < n_algs) {
2348*4882a593Smuzhiyun 				len = be32_to_cpu(adsp1_alg[i + 1].zm);
2349*4882a593Smuzhiyun 				len -= be32_to_cpu(adsp1_alg[i].zm);
2350*4882a593Smuzhiyun 				len *= 4;
2351*4882a593Smuzhiyun 				wm_adsp_create_control(dsp, alg_region, 0,
2352*4882a593Smuzhiyun 						     len, NULL, 0, 0,
2353*4882a593Smuzhiyun 						     SNDRV_CTL_ELEM_TYPE_BYTES);
2354*4882a593Smuzhiyun 			} else {
2355*4882a593Smuzhiyun 				adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2356*4882a593Smuzhiyun 					  be32_to_cpu(adsp1_alg[i].alg.id));
2357*4882a593Smuzhiyun 			}
2358*4882a593Smuzhiyun 		}
2359*4882a593Smuzhiyun 	}
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun out:
2362*4882a593Smuzhiyun 	kfree(adsp1_alg);
2363*4882a593Smuzhiyun 	return ret;
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun 
wm_adsp2_setup_algs(struct wm_adsp * dsp)2366*4882a593Smuzhiyun static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
2367*4882a593Smuzhiyun {
2368*4882a593Smuzhiyun 	struct wmfw_adsp2_id_hdr adsp2_id;
2369*4882a593Smuzhiyun 	struct wmfw_adsp2_alg_hdr *adsp2_alg;
2370*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2371*4882a593Smuzhiyun 	const struct wm_adsp_region *mem;
2372*4882a593Smuzhiyun 	unsigned int pos, len;
2373*4882a593Smuzhiyun 	size_t n_algs;
2374*4882a593Smuzhiyun 	int i, ret;
2375*4882a593Smuzhiyun 
2376*4882a593Smuzhiyun 	mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
2377*4882a593Smuzhiyun 	if (WARN_ON(!mem))
2378*4882a593Smuzhiyun 		return -EINVAL;
2379*4882a593Smuzhiyun 
2380*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
2381*4882a593Smuzhiyun 			      sizeof(adsp2_id));
2382*4882a593Smuzhiyun 	if (ret != 0) {
2383*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to read algorithm info: %d\n",
2384*4882a593Smuzhiyun 			 ret);
2385*4882a593Smuzhiyun 		return ret;
2386*4882a593Smuzhiyun 	}
2387*4882a593Smuzhiyun 
2388*4882a593Smuzhiyun 	n_algs = be32_to_cpu(adsp2_id.n_algs);
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	wmfw_parse_id_header(dsp, &adsp2_id.fw, n_algs);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2393*4882a593Smuzhiyun 					   adsp2_id.fw.id, adsp2_id.xm);
2394*4882a593Smuzhiyun 	if (IS_ERR(alg_region))
2395*4882a593Smuzhiyun 		return PTR_ERR(alg_region);
2396*4882a593Smuzhiyun 
2397*4882a593Smuzhiyun 	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2398*4882a593Smuzhiyun 					   adsp2_id.fw.id, adsp2_id.ym);
2399*4882a593Smuzhiyun 	if (IS_ERR(alg_region))
2400*4882a593Smuzhiyun 		return PTR_ERR(alg_region);
2401*4882a593Smuzhiyun 
2402*4882a593Smuzhiyun 	alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2403*4882a593Smuzhiyun 					   adsp2_id.fw.id, adsp2_id.zm);
2404*4882a593Smuzhiyun 	if (IS_ERR(alg_region))
2405*4882a593Smuzhiyun 		return PTR_ERR(alg_region);
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	/* Calculate offset and length in DSP words */
2408*4882a593Smuzhiyun 	pos = sizeof(adsp2_id) / sizeof(u32);
2409*4882a593Smuzhiyun 	len = (sizeof(*adsp2_alg) * n_algs) / sizeof(u32);
2410*4882a593Smuzhiyun 
2411*4882a593Smuzhiyun 	adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
2412*4882a593Smuzhiyun 	if (IS_ERR(adsp2_alg))
2413*4882a593Smuzhiyun 		return PTR_ERR(adsp2_alg);
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	for (i = 0; i < n_algs; i++) {
2416*4882a593Smuzhiyun 		adsp_info(dsp,
2417*4882a593Smuzhiyun 			  "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
2418*4882a593Smuzhiyun 			  i, be32_to_cpu(adsp2_alg[i].alg.id),
2419*4882a593Smuzhiyun 			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
2420*4882a593Smuzhiyun 			  (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
2421*4882a593Smuzhiyun 			  be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
2422*4882a593Smuzhiyun 			  be32_to_cpu(adsp2_alg[i].xm),
2423*4882a593Smuzhiyun 			  be32_to_cpu(adsp2_alg[i].ym),
2424*4882a593Smuzhiyun 			  be32_to_cpu(adsp2_alg[i].zm));
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
2427*4882a593Smuzhiyun 						   adsp2_alg[i].alg.id,
2428*4882a593Smuzhiyun 						   adsp2_alg[i].xm);
2429*4882a593Smuzhiyun 		if (IS_ERR(alg_region)) {
2430*4882a593Smuzhiyun 			ret = PTR_ERR(alg_region);
2431*4882a593Smuzhiyun 			goto out;
2432*4882a593Smuzhiyun 		}
2433*4882a593Smuzhiyun 		if (dsp->fw_ver == 0) {
2434*4882a593Smuzhiyun 			if (i + 1 < n_algs) {
2435*4882a593Smuzhiyun 				len = be32_to_cpu(adsp2_alg[i + 1].xm);
2436*4882a593Smuzhiyun 				len -= be32_to_cpu(adsp2_alg[i].xm);
2437*4882a593Smuzhiyun 				len *= 4;
2438*4882a593Smuzhiyun 				wm_adsp_create_control(dsp, alg_region, 0,
2439*4882a593Smuzhiyun 						     len, NULL, 0, 0,
2440*4882a593Smuzhiyun 						     SNDRV_CTL_ELEM_TYPE_BYTES);
2441*4882a593Smuzhiyun 			} else {
2442*4882a593Smuzhiyun 				adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
2443*4882a593Smuzhiyun 					  be32_to_cpu(adsp2_alg[i].alg.id));
2444*4882a593Smuzhiyun 			}
2445*4882a593Smuzhiyun 		}
2446*4882a593Smuzhiyun 
2447*4882a593Smuzhiyun 		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
2448*4882a593Smuzhiyun 						   adsp2_alg[i].alg.id,
2449*4882a593Smuzhiyun 						   adsp2_alg[i].ym);
2450*4882a593Smuzhiyun 		if (IS_ERR(alg_region)) {
2451*4882a593Smuzhiyun 			ret = PTR_ERR(alg_region);
2452*4882a593Smuzhiyun 			goto out;
2453*4882a593Smuzhiyun 		}
2454*4882a593Smuzhiyun 		if (dsp->fw_ver == 0) {
2455*4882a593Smuzhiyun 			if (i + 1 < n_algs) {
2456*4882a593Smuzhiyun 				len = be32_to_cpu(adsp2_alg[i + 1].ym);
2457*4882a593Smuzhiyun 				len -= be32_to_cpu(adsp2_alg[i].ym);
2458*4882a593Smuzhiyun 				len *= 4;
2459*4882a593Smuzhiyun 				wm_adsp_create_control(dsp, alg_region, 0,
2460*4882a593Smuzhiyun 						     len, NULL, 0, 0,
2461*4882a593Smuzhiyun 						     SNDRV_CTL_ELEM_TYPE_BYTES);
2462*4882a593Smuzhiyun 			} else {
2463*4882a593Smuzhiyun 				adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
2464*4882a593Smuzhiyun 					  be32_to_cpu(adsp2_alg[i].alg.id));
2465*4882a593Smuzhiyun 			}
2466*4882a593Smuzhiyun 		}
2467*4882a593Smuzhiyun 
2468*4882a593Smuzhiyun 		alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
2469*4882a593Smuzhiyun 						   adsp2_alg[i].alg.id,
2470*4882a593Smuzhiyun 						   adsp2_alg[i].zm);
2471*4882a593Smuzhiyun 		if (IS_ERR(alg_region)) {
2472*4882a593Smuzhiyun 			ret = PTR_ERR(alg_region);
2473*4882a593Smuzhiyun 			goto out;
2474*4882a593Smuzhiyun 		}
2475*4882a593Smuzhiyun 		if (dsp->fw_ver == 0) {
2476*4882a593Smuzhiyun 			if (i + 1 < n_algs) {
2477*4882a593Smuzhiyun 				len = be32_to_cpu(adsp2_alg[i + 1].zm);
2478*4882a593Smuzhiyun 				len -= be32_to_cpu(adsp2_alg[i].zm);
2479*4882a593Smuzhiyun 				len *= 4;
2480*4882a593Smuzhiyun 				wm_adsp_create_control(dsp, alg_region, 0,
2481*4882a593Smuzhiyun 						     len, NULL, 0, 0,
2482*4882a593Smuzhiyun 						     SNDRV_CTL_ELEM_TYPE_BYTES);
2483*4882a593Smuzhiyun 			} else {
2484*4882a593Smuzhiyun 				adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
2485*4882a593Smuzhiyun 					  be32_to_cpu(adsp2_alg[i].alg.id));
2486*4882a593Smuzhiyun 			}
2487*4882a593Smuzhiyun 		}
2488*4882a593Smuzhiyun 	}
2489*4882a593Smuzhiyun 
2490*4882a593Smuzhiyun out:
2491*4882a593Smuzhiyun 	kfree(adsp2_alg);
2492*4882a593Smuzhiyun 	return ret;
2493*4882a593Smuzhiyun }
2494*4882a593Smuzhiyun 
wm_halo_create_regions(struct wm_adsp * dsp,__be32 id,__be32 xm_base,__be32 ym_base)2495*4882a593Smuzhiyun static int wm_halo_create_regions(struct wm_adsp *dsp, __be32 id,
2496*4882a593Smuzhiyun 				  __be32 xm_base, __be32 ym_base)
2497*4882a593Smuzhiyun {
2498*4882a593Smuzhiyun 	int types[] = {
2499*4882a593Smuzhiyun 		WMFW_ADSP2_XM, WMFW_HALO_XM_PACKED,
2500*4882a593Smuzhiyun 		WMFW_ADSP2_YM, WMFW_HALO_YM_PACKED
2501*4882a593Smuzhiyun 	};
2502*4882a593Smuzhiyun 	__be32 bases[] = { xm_base, xm_base, ym_base, ym_base };
2503*4882a593Smuzhiyun 
2504*4882a593Smuzhiyun 	return wm_adsp_create_regions(dsp, id, ARRAY_SIZE(types), types, bases);
2505*4882a593Smuzhiyun }
2506*4882a593Smuzhiyun 
wm_halo_setup_algs(struct wm_adsp * dsp)2507*4882a593Smuzhiyun static int wm_halo_setup_algs(struct wm_adsp *dsp)
2508*4882a593Smuzhiyun {
2509*4882a593Smuzhiyun 	struct wmfw_halo_id_hdr halo_id;
2510*4882a593Smuzhiyun 	struct wmfw_halo_alg_hdr *halo_alg;
2511*4882a593Smuzhiyun 	const struct wm_adsp_region *mem;
2512*4882a593Smuzhiyun 	unsigned int pos, len;
2513*4882a593Smuzhiyun 	size_t n_algs;
2514*4882a593Smuzhiyun 	int i, ret;
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 	mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
2517*4882a593Smuzhiyun 	if (WARN_ON(!mem))
2518*4882a593Smuzhiyun 		return -EINVAL;
2519*4882a593Smuzhiyun 
2520*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, mem->base, &halo_id,
2521*4882a593Smuzhiyun 			      sizeof(halo_id));
2522*4882a593Smuzhiyun 	if (ret != 0) {
2523*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to read algorithm info: %d\n",
2524*4882a593Smuzhiyun 			 ret);
2525*4882a593Smuzhiyun 		return ret;
2526*4882a593Smuzhiyun 	}
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	n_algs = be32_to_cpu(halo_id.n_algs);
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	wmfw_v3_parse_id_header(dsp, &halo_id.fw, n_algs);
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	ret = wm_halo_create_regions(dsp, halo_id.fw.id,
2533*4882a593Smuzhiyun 				     halo_id.xm_base, halo_id.ym_base);
2534*4882a593Smuzhiyun 	if (ret)
2535*4882a593Smuzhiyun 		return ret;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 	/* Calculate offset and length in DSP words */
2538*4882a593Smuzhiyun 	pos = sizeof(halo_id) / sizeof(u32);
2539*4882a593Smuzhiyun 	len = (sizeof(*halo_alg) * n_algs) / sizeof(u32);
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 	halo_alg = wm_adsp_read_algs(dsp, n_algs, mem, pos, len);
2542*4882a593Smuzhiyun 	if (IS_ERR(halo_alg))
2543*4882a593Smuzhiyun 		return PTR_ERR(halo_alg);
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun 	for (i = 0; i < n_algs; i++) {
2546*4882a593Smuzhiyun 		adsp_info(dsp,
2547*4882a593Smuzhiyun 			  "%d: ID %x v%d.%d.%d XM@%x YM@%x\n",
2548*4882a593Smuzhiyun 			  i, be32_to_cpu(halo_alg[i].alg.id),
2549*4882a593Smuzhiyun 			  (be32_to_cpu(halo_alg[i].alg.ver) & 0xff0000) >> 16,
2550*4882a593Smuzhiyun 			  (be32_to_cpu(halo_alg[i].alg.ver) & 0xff00) >> 8,
2551*4882a593Smuzhiyun 			  be32_to_cpu(halo_alg[i].alg.ver) & 0xff,
2552*4882a593Smuzhiyun 			  be32_to_cpu(halo_alg[i].xm_base),
2553*4882a593Smuzhiyun 			  be32_to_cpu(halo_alg[i].ym_base));
2554*4882a593Smuzhiyun 
2555*4882a593Smuzhiyun 		ret = wm_halo_create_regions(dsp, halo_alg[i].alg.id,
2556*4882a593Smuzhiyun 					     halo_alg[i].xm_base,
2557*4882a593Smuzhiyun 					     halo_alg[i].ym_base);
2558*4882a593Smuzhiyun 		if (ret)
2559*4882a593Smuzhiyun 			goto out;
2560*4882a593Smuzhiyun 	}
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun out:
2563*4882a593Smuzhiyun 	kfree(halo_alg);
2564*4882a593Smuzhiyun 	return ret;
2565*4882a593Smuzhiyun }
2566*4882a593Smuzhiyun 
wm_adsp_load_coeff(struct wm_adsp * dsp)2567*4882a593Smuzhiyun static int wm_adsp_load_coeff(struct wm_adsp *dsp)
2568*4882a593Smuzhiyun {
2569*4882a593Smuzhiyun 	LIST_HEAD(buf_list);
2570*4882a593Smuzhiyun 	struct regmap *regmap = dsp->regmap;
2571*4882a593Smuzhiyun 	struct wmfw_coeff_hdr *hdr;
2572*4882a593Smuzhiyun 	struct wmfw_coeff_item *blk;
2573*4882a593Smuzhiyun 	const struct firmware *firmware;
2574*4882a593Smuzhiyun 	const struct wm_adsp_region *mem;
2575*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
2576*4882a593Smuzhiyun 	const char *region_name;
2577*4882a593Smuzhiyun 	int ret, pos, blocks, type, offset, reg;
2578*4882a593Smuzhiyun 	char *file;
2579*4882a593Smuzhiyun 	struct wm_adsp_buf *buf;
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	file = kzalloc(PAGE_SIZE, GFP_KERNEL);
2582*4882a593Smuzhiyun 	if (file == NULL)
2583*4882a593Smuzhiyun 		return -ENOMEM;
2584*4882a593Smuzhiyun 
2585*4882a593Smuzhiyun 	snprintf(file, PAGE_SIZE, "%s-%s-%s.bin", dsp->part, dsp->fwf_name,
2586*4882a593Smuzhiyun 		 wm_adsp_fw[dsp->fw].file);
2587*4882a593Smuzhiyun 	file[PAGE_SIZE - 1] = '\0';
2588*4882a593Smuzhiyun 
2589*4882a593Smuzhiyun 	ret = request_firmware(&firmware, file, dsp->dev);
2590*4882a593Smuzhiyun 	if (ret != 0) {
2591*4882a593Smuzhiyun 		adsp_warn(dsp, "Failed to request '%s'\n", file);
2592*4882a593Smuzhiyun 		ret = 0;
2593*4882a593Smuzhiyun 		goto out;
2594*4882a593Smuzhiyun 	}
2595*4882a593Smuzhiyun 	ret = -EINVAL;
2596*4882a593Smuzhiyun 
2597*4882a593Smuzhiyun 	if (sizeof(*hdr) >= firmware->size) {
2598*4882a593Smuzhiyun 		adsp_err(dsp, "%s: file too short, %zu bytes\n",
2599*4882a593Smuzhiyun 			file, firmware->size);
2600*4882a593Smuzhiyun 		goto out_fw;
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	hdr = (void *)&firmware->data[0];
2604*4882a593Smuzhiyun 	if (memcmp(hdr->magic, "WMDR", 4) != 0) {
2605*4882a593Smuzhiyun 		adsp_err(dsp, "%s: invalid magic\n", file);
2606*4882a593Smuzhiyun 		goto out_fw;
2607*4882a593Smuzhiyun 	}
2608*4882a593Smuzhiyun 
2609*4882a593Smuzhiyun 	switch (be32_to_cpu(hdr->rev) & 0xff) {
2610*4882a593Smuzhiyun 	case 1:
2611*4882a593Smuzhiyun 		break;
2612*4882a593Smuzhiyun 	default:
2613*4882a593Smuzhiyun 		adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
2614*4882a593Smuzhiyun 			 file, be32_to_cpu(hdr->rev) & 0xff);
2615*4882a593Smuzhiyun 		ret = -EINVAL;
2616*4882a593Smuzhiyun 		goto out_fw;
2617*4882a593Smuzhiyun 	}
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun 	adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
2620*4882a593Smuzhiyun 		(le32_to_cpu(hdr->ver) >> 16) & 0xff,
2621*4882a593Smuzhiyun 		(le32_to_cpu(hdr->ver) >>  8) & 0xff,
2622*4882a593Smuzhiyun 		le32_to_cpu(hdr->ver) & 0xff);
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	pos = le32_to_cpu(hdr->len);
2625*4882a593Smuzhiyun 
2626*4882a593Smuzhiyun 	blocks = 0;
2627*4882a593Smuzhiyun 	while (pos < firmware->size &&
2628*4882a593Smuzhiyun 	       sizeof(*blk) < firmware->size - pos) {
2629*4882a593Smuzhiyun 		blk = (void *)(&firmware->data[pos]);
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 		type = le16_to_cpu(blk->type);
2632*4882a593Smuzhiyun 		offset = le16_to_cpu(blk->offset);
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 		adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
2635*4882a593Smuzhiyun 			 file, blocks, le32_to_cpu(blk->id),
2636*4882a593Smuzhiyun 			 (le32_to_cpu(blk->ver) >> 16) & 0xff,
2637*4882a593Smuzhiyun 			 (le32_to_cpu(blk->ver) >>  8) & 0xff,
2638*4882a593Smuzhiyun 			 le32_to_cpu(blk->ver) & 0xff);
2639*4882a593Smuzhiyun 		adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
2640*4882a593Smuzhiyun 			 file, blocks, le32_to_cpu(blk->len), offset, type);
2641*4882a593Smuzhiyun 
2642*4882a593Smuzhiyun 		reg = 0;
2643*4882a593Smuzhiyun 		region_name = "Unknown";
2644*4882a593Smuzhiyun 		switch (type) {
2645*4882a593Smuzhiyun 		case (WMFW_NAME_TEXT << 8):
2646*4882a593Smuzhiyun 		case (WMFW_INFO_TEXT << 8):
2647*4882a593Smuzhiyun 		case (WMFW_METADATA << 8):
2648*4882a593Smuzhiyun 			break;
2649*4882a593Smuzhiyun 		case (WMFW_ABSOLUTE << 8):
2650*4882a593Smuzhiyun 			/*
2651*4882a593Smuzhiyun 			 * Old files may use this for global
2652*4882a593Smuzhiyun 			 * coefficients.
2653*4882a593Smuzhiyun 			 */
2654*4882a593Smuzhiyun 			if (le32_to_cpu(blk->id) == dsp->fw_id &&
2655*4882a593Smuzhiyun 			    offset == 0) {
2656*4882a593Smuzhiyun 				region_name = "global coefficients";
2657*4882a593Smuzhiyun 				mem = wm_adsp_find_region(dsp, type);
2658*4882a593Smuzhiyun 				if (!mem) {
2659*4882a593Smuzhiyun 					adsp_err(dsp, "No ZM\n");
2660*4882a593Smuzhiyun 					break;
2661*4882a593Smuzhiyun 				}
2662*4882a593Smuzhiyun 				reg = dsp->ops->region_to_reg(mem, 0);
2663*4882a593Smuzhiyun 
2664*4882a593Smuzhiyun 			} else {
2665*4882a593Smuzhiyun 				region_name = "register";
2666*4882a593Smuzhiyun 				reg = offset;
2667*4882a593Smuzhiyun 			}
2668*4882a593Smuzhiyun 			break;
2669*4882a593Smuzhiyun 
2670*4882a593Smuzhiyun 		case WMFW_ADSP1_DM:
2671*4882a593Smuzhiyun 		case WMFW_ADSP1_ZM:
2672*4882a593Smuzhiyun 		case WMFW_ADSP2_XM:
2673*4882a593Smuzhiyun 		case WMFW_ADSP2_YM:
2674*4882a593Smuzhiyun 		case WMFW_HALO_XM_PACKED:
2675*4882a593Smuzhiyun 		case WMFW_HALO_YM_PACKED:
2676*4882a593Smuzhiyun 		case WMFW_HALO_PM_PACKED:
2677*4882a593Smuzhiyun 			adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
2678*4882a593Smuzhiyun 				 file, blocks, le32_to_cpu(blk->len),
2679*4882a593Smuzhiyun 				 type, le32_to_cpu(blk->id));
2680*4882a593Smuzhiyun 
2681*4882a593Smuzhiyun 			mem = wm_adsp_find_region(dsp, type);
2682*4882a593Smuzhiyun 			if (!mem) {
2683*4882a593Smuzhiyun 				adsp_err(dsp, "No base for region %x\n", type);
2684*4882a593Smuzhiyun 				break;
2685*4882a593Smuzhiyun 			}
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 			alg_region = wm_adsp_find_alg_region(dsp, type,
2688*4882a593Smuzhiyun 						le32_to_cpu(blk->id));
2689*4882a593Smuzhiyun 			if (alg_region) {
2690*4882a593Smuzhiyun 				reg = alg_region->base;
2691*4882a593Smuzhiyun 				reg = dsp->ops->region_to_reg(mem, reg);
2692*4882a593Smuzhiyun 				reg += offset;
2693*4882a593Smuzhiyun 			} else {
2694*4882a593Smuzhiyun 				adsp_err(dsp, "No %x for algorithm %x\n",
2695*4882a593Smuzhiyun 					 type, le32_to_cpu(blk->id));
2696*4882a593Smuzhiyun 			}
2697*4882a593Smuzhiyun 			break;
2698*4882a593Smuzhiyun 
2699*4882a593Smuzhiyun 		default:
2700*4882a593Smuzhiyun 			adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
2701*4882a593Smuzhiyun 				 file, blocks, type, pos);
2702*4882a593Smuzhiyun 			break;
2703*4882a593Smuzhiyun 		}
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 		if (reg) {
2706*4882a593Smuzhiyun 			if (le32_to_cpu(blk->len) >
2707*4882a593Smuzhiyun 			    firmware->size - pos - sizeof(*blk)) {
2708*4882a593Smuzhiyun 				adsp_err(dsp,
2709*4882a593Smuzhiyun 					 "%s.%d: %s region len %d bytes exceeds file length %zu\n",
2710*4882a593Smuzhiyun 					 file, blocks, region_name,
2711*4882a593Smuzhiyun 					 le32_to_cpu(blk->len),
2712*4882a593Smuzhiyun 					 firmware->size);
2713*4882a593Smuzhiyun 				ret = -EINVAL;
2714*4882a593Smuzhiyun 				goto out_fw;
2715*4882a593Smuzhiyun 			}
2716*4882a593Smuzhiyun 
2717*4882a593Smuzhiyun 			buf = wm_adsp_buf_alloc(blk->data,
2718*4882a593Smuzhiyun 						le32_to_cpu(blk->len),
2719*4882a593Smuzhiyun 						&buf_list);
2720*4882a593Smuzhiyun 			if (!buf) {
2721*4882a593Smuzhiyun 				adsp_err(dsp, "Out of memory\n");
2722*4882a593Smuzhiyun 				ret = -ENOMEM;
2723*4882a593Smuzhiyun 				goto out_fw;
2724*4882a593Smuzhiyun 			}
2725*4882a593Smuzhiyun 
2726*4882a593Smuzhiyun 			adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
2727*4882a593Smuzhiyun 				 file, blocks, le32_to_cpu(blk->len),
2728*4882a593Smuzhiyun 				 reg);
2729*4882a593Smuzhiyun 			ret = regmap_raw_write_async(regmap, reg, buf->buf,
2730*4882a593Smuzhiyun 						     le32_to_cpu(blk->len));
2731*4882a593Smuzhiyun 			if (ret != 0) {
2732*4882a593Smuzhiyun 				adsp_err(dsp,
2733*4882a593Smuzhiyun 					"%s.%d: Failed to write to %x in %s: %d\n",
2734*4882a593Smuzhiyun 					file, blocks, reg, region_name, ret);
2735*4882a593Smuzhiyun 			}
2736*4882a593Smuzhiyun 		}
2737*4882a593Smuzhiyun 
2738*4882a593Smuzhiyun 		pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
2739*4882a593Smuzhiyun 		blocks++;
2740*4882a593Smuzhiyun 	}
2741*4882a593Smuzhiyun 
2742*4882a593Smuzhiyun 	ret = regmap_async_complete(regmap);
2743*4882a593Smuzhiyun 	if (ret != 0)
2744*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to complete async write: %d\n", ret);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	if (pos > firmware->size)
2747*4882a593Smuzhiyun 		adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
2748*4882a593Smuzhiyun 			  file, blocks, pos - firmware->size);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	wm_adsp_debugfs_save_binname(dsp, file);
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun out_fw:
2753*4882a593Smuzhiyun 	regmap_async_complete(regmap);
2754*4882a593Smuzhiyun 	release_firmware(firmware);
2755*4882a593Smuzhiyun 	wm_adsp_buf_free(&buf_list);
2756*4882a593Smuzhiyun out:
2757*4882a593Smuzhiyun 	kfree(file);
2758*4882a593Smuzhiyun 	return ret;
2759*4882a593Smuzhiyun }
2760*4882a593Smuzhiyun 
wm_adsp_create_name(struct wm_adsp * dsp)2761*4882a593Smuzhiyun static int wm_adsp_create_name(struct wm_adsp *dsp)
2762*4882a593Smuzhiyun {
2763*4882a593Smuzhiyun 	char *p;
2764*4882a593Smuzhiyun 
2765*4882a593Smuzhiyun 	if (!dsp->name) {
2766*4882a593Smuzhiyun 		dsp->name = devm_kasprintf(dsp->dev, GFP_KERNEL, "DSP%d",
2767*4882a593Smuzhiyun 					   dsp->num);
2768*4882a593Smuzhiyun 		if (!dsp->name)
2769*4882a593Smuzhiyun 			return -ENOMEM;
2770*4882a593Smuzhiyun 	}
2771*4882a593Smuzhiyun 
2772*4882a593Smuzhiyun 	if (!dsp->fwf_name) {
2773*4882a593Smuzhiyun 		p = devm_kstrdup(dsp->dev, dsp->name, GFP_KERNEL);
2774*4882a593Smuzhiyun 		if (!p)
2775*4882a593Smuzhiyun 			return -ENOMEM;
2776*4882a593Smuzhiyun 
2777*4882a593Smuzhiyun 		dsp->fwf_name = p;
2778*4882a593Smuzhiyun 		for (; *p != 0; ++p)
2779*4882a593Smuzhiyun 			*p = tolower(*p);
2780*4882a593Smuzhiyun 	}
2781*4882a593Smuzhiyun 
2782*4882a593Smuzhiyun 	return 0;
2783*4882a593Smuzhiyun }
2784*4882a593Smuzhiyun 
wm_adsp_common_init(struct wm_adsp * dsp)2785*4882a593Smuzhiyun static int wm_adsp_common_init(struct wm_adsp *dsp)
2786*4882a593Smuzhiyun {
2787*4882a593Smuzhiyun 	int ret;
2788*4882a593Smuzhiyun 
2789*4882a593Smuzhiyun 	ret = wm_adsp_create_name(dsp);
2790*4882a593Smuzhiyun 	if (ret)
2791*4882a593Smuzhiyun 		return ret;
2792*4882a593Smuzhiyun 
2793*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dsp->alg_regions);
2794*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dsp->ctl_list);
2795*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dsp->compr_list);
2796*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dsp->buffer_list);
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	mutex_init(&dsp->pwr_lock);
2799*4882a593Smuzhiyun 
2800*4882a593Smuzhiyun 	return 0;
2801*4882a593Smuzhiyun }
2802*4882a593Smuzhiyun 
wm_adsp1_init(struct wm_adsp * dsp)2803*4882a593Smuzhiyun int wm_adsp1_init(struct wm_adsp *dsp)
2804*4882a593Smuzhiyun {
2805*4882a593Smuzhiyun 	dsp->ops = &wm_adsp1_ops;
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	return wm_adsp_common_init(dsp);
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp1_init);
2810*4882a593Smuzhiyun 
wm_adsp1_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2811*4882a593Smuzhiyun int wm_adsp1_event(struct snd_soc_dapm_widget *w,
2812*4882a593Smuzhiyun 		   struct snd_kcontrol *kcontrol,
2813*4882a593Smuzhiyun 		   int event)
2814*4882a593Smuzhiyun {
2815*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2816*4882a593Smuzhiyun 	struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
2817*4882a593Smuzhiyun 	struct wm_adsp *dsp = &dsps[w->shift];
2818*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
2819*4882a593Smuzhiyun 	int ret;
2820*4882a593Smuzhiyun 	unsigned int val;
2821*4882a593Smuzhiyun 
2822*4882a593Smuzhiyun 	dsp->component = component;
2823*4882a593Smuzhiyun 
2824*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
2825*4882a593Smuzhiyun 
2826*4882a593Smuzhiyun 	switch (event) {
2827*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
2828*4882a593Smuzhiyun 		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2829*4882a593Smuzhiyun 				   ADSP1_SYS_ENA, ADSP1_SYS_ENA);
2830*4882a593Smuzhiyun 
2831*4882a593Smuzhiyun 		/*
2832*4882a593Smuzhiyun 		 * For simplicity set the DSP clock rate to be the
2833*4882a593Smuzhiyun 		 * SYSCLK rate rather than making it configurable.
2834*4882a593Smuzhiyun 		 */
2835*4882a593Smuzhiyun 		if (dsp->sysclk_reg) {
2836*4882a593Smuzhiyun 			ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2837*4882a593Smuzhiyun 			if (ret != 0) {
2838*4882a593Smuzhiyun 				adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2839*4882a593Smuzhiyun 				ret);
2840*4882a593Smuzhiyun 				goto err_mutex;
2841*4882a593Smuzhiyun 			}
2842*4882a593Smuzhiyun 
2843*4882a593Smuzhiyun 			val = (val & dsp->sysclk_mask) >> dsp->sysclk_shift;
2844*4882a593Smuzhiyun 
2845*4882a593Smuzhiyun 			ret = regmap_update_bits(dsp->regmap,
2846*4882a593Smuzhiyun 						 dsp->base + ADSP1_CONTROL_31,
2847*4882a593Smuzhiyun 						 ADSP1_CLK_SEL_MASK, val);
2848*4882a593Smuzhiyun 			if (ret != 0) {
2849*4882a593Smuzhiyun 				adsp_err(dsp, "Failed to set clock rate: %d\n",
2850*4882a593Smuzhiyun 					 ret);
2851*4882a593Smuzhiyun 				goto err_mutex;
2852*4882a593Smuzhiyun 			}
2853*4882a593Smuzhiyun 		}
2854*4882a593Smuzhiyun 
2855*4882a593Smuzhiyun 		ret = wm_adsp_load(dsp);
2856*4882a593Smuzhiyun 		if (ret != 0)
2857*4882a593Smuzhiyun 			goto err_ena;
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 		ret = wm_adsp1_setup_algs(dsp);
2860*4882a593Smuzhiyun 		if (ret != 0)
2861*4882a593Smuzhiyun 			goto err_ena;
2862*4882a593Smuzhiyun 
2863*4882a593Smuzhiyun 		ret = wm_adsp_load_coeff(dsp);
2864*4882a593Smuzhiyun 		if (ret != 0)
2865*4882a593Smuzhiyun 			goto err_ena;
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 		/* Initialize caches for enabled and unset controls */
2868*4882a593Smuzhiyun 		ret = wm_coeff_init_control_caches(dsp);
2869*4882a593Smuzhiyun 		if (ret != 0)
2870*4882a593Smuzhiyun 			goto err_ena;
2871*4882a593Smuzhiyun 
2872*4882a593Smuzhiyun 		/* Sync set controls */
2873*4882a593Smuzhiyun 		ret = wm_coeff_sync_controls(dsp);
2874*4882a593Smuzhiyun 		if (ret != 0)
2875*4882a593Smuzhiyun 			goto err_ena;
2876*4882a593Smuzhiyun 
2877*4882a593Smuzhiyun 		dsp->booted = true;
2878*4882a593Smuzhiyun 
2879*4882a593Smuzhiyun 		/* Start the core running */
2880*4882a593Smuzhiyun 		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2881*4882a593Smuzhiyun 				   ADSP1_CORE_ENA | ADSP1_START,
2882*4882a593Smuzhiyun 				   ADSP1_CORE_ENA | ADSP1_START);
2883*4882a593Smuzhiyun 
2884*4882a593Smuzhiyun 		dsp->running = true;
2885*4882a593Smuzhiyun 		break;
2886*4882a593Smuzhiyun 
2887*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
2888*4882a593Smuzhiyun 		dsp->running = false;
2889*4882a593Smuzhiyun 		dsp->booted = false;
2890*4882a593Smuzhiyun 
2891*4882a593Smuzhiyun 		/* Halt the core */
2892*4882a593Smuzhiyun 		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2893*4882a593Smuzhiyun 				   ADSP1_CORE_ENA | ADSP1_START, 0);
2894*4882a593Smuzhiyun 
2895*4882a593Smuzhiyun 		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2896*4882a593Smuzhiyun 				   ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 		regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2899*4882a593Smuzhiyun 				   ADSP1_SYS_ENA, 0);
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 		list_for_each_entry(ctl, &dsp->ctl_list, list)
2902*4882a593Smuzhiyun 			ctl->enabled = 0;
2903*4882a593Smuzhiyun 
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 		wm_adsp_free_alg_regions(dsp);
2906*4882a593Smuzhiyun 		break;
2907*4882a593Smuzhiyun 
2908*4882a593Smuzhiyun 	default:
2909*4882a593Smuzhiyun 		break;
2910*4882a593Smuzhiyun 	}
2911*4882a593Smuzhiyun 
2912*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
2913*4882a593Smuzhiyun 
2914*4882a593Smuzhiyun 	return 0;
2915*4882a593Smuzhiyun 
2916*4882a593Smuzhiyun err_ena:
2917*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2918*4882a593Smuzhiyun 			   ADSP1_SYS_ENA, 0);
2919*4882a593Smuzhiyun err_mutex:
2920*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
2921*4882a593Smuzhiyun 
2922*4882a593Smuzhiyun 	return ret;
2923*4882a593Smuzhiyun }
2924*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp1_event);
2925*4882a593Smuzhiyun 
wm_adsp2v2_enable_core(struct wm_adsp * dsp)2926*4882a593Smuzhiyun static int wm_adsp2v2_enable_core(struct wm_adsp *dsp)
2927*4882a593Smuzhiyun {
2928*4882a593Smuzhiyun 	unsigned int val;
2929*4882a593Smuzhiyun 	int ret, count;
2930*4882a593Smuzhiyun 
2931*4882a593Smuzhiyun 	/* Wait for the RAM to start, should be near instantaneous */
2932*4882a593Smuzhiyun 	for (count = 0; count < 10; ++count) {
2933*4882a593Smuzhiyun 		ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1, &val);
2934*4882a593Smuzhiyun 		if (ret != 0)
2935*4882a593Smuzhiyun 			return ret;
2936*4882a593Smuzhiyun 
2937*4882a593Smuzhiyun 		if (val & ADSP2_RAM_RDY)
2938*4882a593Smuzhiyun 			break;
2939*4882a593Smuzhiyun 
2940*4882a593Smuzhiyun 		usleep_range(250, 500);
2941*4882a593Smuzhiyun 	}
2942*4882a593Smuzhiyun 
2943*4882a593Smuzhiyun 	if (!(val & ADSP2_RAM_RDY)) {
2944*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to start DSP RAM\n");
2945*4882a593Smuzhiyun 		return -EBUSY;
2946*4882a593Smuzhiyun 	}
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	adsp_dbg(dsp, "RAM ready after %d polls\n", count);
2949*4882a593Smuzhiyun 
2950*4882a593Smuzhiyun 	return 0;
2951*4882a593Smuzhiyun }
2952*4882a593Smuzhiyun 
wm_adsp2_enable_core(struct wm_adsp * dsp)2953*4882a593Smuzhiyun static int wm_adsp2_enable_core(struct wm_adsp *dsp)
2954*4882a593Smuzhiyun {
2955*4882a593Smuzhiyun 	int ret;
2956*4882a593Smuzhiyun 
2957*4882a593Smuzhiyun 	ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
2958*4882a593Smuzhiyun 				       ADSP2_SYS_ENA, ADSP2_SYS_ENA);
2959*4882a593Smuzhiyun 	if (ret != 0)
2960*4882a593Smuzhiyun 		return ret;
2961*4882a593Smuzhiyun 
2962*4882a593Smuzhiyun 	return wm_adsp2v2_enable_core(dsp);
2963*4882a593Smuzhiyun }
2964*4882a593Smuzhiyun 
wm_adsp2_lock(struct wm_adsp * dsp,unsigned int lock_regions)2965*4882a593Smuzhiyun static int wm_adsp2_lock(struct wm_adsp *dsp, unsigned int lock_regions)
2966*4882a593Smuzhiyun {
2967*4882a593Smuzhiyun 	struct regmap *regmap = dsp->regmap;
2968*4882a593Smuzhiyun 	unsigned int code0, code1, lock_reg;
2969*4882a593Smuzhiyun 
2970*4882a593Smuzhiyun 	if (!(lock_regions & WM_ADSP2_REGION_ALL))
2971*4882a593Smuzhiyun 		return 0;
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	lock_regions &= WM_ADSP2_REGION_ALL;
2974*4882a593Smuzhiyun 	lock_reg = dsp->base + ADSP2_LOCK_REGION_1_LOCK_REGION_0;
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun 	while (lock_regions) {
2977*4882a593Smuzhiyun 		code0 = code1 = 0;
2978*4882a593Smuzhiyun 		if (lock_regions & BIT(0)) {
2979*4882a593Smuzhiyun 			code0 = ADSP2_LOCK_CODE_0;
2980*4882a593Smuzhiyun 			code1 = ADSP2_LOCK_CODE_1;
2981*4882a593Smuzhiyun 		}
2982*4882a593Smuzhiyun 		if (lock_regions & BIT(1)) {
2983*4882a593Smuzhiyun 			code0 |= ADSP2_LOCK_CODE_0 << ADSP2_LOCK_REGION_SHIFT;
2984*4882a593Smuzhiyun 			code1 |= ADSP2_LOCK_CODE_1 << ADSP2_LOCK_REGION_SHIFT;
2985*4882a593Smuzhiyun 		}
2986*4882a593Smuzhiyun 		regmap_write(regmap, lock_reg, code0);
2987*4882a593Smuzhiyun 		regmap_write(regmap, lock_reg, code1);
2988*4882a593Smuzhiyun 		lock_regions >>= 2;
2989*4882a593Smuzhiyun 		lock_reg += 2;
2990*4882a593Smuzhiyun 	}
2991*4882a593Smuzhiyun 
2992*4882a593Smuzhiyun 	return 0;
2993*4882a593Smuzhiyun }
2994*4882a593Smuzhiyun 
wm_adsp2_enable_memory(struct wm_adsp * dsp)2995*4882a593Smuzhiyun static int wm_adsp2_enable_memory(struct wm_adsp *dsp)
2996*4882a593Smuzhiyun {
2997*4882a593Smuzhiyun 	return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2998*4882a593Smuzhiyun 				  ADSP2_MEM_ENA, ADSP2_MEM_ENA);
2999*4882a593Smuzhiyun }
3000*4882a593Smuzhiyun 
wm_adsp2_disable_memory(struct wm_adsp * dsp)3001*4882a593Smuzhiyun static void wm_adsp2_disable_memory(struct wm_adsp *dsp)
3002*4882a593Smuzhiyun {
3003*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3004*4882a593Smuzhiyun 			   ADSP2_MEM_ENA, 0);
3005*4882a593Smuzhiyun }
3006*4882a593Smuzhiyun 
wm_adsp2_disable_core(struct wm_adsp * dsp)3007*4882a593Smuzhiyun static void wm_adsp2_disable_core(struct wm_adsp *dsp)
3008*4882a593Smuzhiyun {
3009*4882a593Smuzhiyun 	regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
3010*4882a593Smuzhiyun 	regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
3011*4882a593Smuzhiyun 	regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
3012*4882a593Smuzhiyun 
3013*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3014*4882a593Smuzhiyun 			   ADSP2_SYS_ENA, 0);
3015*4882a593Smuzhiyun }
3016*4882a593Smuzhiyun 
wm_adsp2v2_disable_core(struct wm_adsp * dsp)3017*4882a593Smuzhiyun static void wm_adsp2v2_disable_core(struct wm_adsp *dsp)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun 	regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
3020*4882a593Smuzhiyun 	regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
3021*4882a593Smuzhiyun 	regmap_write(dsp->regmap, dsp->base + ADSP2V2_WDMA_CONFIG_2, 0);
3022*4882a593Smuzhiyun }
3023*4882a593Smuzhiyun 
wm_adsp_boot_work(struct work_struct * work)3024*4882a593Smuzhiyun static void wm_adsp_boot_work(struct work_struct *work)
3025*4882a593Smuzhiyun {
3026*4882a593Smuzhiyun 	struct wm_adsp *dsp = container_of(work,
3027*4882a593Smuzhiyun 					   struct wm_adsp,
3028*4882a593Smuzhiyun 					   boot_work);
3029*4882a593Smuzhiyun 	int ret;
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
3032*4882a593Smuzhiyun 
3033*4882a593Smuzhiyun 	if (dsp->ops->enable_memory) {
3034*4882a593Smuzhiyun 		ret = dsp->ops->enable_memory(dsp);
3035*4882a593Smuzhiyun 		if (ret != 0)
3036*4882a593Smuzhiyun 			goto err_mutex;
3037*4882a593Smuzhiyun 	}
3038*4882a593Smuzhiyun 
3039*4882a593Smuzhiyun 	if (dsp->ops->enable_core) {
3040*4882a593Smuzhiyun 		ret = dsp->ops->enable_core(dsp);
3041*4882a593Smuzhiyun 		if (ret != 0)
3042*4882a593Smuzhiyun 			goto err_mem;
3043*4882a593Smuzhiyun 	}
3044*4882a593Smuzhiyun 
3045*4882a593Smuzhiyun 	ret = wm_adsp_load(dsp);
3046*4882a593Smuzhiyun 	if (ret != 0)
3047*4882a593Smuzhiyun 		goto err_ena;
3048*4882a593Smuzhiyun 
3049*4882a593Smuzhiyun 	ret = dsp->ops->setup_algs(dsp);
3050*4882a593Smuzhiyun 	if (ret != 0)
3051*4882a593Smuzhiyun 		goto err_ena;
3052*4882a593Smuzhiyun 
3053*4882a593Smuzhiyun 	ret = wm_adsp_load_coeff(dsp);
3054*4882a593Smuzhiyun 	if (ret != 0)
3055*4882a593Smuzhiyun 		goto err_ena;
3056*4882a593Smuzhiyun 
3057*4882a593Smuzhiyun 	/* Initialize caches for enabled and unset controls */
3058*4882a593Smuzhiyun 	ret = wm_coeff_init_control_caches(dsp);
3059*4882a593Smuzhiyun 	if (ret != 0)
3060*4882a593Smuzhiyun 		goto err_ena;
3061*4882a593Smuzhiyun 
3062*4882a593Smuzhiyun 	if (dsp->ops->disable_core)
3063*4882a593Smuzhiyun 		dsp->ops->disable_core(dsp);
3064*4882a593Smuzhiyun 
3065*4882a593Smuzhiyun 	dsp->booted = true;
3066*4882a593Smuzhiyun 
3067*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
3068*4882a593Smuzhiyun 
3069*4882a593Smuzhiyun 	return;
3070*4882a593Smuzhiyun 
3071*4882a593Smuzhiyun err_ena:
3072*4882a593Smuzhiyun 	if (dsp->ops->disable_core)
3073*4882a593Smuzhiyun 		dsp->ops->disable_core(dsp);
3074*4882a593Smuzhiyun err_mem:
3075*4882a593Smuzhiyun 	if (dsp->ops->disable_memory)
3076*4882a593Smuzhiyun 		dsp->ops->disable_memory(dsp);
3077*4882a593Smuzhiyun err_mutex:
3078*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
3079*4882a593Smuzhiyun }
3080*4882a593Smuzhiyun 
wm_halo_configure_mpu(struct wm_adsp * dsp,unsigned int lock_regions)3081*4882a593Smuzhiyun static int wm_halo_configure_mpu(struct wm_adsp *dsp, unsigned int lock_regions)
3082*4882a593Smuzhiyun {
3083*4882a593Smuzhiyun 	struct reg_sequence config[] = {
3084*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_LOCK_CONFIG,     0x5555 },
3085*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_LOCK_CONFIG,     0xAAAA },
3086*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XMEM_ACCESS_0,   0xFFFFFFFF },
3087*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YMEM_ACCESS_0,   0xFFFFFFFF },
3088*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_WINDOW_ACCESS_0, lock_regions },
3089*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XREG_ACCESS_0,   lock_regions },
3090*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YREG_ACCESS_0,   lock_regions },
3091*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XMEM_ACCESS_1,   0xFFFFFFFF },
3092*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YMEM_ACCESS_1,   0xFFFFFFFF },
3093*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_WINDOW_ACCESS_1, lock_regions },
3094*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XREG_ACCESS_1,   lock_regions },
3095*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YREG_ACCESS_1,   lock_regions },
3096*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XMEM_ACCESS_2,   0xFFFFFFFF },
3097*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YMEM_ACCESS_2,   0xFFFFFFFF },
3098*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_WINDOW_ACCESS_2, lock_regions },
3099*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XREG_ACCESS_2,   lock_regions },
3100*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YREG_ACCESS_2,   lock_regions },
3101*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XMEM_ACCESS_3,   0xFFFFFFFF },
3102*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YMEM_ACCESS_3,   0xFFFFFFFF },
3103*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_WINDOW_ACCESS_3, lock_regions },
3104*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XREG_ACCESS_3,   lock_regions },
3105*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YREG_ACCESS_3,   lock_regions },
3106*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_LOCK_CONFIG,     0 },
3107*4882a593Smuzhiyun 	};
3108*4882a593Smuzhiyun 
3109*4882a593Smuzhiyun 	return regmap_multi_reg_write(dsp->regmap, config, ARRAY_SIZE(config));
3110*4882a593Smuzhiyun }
3111*4882a593Smuzhiyun 
wm_adsp2_set_dspclk(struct snd_soc_dapm_widget * w,unsigned int freq)3112*4882a593Smuzhiyun int wm_adsp2_set_dspclk(struct snd_soc_dapm_widget *w, unsigned int freq)
3113*4882a593Smuzhiyun {
3114*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
3115*4882a593Smuzhiyun 	struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
3116*4882a593Smuzhiyun 	struct wm_adsp *dsp = &dsps[w->shift];
3117*4882a593Smuzhiyun 	int ret;
3118*4882a593Smuzhiyun 
3119*4882a593Smuzhiyun 	ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CLOCKING,
3120*4882a593Smuzhiyun 				 ADSP2_CLK_SEL_MASK,
3121*4882a593Smuzhiyun 				 freq << ADSP2_CLK_SEL_SHIFT);
3122*4882a593Smuzhiyun 	if (ret)
3123*4882a593Smuzhiyun 		adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
3124*4882a593Smuzhiyun 
3125*4882a593Smuzhiyun 	return ret;
3126*4882a593Smuzhiyun }
3127*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_set_dspclk);
3128*4882a593Smuzhiyun 
wm_adsp2_preloader_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)3129*4882a593Smuzhiyun int wm_adsp2_preloader_get(struct snd_kcontrol *kcontrol,
3130*4882a593Smuzhiyun 			   struct snd_ctl_elem_value *ucontrol)
3131*4882a593Smuzhiyun {
3132*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
3133*4882a593Smuzhiyun 	struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
3134*4882a593Smuzhiyun 	struct soc_mixer_control *mc =
3135*4882a593Smuzhiyun 		(struct soc_mixer_control *)kcontrol->private_value;
3136*4882a593Smuzhiyun 	struct wm_adsp *dsp = &dsps[mc->shift - 1];
3137*4882a593Smuzhiyun 
3138*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = dsp->preloaded;
3139*4882a593Smuzhiyun 
3140*4882a593Smuzhiyun 	return 0;
3141*4882a593Smuzhiyun }
3142*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_preloader_get);
3143*4882a593Smuzhiyun 
wm_adsp2_preloader_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)3144*4882a593Smuzhiyun int wm_adsp2_preloader_put(struct snd_kcontrol *kcontrol,
3145*4882a593Smuzhiyun 			   struct snd_ctl_elem_value *ucontrol)
3146*4882a593Smuzhiyun {
3147*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
3148*4882a593Smuzhiyun 	struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
3149*4882a593Smuzhiyun 	struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
3150*4882a593Smuzhiyun 	struct soc_mixer_control *mc =
3151*4882a593Smuzhiyun 		(struct soc_mixer_control *)kcontrol->private_value;
3152*4882a593Smuzhiyun 	struct wm_adsp *dsp = &dsps[mc->shift - 1];
3153*4882a593Smuzhiyun 	char preload[32];
3154*4882a593Smuzhiyun 
3155*4882a593Smuzhiyun 	snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name);
3156*4882a593Smuzhiyun 
3157*4882a593Smuzhiyun 	dsp->preloaded = ucontrol->value.integer.value[0];
3158*4882a593Smuzhiyun 
3159*4882a593Smuzhiyun 	if (ucontrol->value.integer.value[0])
3160*4882a593Smuzhiyun 		snd_soc_component_force_enable_pin(component, preload);
3161*4882a593Smuzhiyun 	else
3162*4882a593Smuzhiyun 		snd_soc_component_disable_pin(component, preload);
3163*4882a593Smuzhiyun 
3164*4882a593Smuzhiyun 	snd_soc_dapm_sync(dapm);
3165*4882a593Smuzhiyun 
3166*4882a593Smuzhiyun 	flush_work(&dsp->boot_work);
3167*4882a593Smuzhiyun 
3168*4882a593Smuzhiyun 	return 0;
3169*4882a593Smuzhiyun }
3170*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_preloader_put);
3171*4882a593Smuzhiyun 
wm_adsp_stop_watchdog(struct wm_adsp * dsp)3172*4882a593Smuzhiyun static void wm_adsp_stop_watchdog(struct wm_adsp *dsp)
3173*4882a593Smuzhiyun {
3174*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_WATCHDOG,
3175*4882a593Smuzhiyun 			   ADSP2_WDT_ENA_MASK, 0);
3176*4882a593Smuzhiyun }
3177*4882a593Smuzhiyun 
wm_halo_stop_watchdog(struct wm_adsp * dsp)3178*4882a593Smuzhiyun static void wm_halo_stop_watchdog(struct wm_adsp *dsp)
3179*4882a593Smuzhiyun {
3180*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + HALO_WDT_CONTROL,
3181*4882a593Smuzhiyun 			   HALO_WDT_EN_MASK, 0);
3182*4882a593Smuzhiyun }
3183*4882a593Smuzhiyun 
wm_adsp_early_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3184*4882a593Smuzhiyun int wm_adsp_early_event(struct snd_soc_dapm_widget *w,
3185*4882a593Smuzhiyun 			struct snd_kcontrol *kcontrol, int event)
3186*4882a593Smuzhiyun {
3187*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
3188*4882a593Smuzhiyun 	struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
3189*4882a593Smuzhiyun 	struct wm_adsp *dsp = &dsps[w->shift];
3190*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
3191*4882a593Smuzhiyun 
3192*4882a593Smuzhiyun 	switch (event) {
3193*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMU:
3194*4882a593Smuzhiyun 		queue_work(system_unbound_wq, &dsp->boot_work);
3195*4882a593Smuzhiyun 		break;
3196*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
3197*4882a593Smuzhiyun 		mutex_lock(&dsp->pwr_lock);
3198*4882a593Smuzhiyun 
3199*4882a593Smuzhiyun 		wm_adsp_debugfs_clear(dsp);
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 		dsp->fw_id = 0;
3202*4882a593Smuzhiyun 		dsp->fw_id_version = 0;
3203*4882a593Smuzhiyun 
3204*4882a593Smuzhiyun 		dsp->booted = false;
3205*4882a593Smuzhiyun 
3206*4882a593Smuzhiyun 		if (dsp->ops->disable_memory)
3207*4882a593Smuzhiyun 			dsp->ops->disable_memory(dsp);
3208*4882a593Smuzhiyun 
3209*4882a593Smuzhiyun 		list_for_each_entry(ctl, &dsp->ctl_list, list)
3210*4882a593Smuzhiyun 			ctl->enabled = 0;
3211*4882a593Smuzhiyun 
3212*4882a593Smuzhiyun 		wm_adsp_free_alg_regions(dsp);
3213*4882a593Smuzhiyun 
3214*4882a593Smuzhiyun 		mutex_unlock(&dsp->pwr_lock);
3215*4882a593Smuzhiyun 
3216*4882a593Smuzhiyun 		adsp_dbg(dsp, "Shutdown complete\n");
3217*4882a593Smuzhiyun 		break;
3218*4882a593Smuzhiyun 	default:
3219*4882a593Smuzhiyun 		break;
3220*4882a593Smuzhiyun 	}
3221*4882a593Smuzhiyun 
3222*4882a593Smuzhiyun 	return 0;
3223*4882a593Smuzhiyun }
3224*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_early_event);
3225*4882a593Smuzhiyun 
wm_adsp2_start_core(struct wm_adsp * dsp)3226*4882a593Smuzhiyun static int wm_adsp2_start_core(struct wm_adsp *dsp)
3227*4882a593Smuzhiyun {
3228*4882a593Smuzhiyun 	return regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3229*4882a593Smuzhiyun 				 ADSP2_CORE_ENA | ADSP2_START,
3230*4882a593Smuzhiyun 				 ADSP2_CORE_ENA | ADSP2_START);
3231*4882a593Smuzhiyun }
3232*4882a593Smuzhiyun 
wm_adsp2_stop_core(struct wm_adsp * dsp)3233*4882a593Smuzhiyun static void wm_adsp2_stop_core(struct wm_adsp *dsp)
3234*4882a593Smuzhiyun {
3235*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3236*4882a593Smuzhiyun 			   ADSP2_CORE_ENA | ADSP2_START, 0);
3237*4882a593Smuzhiyun }
3238*4882a593Smuzhiyun 
wm_adsp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)3239*4882a593Smuzhiyun int wm_adsp_event(struct snd_soc_dapm_widget *w,
3240*4882a593Smuzhiyun 		  struct snd_kcontrol *kcontrol, int event)
3241*4882a593Smuzhiyun {
3242*4882a593Smuzhiyun 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
3243*4882a593Smuzhiyun 	struct wm_adsp *dsps = snd_soc_component_get_drvdata(component);
3244*4882a593Smuzhiyun 	struct wm_adsp *dsp = &dsps[w->shift];
3245*4882a593Smuzhiyun 	int ret;
3246*4882a593Smuzhiyun 
3247*4882a593Smuzhiyun 	switch (event) {
3248*4882a593Smuzhiyun 	case SND_SOC_DAPM_POST_PMU:
3249*4882a593Smuzhiyun 		flush_work(&dsp->boot_work);
3250*4882a593Smuzhiyun 
3251*4882a593Smuzhiyun 		mutex_lock(&dsp->pwr_lock);
3252*4882a593Smuzhiyun 
3253*4882a593Smuzhiyun 		if (!dsp->booted) {
3254*4882a593Smuzhiyun 			ret = -EIO;
3255*4882a593Smuzhiyun 			goto err;
3256*4882a593Smuzhiyun 		}
3257*4882a593Smuzhiyun 
3258*4882a593Smuzhiyun 		if (dsp->ops->enable_core) {
3259*4882a593Smuzhiyun 			ret = dsp->ops->enable_core(dsp);
3260*4882a593Smuzhiyun 			if (ret != 0)
3261*4882a593Smuzhiyun 				goto err;
3262*4882a593Smuzhiyun 		}
3263*4882a593Smuzhiyun 
3264*4882a593Smuzhiyun 		/* Sync set controls */
3265*4882a593Smuzhiyun 		ret = wm_coeff_sync_controls(dsp);
3266*4882a593Smuzhiyun 		if (ret != 0)
3267*4882a593Smuzhiyun 			goto err;
3268*4882a593Smuzhiyun 
3269*4882a593Smuzhiyun 		if (dsp->ops->lock_memory) {
3270*4882a593Smuzhiyun 			ret = dsp->ops->lock_memory(dsp, dsp->lock_regions);
3271*4882a593Smuzhiyun 			if (ret != 0) {
3272*4882a593Smuzhiyun 				adsp_err(dsp, "Error configuring MPU: %d\n",
3273*4882a593Smuzhiyun 					 ret);
3274*4882a593Smuzhiyun 				goto err;
3275*4882a593Smuzhiyun 			}
3276*4882a593Smuzhiyun 		}
3277*4882a593Smuzhiyun 
3278*4882a593Smuzhiyun 		if (dsp->ops->start_core) {
3279*4882a593Smuzhiyun 			ret = dsp->ops->start_core(dsp);
3280*4882a593Smuzhiyun 			if (ret != 0)
3281*4882a593Smuzhiyun 				goto err;
3282*4882a593Smuzhiyun 		}
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun 		if (wm_adsp_fw[dsp->fw].num_caps != 0) {
3285*4882a593Smuzhiyun 			ret = wm_adsp_buffer_init(dsp);
3286*4882a593Smuzhiyun 			if (ret < 0)
3287*4882a593Smuzhiyun 				goto err;
3288*4882a593Smuzhiyun 		}
3289*4882a593Smuzhiyun 
3290*4882a593Smuzhiyun 		dsp->running = true;
3291*4882a593Smuzhiyun 
3292*4882a593Smuzhiyun 		mutex_unlock(&dsp->pwr_lock);
3293*4882a593Smuzhiyun 		break;
3294*4882a593Smuzhiyun 
3295*4882a593Smuzhiyun 	case SND_SOC_DAPM_PRE_PMD:
3296*4882a593Smuzhiyun 		/* Tell the firmware to cleanup */
3297*4882a593Smuzhiyun 		wm_adsp_signal_event_controls(dsp, WM_ADSP_FW_EVENT_SHUTDOWN);
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun 		if (dsp->ops->stop_watchdog)
3300*4882a593Smuzhiyun 			dsp->ops->stop_watchdog(dsp);
3301*4882a593Smuzhiyun 
3302*4882a593Smuzhiyun 		/* Log firmware state, it can be useful for analysis */
3303*4882a593Smuzhiyun 		if (dsp->ops->show_fw_status)
3304*4882a593Smuzhiyun 			dsp->ops->show_fw_status(dsp);
3305*4882a593Smuzhiyun 
3306*4882a593Smuzhiyun 		mutex_lock(&dsp->pwr_lock);
3307*4882a593Smuzhiyun 
3308*4882a593Smuzhiyun 		dsp->running = false;
3309*4882a593Smuzhiyun 
3310*4882a593Smuzhiyun 		if (dsp->ops->stop_core)
3311*4882a593Smuzhiyun 			dsp->ops->stop_core(dsp);
3312*4882a593Smuzhiyun 		if (dsp->ops->disable_core)
3313*4882a593Smuzhiyun 			dsp->ops->disable_core(dsp);
3314*4882a593Smuzhiyun 
3315*4882a593Smuzhiyun 		if (wm_adsp_fw[dsp->fw].num_caps != 0)
3316*4882a593Smuzhiyun 			wm_adsp_buffer_free(dsp);
3317*4882a593Smuzhiyun 
3318*4882a593Smuzhiyun 		dsp->fatal_error = false;
3319*4882a593Smuzhiyun 
3320*4882a593Smuzhiyun 		mutex_unlock(&dsp->pwr_lock);
3321*4882a593Smuzhiyun 
3322*4882a593Smuzhiyun 		adsp_dbg(dsp, "Execution stopped\n");
3323*4882a593Smuzhiyun 		break;
3324*4882a593Smuzhiyun 
3325*4882a593Smuzhiyun 	default:
3326*4882a593Smuzhiyun 		break;
3327*4882a593Smuzhiyun 	}
3328*4882a593Smuzhiyun 
3329*4882a593Smuzhiyun 	return 0;
3330*4882a593Smuzhiyun err:
3331*4882a593Smuzhiyun 	if (dsp->ops->stop_core)
3332*4882a593Smuzhiyun 		dsp->ops->stop_core(dsp);
3333*4882a593Smuzhiyun 	if (dsp->ops->disable_core)
3334*4882a593Smuzhiyun 		dsp->ops->disable_core(dsp);
3335*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
3336*4882a593Smuzhiyun 	return ret;
3337*4882a593Smuzhiyun }
3338*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_event);
3339*4882a593Smuzhiyun 
wm_halo_start_core(struct wm_adsp * dsp)3340*4882a593Smuzhiyun static int wm_halo_start_core(struct wm_adsp *dsp)
3341*4882a593Smuzhiyun {
3342*4882a593Smuzhiyun 	return regmap_update_bits(dsp->regmap,
3343*4882a593Smuzhiyun 				  dsp->base + HALO_CCM_CORE_CONTROL,
3344*4882a593Smuzhiyun 				  HALO_CORE_EN, HALO_CORE_EN);
3345*4882a593Smuzhiyun }
3346*4882a593Smuzhiyun 
wm_halo_stop_core(struct wm_adsp * dsp)3347*4882a593Smuzhiyun static void wm_halo_stop_core(struct wm_adsp *dsp)
3348*4882a593Smuzhiyun {
3349*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + HALO_CCM_CORE_CONTROL,
3350*4882a593Smuzhiyun 			   HALO_CORE_EN, 0);
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun 	/* reset halo core with CORE_SOFT_RESET */
3353*4882a593Smuzhiyun 	regmap_update_bits(dsp->regmap, dsp->base + HALO_CORE_SOFT_RESET,
3354*4882a593Smuzhiyun 			   HALO_CORE_SOFT_RESET_MASK, 1);
3355*4882a593Smuzhiyun }
3356*4882a593Smuzhiyun 
wm_adsp2_component_probe(struct wm_adsp * dsp,struct snd_soc_component * component)3357*4882a593Smuzhiyun int wm_adsp2_component_probe(struct wm_adsp *dsp, struct snd_soc_component *component)
3358*4882a593Smuzhiyun {
3359*4882a593Smuzhiyun 	char preload[32];
3360*4882a593Smuzhiyun 
3361*4882a593Smuzhiyun 	snprintf(preload, ARRAY_SIZE(preload), "%s Preload", dsp->name);
3362*4882a593Smuzhiyun 	snd_soc_component_disable_pin(component, preload);
3363*4882a593Smuzhiyun 
3364*4882a593Smuzhiyun 	wm_adsp2_init_debugfs(dsp, component);
3365*4882a593Smuzhiyun 
3366*4882a593Smuzhiyun 	dsp->component = component;
3367*4882a593Smuzhiyun 
3368*4882a593Smuzhiyun 	return 0;
3369*4882a593Smuzhiyun }
3370*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_component_probe);
3371*4882a593Smuzhiyun 
wm_adsp2_component_remove(struct wm_adsp * dsp,struct snd_soc_component * component)3372*4882a593Smuzhiyun int wm_adsp2_component_remove(struct wm_adsp *dsp, struct snd_soc_component *component)
3373*4882a593Smuzhiyun {
3374*4882a593Smuzhiyun 	wm_adsp2_cleanup_debugfs(dsp);
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun 	return 0;
3377*4882a593Smuzhiyun }
3378*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_component_remove);
3379*4882a593Smuzhiyun 
wm_adsp2_init(struct wm_adsp * dsp)3380*4882a593Smuzhiyun int wm_adsp2_init(struct wm_adsp *dsp)
3381*4882a593Smuzhiyun {
3382*4882a593Smuzhiyun 	int ret;
3383*4882a593Smuzhiyun 
3384*4882a593Smuzhiyun 	ret = wm_adsp_common_init(dsp);
3385*4882a593Smuzhiyun 	if (ret)
3386*4882a593Smuzhiyun 		return ret;
3387*4882a593Smuzhiyun 
3388*4882a593Smuzhiyun 	switch (dsp->rev) {
3389*4882a593Smuzhiyun 	case 0:
3390*4882a593Smuzhiyun 		/*
3391*4882a593Smuzhiyun 		 * Disable the DSP memory by default when in reset for a small
3392*4882a593Smuzhiyun 		 * power saving.
3393*4882a593Smuzhiyun 		 */
3394*4882a593Smuzhiyun 		ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
3395*4882a593Smuzhiyun 					 ADSP2_MEM_ENA, 0);
3396*4882a593Smuzhiyun 		if (ret) {
3397*4882a593Smuzhiyun 			adsp_err(dsp,
3398*4882a593Smuzhiyun 				 "Failed to clear memory retention: %d\n", ret);
3399*4882a593Smuzhiyun 			return ret;
3400*4882a593Smuzhiyun 		}
3401*4882a593Smuzhiyun 
3402*4882a593Smuzhiyun 		dsp->ops = &wm_adsp2_ops[0];
3403*4882a593Smuzhiyun 		break;
3404*4882a593Smuzhiyun 	case 1:
3405*4882a593Smuzhiyun 		dsp->ops = &wm_adsp2_ops[1];
3406*4882a593Smuzhiyun 		break;
3407*4882a593Smuzhiyun 	default:
3408*4882a593Smuzhiyun 		dsp->ops = &wm_adsp2_ops[2];
3409*4882a593Smuzhiyun 		break;
3410*4882a593Smuzhiyun 	}
3411*4882a593Smuzhiyun 
3412*4882a593Smuzhiyun 	INIT_WORK(&dsp->boot_work, wm_adsp_boot_work);
3413*4882a593Smuzhiyun 
3414*4882a593Smuzhiyun 	return 0;
3415*4882a593Smuzhiyun }
3416*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_init);
3417*4882a593Smuzhiyun 
wm_halo_init(struct wm_adsp * dsp)3418*4882a593Smuzhiyun int wm_halo_init(struct wm_adsp *dsp)
3419*4882a593Smuzhiyun {
3420*4882a593Smuzhiyun 	int ret;
3421*4882a593Smuzhiyun 
3422*4882a593Smuzhiyun 	ret = wm_adsp_common_init(dsp);
3423*4882a593Smuzhiyun 	if (ret)
3424*4882a593Smuzhiyun 		return ret;
3425*4882a593Smuzhiyun 
3426*4882a593Smuzhiyun 	dsp->ops = &wm_halo_ops;
3427*4882a593Smuzhiyun 
3428*4882a593Smuzhiyun 	INIT_WORK(&dsp->boot_work, wm_adsp_boot_work);
3429*4882a593Smuzhiyun 
3430*4882a593Smuzhiyun 	return 0;
3431*4882a593Smuzhiyun }
3432*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_halo_init);
3433*4882a593Smuzhiyun 
wm_adsp2_remove(struct wm_adsp * dsp)3434*4882a593Smuzhiyun void wm_adsp2_remove(struct wm_adsp *dsp)
3435*4882a593Smuzhiyun {
3436*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
3437*4882a593Smuzhiyun 
3438*4882a593Smuzhiyun 	while (!list_empty(&dsp->ctl_list)) {
3439*4882a593Smuzhiyun 		ctl = list_first_entry(&dsp->ctl_list, struct wm_coeff_ctl,
3440*4882a593Smuzhiyun 					list);
3441*4882a593Smuzhiyun 		list_del(&ctl->list);
3442*4882a593Smuzhiyun 		wm_adsp_free_ctl_blk(ctl);
3443*4882a593Smuzhiyun 	}
3444*4882a593Smuzhiyun }
3445*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_remove);
3446*4882a593Smuzhiyun 
wm_adsp_compr_attached(struct wm_adsp_compr * compr)3447*4882a593Smuzhiyun static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
3448*4882a593Smuzhiyun {
3449*4882a593Smuzhiyun 	return compr->buf != NULL;
3450*4882a593Smuzhiyun }
3451*4882a593Smuzhiyun 
wm_adsp_compr_attach(struct wm_adsp_compr * compr)3452*4882a593Smuzhiyun static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
3453*4882a593Smuzhiyun {
3454*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf = NULL, *tmp;
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun 	if (compr->dsp->fatal_error)
3457*4882a593Smuzhiyun 		return -EINVAL;
3458*4882a593Smuzhiyun 
3459*4882a593Smuzhiyun 	list_for_each_entry(tmp, &compr->dsp->buffer_list, list) {
3460*4882a593Smuzhiyun 		if (!tmp->name || !strcmp(compr->name, tmp->name)) {
3461*4882a593Smuzhiyun 			buf = tmp;
3462*4882a593Smuzhiyun 			break;
3463*4882a593Smuzhiyun 		}
3464*4882a593Smuzhiyun 	}
3465*4882a593Smuzhiyun 
3466*4882a593Smuzhiyun 	if (!buf)
3467*4882a593Smuzhiyun 		return -EINVAL;
3468*4882a593Smuzhiyun 
3469*4882a593Smuzhiyun 	compr->buf = buf;
3470*4882a593Smuzhiyun 	buf->compr = compr;
3471*4882a593Smuzhiyun 
3472*4882a593Smuzhiyun 	return 0;
3473*4882a593Smuzhiyun }
3474*4882a593Smuzhiyun 
wm_adsp_compr_detach(struct wm_adsp_compr * compr)3475*4882a593Smuzhiyun static void wm_adsp_compr_detach(struct wm_adsp_compr *compr)
3476*4882a593Smuzhiyun {
3477*4882a593Smuzhiyun 	if (!compr)
3478*4882a593Smuzhiyun 		return;
3479*4882a593Smuzhiyun 
3480*4882a593Smuzhiyun 	/* Wake the poll so it can see buffer is no longer attached */
3481*4882a593Smuzhiyun 	if (compr->stream)
3482*4882a593Smuzhiyun 		snd_compr_fragment_elapsed(compr->stream);
3483*4882a593Smuzhiyun 
3484*4882a593Smuzhiyun 	if (wm_adsp_compr_attached(compr)) {
3485*4882a593Smuzhiyun 		compr->buf->compr = NULL;
3486*4882a593Smuzhiyun 		compr->buf = NULL;
3487*4882a593Smuzhiyun 	}
3488*4882a593Smuzhiyun }
3489*4882a593Smuzhiyun 
wm_adsp_compr_open(struct wm_adsp * dsp,struct snd_compr_stream * stream)3490*4882a593Smuzhiyun int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
3491*4882a593Smuzhiyun {
3492*4882a593Smuzhiyun 	struct wm_adsp_compr *compr, *tmp;
3493*4882a593Smuzhiyun 	struct snd_soc_pcm_runtime *rtd = stream->private_data;
3494*4882a593Smuzhiyun 	int ret = 0;
3495*4882a593Smuzhiyun 
3496*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
3497*4882a593Smuzhiyun 
3498*4882a593Smuzhiyun 	if (wm_adsp_fw[dsp->fw].num_caps == 0) {
3499*4882a593Smuzhiyun 		adsp_err(dsp, "%s: Firmware does not support compressed API\n",
3500*4882a593Smuzhiyun 			 asoc_rtd_to_codec(rtd, 0)->name);
3501*4882a593Smuzhiyun 		ret = -ENXIO;
3502*4882a593Smuzhiyun 		goto out;
3503*4882a593Smuzhiyun 	}
3504*4882a593Smuzhiyun 
3505*4882a593Smuzhiyun 	if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
3506*4882a593Smuzhiyun 		adsp_err(dsp, "%s: Firmware does not support stream direction\n",
3507*4882a593Smuzhiyun 			 asoc_rtd_to_codec(rtd, 0)->name);
3508*4882a593Smuzhiyun 		ret = -EINVAL;
3509*4882a593Smuzhiyun 		goto out;
3510*4882a593Smuzhiyun 	}
3511*4882a593Smuzhiyun 
3512*4882a593Smuzhiyun 	list_for_each_entry(tmp, &dsp->compr_list, list) {
3513*4882a593Smuzhiyun 		if (!strcmp(tmp->name, asoc_rtd_to_codec(rtd, 0)->name)) {
3514*4882a593Smuzhiyun 			adsp_err(dsp, "%s: Only a single stream supported per dai\n",
3515*4882a593Smuzhiyun 				 asoc_rtd_to_codec(rtd, 0)->name);
3516*4882a593Smuzhiyun 			ret = -EBUSY;
3517*4882a593Smuzhiyun 			goto out;
3518*4882a593Smuzhiyun 		}
3519*4882a593Smuzhiyun 	}
3520*4882a593Smuzhiyun 
3521*4882a593Smuzhiyun 	compr = kzalloc(sizeof(*compr), GFP_KERNEL);
3522*4882a593Smuzhiyun 	if (!compr) {
3523*4882a593Smuzhiyun 		ret = -ENOMEM;
3524*4882a593Smuzhiyun 		goto out;
3525*4882a593Smuzhiyun 	}
3526*4882a593Smuzhiyun 
3527*4882a593Smuzhiyun 	compr->dsp = dsp;
3528*4882a593Smuzhiyun 	compr->stream = stream;
3529*4882a593Smuzhiyun 	compr->name = asoc_rtd_to_codec(rtd, 0)->name;
3530*4882a593Smuzhiyun 
3531*4882a593Smuzhiyun 	list_add_tail(&compr->list, &dsp->compr_list);
3532*4882a593Smuzhiyun 
3533*4882a593Smuzhiyun 	stream->runtime->private_data = compr;
3534*4882a593Smuzhiyun 
3535*4882a593Smuzhiyun out:
3536*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
3537*4882a593Smuzhiyun 
3538*4882a593Smuzhiyun 	return ret;
3539*4882a593Smuzhiyun }
3540*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
3541*4882a593Smuzhiyun 
wm_adsp_compr_free(struct snd_soc_component * component,struct snd_compr_stream * stream)3542*4882a593Smuzhiyun int wm_adsp_compr_free(struct snd_soc_component *component,
3543*4882a593Smuzhiyun 		       struct snd_compr_stream *stream)
3544*4882a593Smuzhiyun {
3545*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
3546*4882a593Smuzhiyun 	struct wm_adsp *dsp = compr->dsp;
3547*4882a593Smuzhiyun 
3548*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
3549*4882a593Smuzhiyun 
3550*4882a593Smuzhiyun 	wm_adsp_compr_detach(compr);
3551*4882a593Smuzhiyun 	list_del(&compr->list);
3552*4882a593Smuzhiyun 
3553*4882a593Smuzhiyun 	kfree(compr->raw_buf);
3554*4882a593Smuzhiyun 	kfree(compr);
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
3557*4882a593Smuzhiyun 
3558*4882a593Smuzhiyun 	return 0;
3559*4882a593Smuzhiyun }
3560*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
3561*4882a593Smuzhiyun 
wm_adsp_compr_check_params(struct snd_compr_stream * stream,struct snd_compr_params * params)3562*4882a593Smuzhiyun static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
3563*4882a593Smuzhiyun 				      struct snd_compr_params *params)
3564*4882a593Smuzhiyun {
3565*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
3566*4882a593Smuzhiyun 	struct wm_adsp *dsp = compr->dsp;
3567*4882a593Smuzhiyun 	const struct wm_adsp_fw_caps *caps;
3568*4882a593Smuzhiyun 	const struct snd_codec_desc *desc;
3569*4882a593Smuzhiyun 	int i, j;
3570*4882a593Smuzhiyun 
3571*4882a593Smuzhiyun 	if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
3572*4882a593Smuzhiyun 	    params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
3573*4882a593Smuzhiyun 	    params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
3574*4882a593Smuzhiyun 	    params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
3575*4882a593Smuzhiyun 	    params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
3576*4882a593Smuzhiyun 		compr_err(compr, "Invalid buffer fragsize=%d fragments=%d\n",
3577*4882a593Smuzhiyun 			  params->buffer.fragment_size,
3578*4882a593Smuzhiyun 			  params->buffer.fragments);
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun 		return -EINVAL;
3581*4882a593Smuzhiyun 	}
3582*4882a593Smuzhiyun 
3583*4882a593Smuzhiyun 	for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
3584*4882a593Smuzhiyun 		caps = &wm_adsp_fw[dsp->fw].caps[i];
3585*4882a593Smuzhiyun 		desc = &caps->desc;
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun 		if (caps->id != params->codec.id)
3588*4882a593Smuzhiyun 			continue;
3589*4882a593Smuzhiyun 
3590*4882a593Smuzhiyun 		if (stream->direction == SND_COMPRESS_PLAYBACK) {
3591*4882a593Smuzhiyun 			if (desc->max_ch < params->codec.ch_out)
3592*4882a593Smuzhiyun 				continue;
3593*4882a593Smuzhiyun 		} else {
3594*4882a593Smuzhiyun 			if (desc->max_ch < params->codec.ch_in)
3595*4882a593Smuzhiyun 				continue;
3596*4882a593Smuzhiyun 		}
3597*4882a593Smuzhiyun 
3598*4882a593Smuzhiyun 		if (!(desc->formats & (1 << params->codec.format)))
3599*4882a593Smuzhiyun 			continue;
3600*4882a593Smuzhiyun 
3601*4882a593Smuzhiyun 		for (j = 0; j < desc->num_sample_rates; ++j)
3602*4882a593Smuzhiyun 			if (desc->sample_rates[j] == params->codec.sample_rate)
3603*4882a593Smuzhiyun 				return 0;
3604*4882a593Smuzhiyun 	}
3605*4882a593Smuzhiyun 
3606*4882a593Smuzhiyun 	compr_err(compr, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
3607*4882a593Smuzhiyun 		  params->codec.id, params->codec.ch_in, params->codec.ch_out,
3608*4882a593Smuzhiyun 		  params->codec.sample_rate, params->codec.format);
3609*4882a593Smuzhiyun 	return -EINVAL;
3610*4882a593Smuzhiyun }
3611*4882a593Smuzhiyun 
wm_adsp_compr_frag_words(struct wm_adsp_compr * compr)3612*4882a593Smuzhiyun static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
3613*4882a593Smuzhiyun {
3614*4882a593Smuzhiyun 	return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
3615*4882a593Smuzhiyun }
3616*4882a593Smuzhiyun 
wm_adsp_compr_set_params(struct snd_soc_component * component,struct snd_compr_stream * stream,struct snd_compr_params * params)3617*4882a593Smuzhiyun int wm_adsp_compr_set_params(struct snd_soc_component *component,
3618*4882a593Smuzhiyun 			     struct snd_compr_stream *stream,
3619*4882a593Smuzhiyun 			     struct snd_compr_params *params)
3620*4882a593Smuzhiyun {
3621*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
3622*4882a593Smuzhiyun 	unsigned int size;
3623*4882a593Smuzhiyun 	int ret;
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun 	ret = wm_adsp_compr_check_params(stream, params);
3626*4882a593Smuzhiyun 	if (ret)
3627*4882a593Smuzhiyun 		return ret;
3628*4882a593Smuzhiyun 
3629*4882a593Smuzhiyun 	compr->size = params->buffer;
3630*4882a593Smuzhiyun 
3631*4882a593Smuzhiyun 	compr_dbg(compr, "fragment_size=%d fragments=%d\n",
3632*4882a593Smuzhiyun 		  compr->size.fragment_size, compr->size.fragments);
3633*4882a593Smuzhiyun 
3634*4882a593Smuzhiyun 	size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
3635*4882a593Smuzhiyun 	compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
3636*4882a593Smuzhiyun 	if (!compr->raw_buf)
3637*4882a593Smuzhiyun 		return -ENOMEM;
3638*4882a593Smuzhiyun 
3639*4882a593Smuzhiyun 	compr->sample_rate = params->codec.sample_rate;
3640*4882a593Smuzhiyun 
3641*4882a593Smuzhiyun 	return 0;
3642*4882a593Smuzhiyun }
3643*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
3644*4882a593Smuzhiyun 
wm_adsp_compr_get_caps(struct snd_soc_component * component,struct snd_compr_stream * stream,struct snd_compr_caps * caps)3645*4882a593Smuzhiyun int wm_adsp_compr_get_caps(struct snd_soc_component *component,
3646*4882a593Smuzhiyun 			   struct snd_compr_stream *stream,
3647*4882a593Smuzhiyun 			   struct snd_compr_caps *caps)
3648*4882a593Smuzhiyun {
3649*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
3650*4882a593Smuzhiyun 	int fw = compr->dsp->fw;
3651*4882a593Smuzhiyun 	int i;
3652*4882a593Smuzhiyun 
3653*4882a593Smuzhiyun 	if (wm_adsp_fw[fw].caps) {
3654*4882a593Smuzhiyun 		for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
3655*4882a593Smuzhiyun 			caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
3656*4882a593Smuzhiyun 
3657*4882a593Smuzhiyun 		caps->num_codecs = i;
3658*4882a593Smuzhiyun 		caps->direction = wm_adsp_fw[fw].compr_direction;
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
3661*4882a593Smuzhiyun 		caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
3662*4882a593Smuzhiyun 		caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
3663*4882a593Smuzhiyun 		caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
3664*4882a593Smuzhiyun 	}
3665*4882a593Smuzhiyun 
3666*4882a593Smuzhiyun 	return 0;
3667*4882a593Smuzhiyun }
3668*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
3669*4882a593Smuzhiyun 
wm_adsp_read_data_block(struct wm_adsp * dsp,int mem_type,unsigned int mem_addr,unsigned int num_words,u32 * data)3670*4882a593Smuzhiyun static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
3671*4882a593Smuzhiyun 				   unsigned int mem_addr,
3672*4882a593Smuzhiyun 				   unsigned int num_words, u32 *data)
3673*4882a593Smuzhiyun {
3674*4882a593Smuzhiyun 	struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3675*4882a593Smuzhiyun 	unsigned int i, reg;
3676*4882a593Smuzhiyun 	int ret;
3677*4882a593Smuzhiyun 
3678*4882a593Smuzhiyun 	if (!mem)
3679*4882a593Smuzhiyun 		return -EINVAL;
3680*4882a593Smuzhiyun 
3681*4882a593Smuzhiyun 	reg = dsp->ops->region_to_reg(mem, mem_addr);
3682*4882a593Smuzhiyun 
3683*4882a593Smuzhiyun 	ret = regmap_raw_read(dsp->regmap, reg, data,
3684*4882a593Smuzhiyun 			      sizeof(*data) * num_words);
3685*4882a593Smuzhiyun 	if (ret < 0)
3686*4882a593Smuzhiyun 		return ret;
3687*4882a593Smuzhiyun 
3688*4882a593Smuzhiyun 	for (i = 0; i < num_words; ++i)
3689*4882a593Smuzhiyun 		data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
3690*4882a593Smuzhiyun 
3691*4882a593Smuzhiyun 	return 0;
3692*4882a593Smuzhiyun }
3693*4882a593Smuzhiyun 
wm_adsp_read_data_word(struct wm_adsp * dsp,int mem_type,unsigned int mem_addr,u32 * data)3694*4882a593Smuzhiyun static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
3695*4882a593Smuzhiyun 					 unsigned int mem_addr, u32 *data)
3696*4882a593Smuzhiyun {
3697*4882a593Smuzhiyun 	return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
3698*4882a593Smuzhiyun }
3699*4882a593Smuzhiyun 
wm_adsp_write_data_word(struct wm_adsp * dsp,int mem_type,unsigned int mem_addr,u32 data)3700*4882a593Smuzhiyun static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
3701*4882a593Smuzhiyun 				   unsigned int mem_addr, u32 data)
3702*4882a593Smuzhiyun {
3703*4882a593Smuzhiyun 	struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
3704*4882a593Smuzhiyun 	unsigned int reg;
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun 	if (!mem)
3707*4882a593Smuzhiyun 		return -EINVAL;
3708*4882a593Smuzhiyun 
3709*4882a593Smuzhiyun 	reg = dsp->ops->region_to_reg(mem, mem_addr);
3710*4882a593Smuzhiyun 
3711*4882a593Smuzhiyun 	data = cpu_to_be32(data & 0x00ffffffu);
3712*4882a593Smuzhiyun 
3713*4882a593Smuzhiyun 	return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
3714*4882a593Smuzhiyun }
3715*4882a593Smuzhiyun 
wm_adsp_buffer_read(struct wm_adsp_compr_buf * buf,unsigned int field_offset,u32 * data)3716*4882a593Smuzhiyun static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
3717*4882a593Smuzhiyun 				      unsigned int field_offset, u32 *data)
3718*4882a593Smuzhiyun {
3719*4882a593Smuzhiyun 	return wm_adsp_read_data_word(buf->dsp, buf->host_buf_mem_type,
3720*4882a593Smuzhiyun 				      buf->host_buf_ptr + field_offset, data);
3721*4882a593Smuzhiyun }
3722*4882a593Smuzhiyun 
wm_adsp_buffer_write(struct wm_adsp_compr_buf * buf,unsigned int field_offset,u32 data)3723*4882a593Smuzhiyun static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
3724*4882a593Smuzhiyun 				       unsigned int field_offset, u32 data)
3725*4882a593Smuzhiyun {
3726*4882a593Smuzhiyun 	return wm_adsp_write_data_word(buf->dsp, buf->host_buf_mem_type,
3727*4882a593Smuzhiyun 				       buf->host_buf_ptr + field_offset, data);
3728*4882a593Smuzhiyun }
3729*4882a593Smuzhiyun 
wm_adsp_remove_padding(u32 * buf,int nwords,int data_word_size)3730*4882a593Smuzhiyun static void wm_adsp_remove_padding(u32 *buf, int nwords, int data_word_size)
3731*4882a593Smuzhiyun {
3732*4882a593Smuzhiyun 	u8 *pack_in = (u8 *)buf;
3733*4882a593Smuzhiyun 	u8 *pack_out = (u8 *)buf;
3734*4882a593Smuzhiyun 	int i, j;
3735*4882a593Smuzhiyun 
3736*4882a593Smuzhiyun 	/* Remove the padding bytes from the data read from the DSP */
3737*4882a593Smuzhiyun 	for (i = 0; i < nwords; i++) {
3738*4882a593Smuzhiyun 		for (j = 0; j < data_word_size; j++)
3739*4882a593Smuzhiyun 			*pack_out++ = *pack_in++;
3740*4882a593Smuzhiyun 
3741*4882a593Smuzhiyun 		pack_in += sizeof(*buf) - data_word_size;
3742*4882a593Smuzhiyun 	}
3743*4882a593Smuzhiyun }
3744*4882a593Smuzhiyun 
wm_adsp_buffer_populate(struct wm_adsp_compr_buf * buf)3745*4882a593Smuzhiyun static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
3746*4882a593Smuzhiyun {
3747*4882a593Smuzhiyun 	const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
3748*4882a593Smuzhiyun 	struct wm_adsp_buffer_region *region;
3749*4882a593Smuzhiyun 	u32 offset = 0;
3750*4882a593Smuzhiyun 	int i, ret;
3751*4882a593Smuzhiyun 
3752*4882a593Smuzhiyun 	buf->regions = kcalloc(caps->num_regions, sizeof(*buf->regions),
3753*4882a593Smuzhiyun 			       GFP_KERNEL);
3754*4882a593Smuzhiyun 	if (!buf->regions)
3755*4882a593Smuzhiyun 		return -ENOMEM;
3756*4882a593Smuzhiyun 
3757*4882a593Smuzhiyun 	for (i = 0; i < caps->num_regions; ++i) {
3758*4882a593Smuzhiyun 		region = &buf->regions[i];
3759*4882a593Smuzhiyun 
3760*4882a593Smuzhiyun 		region->offset = offset;
3761*4882a593Smuzhiyun 		region->mem_type = caps->region_defs[i].mem_type;
3762*4882a593Smuzhiyun 
3763*4882a593Smuzhiyun 		ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
3764*4882a593Smuzhiyun 					  &region->base_addr);
3765*4882a593Smuzhiyun 		if (ret < 0)
3766*4882a593Smuzhiyun 			return ret;
3767*4882a593Smuzhiyun 
3768*4882a593Smuzhiyun 		ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
3769*4882a593Smuzhiyun 					  &offset);
3770*4882a593Smuzhiyun 		if (ret < 0)
3771*4882a593Smuzhiyun 			return ret;
3772*4882a593Smuzhiyun 
3773*4882a593Smuzhiyun 		region->cumulative_size = offset;
3774*4882a593Smuzhiyun 
3775*4882a593Smuzhiyun 		compr_dbg(buf,
3776*4882a593Smuzhiyun 			  "region=%d type=%d base=%08x off=%08x size=%08x\n",
3777*4882a593Smuzhiyun 			  i, region->mem_type, region->base_addr,
3778*4882a593Smuzhiyun 			  region->offset, region->cumulative_size);
3779*4882a593Smuzhiyun 	}
3780*4882a593Smuzhiyun 
3781*4882a593Smuzhiyun 	return 0;
3782*4882a593Smuzhiyun }
3783*4882a593Smuzhiyun 
wm_adsp_buffer_clear(struct wm_adsp_compr_buf * buf)3784*4882a593Smuzhiyun static void wm_adsp_buffer_clear(struct wm_adsp_compr_buf *buf)
3785*4882a593Smuzhiyun {
3786*4882a593Smuzhiyun 	buf->irq_count = 0xFFFFFFFF;
3787*4882a593Smuzhiyun 	buf->read_index = -1;
3788*4882a593Smuzhiyun 	buf->avail = 0;
3789*4882a593Smuzhiyun }
3790*4882a593Smuzhiyun 
wm_adsp_buffer_alloc(struct wm_adsp * dsp)3791*4882a593Smuzhiyun static struct wm_adsp_compr_buf *wm_adsp_buffer_alloc(struct wm_adsp *dsp)
3792*4882a593Smuzhiyun {
3793*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf;
3794*4882a593Smuzhiyun 
3795*4882a593Smuzhiyun 	buf = kzalloc(sizeof(*buf), GFP_KERNEL);
3796*4882a593Smuzhiyun 	if (!buf)
3797*4882a593Smuzhiyun 		return NULL;
3798*4882a593Smuzhiyun 
3799*4882a593Smuzhiyun 	buf->dsp = dsp;
3800*4882a593Smuzhiyun 
3801*4882a593Smuzhiyun 	wm_adsp_buffer_clear(buf);
3802*4882a593Smuzhiyun 
3803*4882a593Smuzhiyun 	list_add_tail(&buf->list, &dsp->buffer_list);
3804*4882a593Smuzhiyun 
3805*4882a593Smuzhiyun 	return buf;
3806*4882a593Smuzhiyun }
3807*4882a593Smuzhiyun 
wm_adsp_buffer_parse_legacy(struct wm_adsp * dsp)3808*4882a593Smuzhiyun static int wm_adsp_buffer_parse_legacy(struct wm_adsp *dsp)
3809*4882a593Smuzhiyun {
3810*4882a593Smuzhiyun 	struct wm_adsp_alg_region *alg_region;
3811*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf;
3812*4882a593Smuzhiyun 	u32 xmalg, addr, magic;
3813*4882a593Smuzhiyun 	int i, ret;
3814*4882a593Smuzhiyun 
3815*4882a593Smuzhiyun 	alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
3816*4882a593Smuzhiyun 	if (!alg_region) {
3817*4882a593Smuzhiyun 		adsp_err(dsp, "No algorithm region found\n");
3818*4882a593Smuzhiyun 		return -EINVAL;
3819*4882a593Smuzhiyun 	}
3820*4882a593Smuzhiyun 
3821*4882a593Smuzhiyun 	buf = wm_adsp_buffer_alloc(dsp);
3822*4882a593Smuzhiyun 	if (!buf)
3823*4882a593Smuzhiyun 		return -ENOMEM;
3824*4882a593Smuzhiyun 
3825*4882a593Smuzhiyun 	xmalg = dsp->ops->sys_config_size / sizeof(__be32);
3826*4882a593Smuzhiyun 
3827*4882a593Smuzhiyun 	addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
3828*4882a593Smuzhiyun 	ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
3829*4882a593Smuzhiyun 	if (ret < 0)
3830*4882a593Smuzhiyun 		return ret;
3831*4882a593Smuzhiyun 
3832*4882a593Smuzhiyun 	if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
3833*4882a593Smuzhiyun 		return -ENODEV;
3834*4882a593Smuzhiyun 
3835*4882a593Smuzhiyun 	addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
3836*4882a593Smuzhiyun 	for (i = 0; i < 5; ++i) {
3837*4882a593Smuzhiyun 		ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
3838*4882a593Smuzhiyun 					     &buf->host_buf_ptr);
3839*4882a593Smuzhiyun 		if (ret < 0)
3840*4882a593Smuzhiyun 			return ret;
3841*4882a593Smuzhiyun 
3842*4882a593Smuzhiyun 		if (buf->host_buf_ptr)
3843*4882a593Smuzhiyun 			break;
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 		usleep_range(1000, 2000);
3846*4882a593Smuzhiyun 	}
3847*4882a593Smuzhiyun 
3848*4882a593Smuzhiyun 	if (!buf->host_buf_ptr)
3849*4882a593Smuzhiyun 		return -EIO;
3850*4882a593Smuzhiyun 
3851*4882a593Smuzhiyun 	buf->host_buf_mem_type = WMFW_ADSP2_XM;
3852*4882a593Smuzhiyun 
3853*4882a593Smuzhiyun 	ret = wm_adsp_buffer_populate(buf);
3854*4882a593Smuzhiyun 	if (ret < 0)
3855*4882a593Smuzhiyun 		return ret;
3856*4882a593Smuzhiyun 
3857*4882a593Smuzhiyun 	compr_dbg(buf, "legacy host_buf_ptr=%x\n", buf->host_buf_ptr);
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 	return 0;
3860*4882a593Smuzhiyun }
3861*4882a593Smuzhiyun 
wm_adsp_buffer_parse_coeff(struct wm_coeff_ctl * ctl)3862*4882a593Smuzhiyun static int wm_adsp_buffer_parse_coeff(struct wm_coeff_ctl *ctl)
3863*4882a593Smuzhiyun {
3864*4882a593Smuzhiyun 	struct wm_adsp_host_buf_coeff_v1 coeff_v1;
3865*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf;
3866*4882a593Smuzhiyun 	unsigned int val, reg;
3867*4882a593Smuzhiyun 	int ret, i;
3868*4882a593Smuzhiyun 
3869*4882a593Smuzhiyun 	ret = wm_coeff_base_reg(ctl, &reg);
3870*4882a593Smuzhiyun 	if (ret)
3871*4882a593Smuzhiyun 		return ret;
3872*4882a593Smuzhiyun 
3873*4882a593Smuzhiyun 	for (i = 0; i < 5; ++i) {
3874*4882a593Smuzhiyun 		ret = regmap_raw_read(ctl->dsp->regmap, reg, &val, sizeof(val));
3875*4882a593Smuzhiyun 		if (ret < 0)
3876*4882a593Smuzhiyun 			return ret;
3877*4882a593Smuzhiyun 
3878*4882a593Smuzhiyun 		if (val)
3879*4882a593Smuzhiyun 			break;
3880*4882a593Smuzhiyun 
3881*4882a593Smuzhiyun 		usleep_range(1000, 2000);
3882*4882a593Smuzhiyun 	}
3883*4882a593Smuzhiyun 
3884*4882a593Smuzhiyun 	if (!val) {
3885*4882a593Smuzhiyun 		adsp_err(ctl->dsp, "Failed to acquire host buffer\n");
3886*4882a593Smuzhiyun 		return -EIO;
3887*4882a593Smuzhiyun 	}
3888*4882a593Smuzhiyun 
3889*4882a593Smuzhiyun 	buf = wm_adsp_buffer_alloc(ctl->dsp);
3890*4882a593Smuzhiyun 	if (!buf)
3891*4882a593Smuzhiyun 		return -ENOMEM;
3892*4882a593Smuzhiyun 
3893*4882a593Smuzhiyun 	buf->host_buf_mem_type = ctl->alg_region.type;
3894*4882a593Smuzhiyun 	buf->host_buf_ptr = be32_to_cpu(val);
3895*4882a593Smuzhiyun 
3896*4882a593Smuzhiyun 	ret = wm_adsp_buffer_populate(buf);
3897*4882a593Smuzhiyun 	if (ret < 0)
3898*4882a593Smuzhiyun 		return ret;
3899*4882a593Smuzhiyun 
3900*4882a593Smuzhiyun 	/*
3901*4882a593Smuzhiyun 	 * v0 host_buffer coefficients didn't have versioning, so if the
3902*4882a593Smuzhiyun 	 * control is one word, assume version 0.
3903*4882a593Smuzhiyun 	 */
3904*4882a593Smuzhiyun 	if (ctl->len == 4) {
3905*4882a593Smuzhiyun 		compr_dbg(buf, "host_buf_ptr=%x\n", buf->host_buf_ptr);
3906*4882a593Smuzhiyun 		return 0;
3907*4882a593Smuzhiyun 	}
3908*4882a593Smuzhiyun 
3909*4882a593Smuzhiyun 	ret = regmap_raw_read(ctl->dsp->regmap, reg, &coeff_v1,
3910*4882a593Smuzhiyun 			      sizeof(coeff_v1));
3911*4882a593Smuzhiyun 	if (ret < 0)
3912*4882a593Smuzhiyun 		return ret;
3913*4882a593Smuzhiyun 
3914*4882a593Smuzhiyun 	coeff_v1.versions = be32_to_cpu(coeff_v1.versions);
3915*4882a593Smuzhiyun 	val = coeff_v1.versions & HOST_BUF_COEFF_COMPAT_VER_MASK;
3916*4882a593Smuzhiyun 	val >>= HOST_BUF_COEFF_COMPAT_VER_SHIFT;
3917*4882a593Smuzhiyun 
3918*4882a593Smuzhiyun 	if (val > HOST_BUF_COEFF_SUPPORTED_COMPAT_VER) {
3919*4882a593Smuzhiyun 		adsp_err(ctl->dsp,
3920*4882a593Smuzhiyun 			 "Host buffer coeff ver %u > supported version %u\n",
3921*4882a593Smuzhiyun 			 val, HOST_BUF_COEFF_SUPPORTED_COMPAT_VER);
3922*4882a593Smuzhiyun 		return -EINVAL;
3923*4882a593Smuzhiyun 	}
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(coeff_v1.name); i++)
3926*4882a593Smuzhiyun 		coeff_v1.name[i] = be32_to_cpu(coeff_v1.name[i]);
3927*4882a593Smuzhiyun 
3928*4882a593Smuzhiyun 	wm_adsp_remove_padding((u32 *)&coeff_v1.name,
3929*4882a593Smuzhiyun 			       ARRAY_SIZE(coeff_v1.name),
3930*4882a593Smuzhiyun 			       WM_ADSP_DATA_WORD_SIZE);
3931*4882a593Smuzhiyun 
3932*4882a593Smuzhiyun 	buf->name = kasprintf(GFP_KERNEL, "%s-dsp-%s", ctl->dsp->part,
3933*4882a593Smuzhiyun 			      (char *)&coeff_v1.name);
3934*4882a593Smuzhiyun 
3935*4882a593Smuzhiyun 	compr_dbg(buf, "host_buf_ptr=%x coeff version %u\n",
3936*4882a593Smuzhiyun 		  buf->host_buf_ptr, val);
3937*4882a593Smuzhiyun 
3938*4882a593Smuzhiyun 	return val;
3939*4882a593Smuzhiyun }
3940*4882a593Smuzhiyun 
wm_adsp_buffer_init(struct wm_adsp * dsp)3941*4882a593Smuzhiyun static int wm_adsp_buffer_init(struct wm_adsp *dsp)
3942*4882a593Smuzhiyun {
3943*4882a593Smuzhiyun 	struct wm_coeff_ctl *ctl;
3944*4882a593Smuzhiyun 	int ret;
3945*4882a593Smuzhiyun 
3946*4882a593Smuzhiyun 	list_for_each_entry(ctl, &dsp->ctl_list, list) {
3947*4882a593Smuzhiyun 		if (ctl->type != WMFW_CTL_TYPE_HOST_BUFFER)
3948*4882a593Smuzhiyun 			continue;
3949*4882a593Smuzhiyun 
3950*4882a593Smuzhiyun 		if (!ctl->enabled)
3951*4882a593Smuzhiyun 			continue;
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun 		ret = wm_adsp_buffer_parse_coeff(ctl);
3954*4882a593Smuzhiyun 		if (ret < 0) {
3955*4882a593Smuzhiyun 			adsp_err(dsp, "Failed to parse coeff: %d\n", ret);
3956*4882a593Smuzhiyun 			goto error;
3957*4882a593Smuzhiyun 		} else if (ret == 0) {
3958*4882a593Smuzhiyun 			/* Only one buffer supported for version 0 */
3959*4882a593Smuzhiyun 			return 0;
3960*4882a593Smuzhiyun 		}
3961*4882a593Smuzhiyun 	}
3962*4882a593Smuzhiyun 
3963*4882a593Smuzhiyun 	if (list_empty(&dsp->buffer_list)) {
3964*4882a593Smuzhiyun 		/* Fall back to legacy support */
3965*4882a593Smuzhiyun 		ret = wm_adsp_buffer_parse_legacy(dsp);
3966*4882a593Smuzhiyun 		if (ret) {
3967*4882a593Smuzhiyun 			adsp_err(dsp, "Failed to parse legacy: %d\n", ret);
3968*4882a593Smuzhiyun 			goto error;
3969*4882a593Smuzhiyun 		}
3970*4882a593Smuzhiyun 	}
3971*4882a593Smuzhiyun 
3972*4882a593Smuzhiyun 	return 0;
3973*4882a593Smuzhiyun 
3974*4882a593Smuzhiyun error:
3975*4882a593Smuzhiyun 	wm_adsp_buffer_free(dsp);
3976*4882a593Smuzhiyun 	return ret;
3977*4882a593Smuzhiyun }
3978*4882a593Smuzhiyun 
wm_adsp_buffer_free(struct wm_adsp * dsp)3979*4882a593Smuzhiyun static int wm_adsp_buffer_free(struct wm_adsp *dsp)
3980*4882a593Smuzhiyun {
3981*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf, *tmp;
3982*4882a593Smuzhiyun 
3983*4882a593Smuzhiyun 	list_for_each_entry_safe(buf, tmp, &dsp->buffer_list, list) {
3984*4882a593Smuzhiyun 		wm_adsp_compr_detach(buf->compr);
3985*4882a593Smuzhiyun 
3986*4882a593Smuzhiyun 		kfree(buf->name);
3987*4882a593Smuzhiyun 		kfree(buf->regions);
3988*4882a593Smuzhiyun 		list_del(&buf->list);
3989*4882a593Smuzhiyun 		kfree(buf);
3990*4882a593Smuzhiyun 	}
3991*4882a593Smuzhiyun 
3992*4882a593Smuzhiyun 	return 0;
3993*4882a593Smuzhiyun }
3994*4882a593Smuzhiyun 
wm_adsp_buffer_get_error(struct wm_adsp_compr_buf * buf)3995*4882a593Smuzhiyun static int wm_adsp_buffer_get_error(struct wm_adsp_compr_buf *buf)
3996*4882a593Smuzhiyun {
3997*4882a593Smuzhiyun 	int ret;
3998*4882a593Smuzhiyun 
3999*4882a593Smuzhiyun 	ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
4000*4882a593Smuzhiyun 	if (ret < 0) {
4001*4882a593Smuzhiyun 		compr_err(buf, "Failed to check buffer error: %d\n", ret);
4002*4882a593Smuzhiyun 		return ret;
4003*4882a593Smuzhiyun 	}
4004*4882a593Smuzhiyun 	if (buf->error != 0) {
4005*4882a593Smuzhiyun 		compr_err(buf, "Buffer error occurred: %d\n", buf->error);
4006*4882a593Smuzhiyun 		return -EIO;
4007*4882a593Smuzhiyun 	}
4008*4882a593Smuzhiyun 
4009*4882a593Smuzhiyun 	return 0;
4010*4882a593Smuzhiyun }
4011*4882a593Smuzhiyun 
wm_adsp_compr_trigger(struct snd_soc_component * component,struct snd_compr_stream * stream,int cmd)4012*4882a593Smuzhiyun int wm_adsp_compr_trigger(struct snd_soc_component *component,
4013*4882a593Smuzhiyun 			  struct snd_compr_stream *stream, int cmd)
4014*4882a593Smuzhiyun {
4015*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
4016*4882a593Smuzhiyun 	struct wm_adsp *dsp = compr->dsp;
4017*4882a593Smuzhiyun 	int ret = 0;
4018*4882a593Smuzhiyun 
4019*4882a593Smuzhiyun 	compr_dbg(compr, "Trigger: %d\n", cmd);
4020*4882a593Smuzhiyun 
4021*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4022*4882a593Smuzhiyun 
4023*4882a593Smuzhiyun 	switch (cmd) {
4024*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
4025*4882a593Smuzhiyun 		if (!wm_adsp_compr_attached(compr)) {
4026*4882a593Smuzhiyun 			ret = wm_adsp_compr_attach(compr);
4027*4882a593Smuzhiyun 			if (ret < 0) {
4028*4882a593Smuzhiyun 				compr_err(compr, "Failed to link buffer and stream: %d\n",
4029*4882a593Smuzhiyun 					  ret);
4030*4882a593Smuzhiyun 				break;
4031*4882a593Smuzhiyun 			}
4032*4882a593Smuzhiyun 		}
4033*4882a593Smuzhiyun 
4034*4882a593Smuzhiyun 		ret = wm_adsp_buffer_get_error(compr->buf);
4035*4882a593Smuzhiyun 		if (ret < 0)
4036*4882a593Smuzhiyun 			break;
4037*4882a593Smuzhiyun 
4038*4882a593Smuzhiyun 		/* Trigger the IRQ at one fragment of data */
4039*4882a593Smuzhiyun 		ret = wm_adsp_buffer_write(compr->buf,
4040*4882a593Smuzhiyun 					   HOST_BUFFER_FIELD(high_water_mark),
4041*4882a593Smuzhiyun 					   wm_adsp_compr_frag_words(compr));
4042*4882a593Smuzhiyun 		if (ret < 0) {
4043*4882a593Smuzhiyun 			compr_err(compr, "Failed to set high water mark: %d\n",
4044*4882a593Smuzhiyun 				  ret);
4045*4882a593Smuzhiyun 			break;
4046*4882a593Smuzhiyun 		}
4047*4882a593Smuzhiyun 		break;
4048*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
4049*4882a593Smuzhiyun 		if (wm_adsp_compr_attached(compr))
4050*4882a593Smuzhiyun 			wm_adsp_buffer_clear(compr->buf);
4051*4882a593Smuzhiyun 		break;
4052*4882a593Smuzhiyun 	default:
4053*4882a593Smuzhiyun 		ret = -EINVAL;
4054*4882a593Smuzhiyun 		break;
4055*4882a593Smuzhiyun 	}
4056*4882a593Smuzhiyun 
4057*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4058*4882a593Smuzhiyun 
4059*4882a593Smuzhiyun 	return ret;
4060*4882a593Smuzhiyun }
4061*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
4062*4882a593Smuzhiyun 
wm_adsp_buffer_size(struct wm_adsp_compr_buf * buf)4063*4882a593Smuzhiyun static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
4064*4882a593Smuzhiyun {
4065*4882a593Smuzhiyun 	int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
4066*4882a593Smuzhiyun 
4067*4882a593Smuzhiyun 	return buf->regions[last_region].cumulative_size;
4068*4882a593Smuzhiyun }
4069*4882a593Smuzhiyun 
wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf * buf)4070*4882a593Smuzhiyun static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
4071*4882a593Smuzhiyun {
4072*4882a593Smuzhiyun 	u32 next_read_index, next_write_index;
4073*4882a593Smuzhiyun 	int write_index, read_index, avail;
4074*4882a593Smuzhiyun 	int ret;
4075*4882a593Smuzhiyun 
4076*4882a593Smuzhiyun 	/* Only sync read index if we haven't already read a valid index */
4077*4882a593Smuzhiyun 	if (buf->read_index < 0) {
4078*4882a593Smuzhiyun 		ret = wm_adsp_buffer_read(buf,
4079*4882a593Smuzhiyun 				HOST_BUFFER_FIELD(next_read_index),
4080*4882a593Smuzhiyun 				&next_read_index);
4081*4882a593Smuzhiyun 		if (ret < 0)
4082*4882a593Smuzhiyun 			return ret;
4083*4882a593Smuzhiyun 
4084*4882a593Smuzhiyun 		read_index = sign_extend32(next_read_index, 23);
4085*4882a593Smuzhiyun 
4086*4882a593Smuzhiyun 		if (read_index < 0) {
4087*4882a593Smuzhiyun 			compr_dbg(buf, "Avail check on unstarted stream\n");
4088*4882a593Smuzhiyun 			return 0;
4089*4882a593Smuzhiyun 		}
4090*4882a593Smuzhiyun 
4091*4882a593Smuzhiyun 		buf->read_index = read_index;
4092*4882a593Smuzhiyun 	}
4093*4882a593Smuzhiyun 
4094*4882a593Smuzhiyun 	ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
4095*4882a593Smuzhiyun 			&next_write_index);
4096*4882a593Smuzhiyun 	if (ret < 0)
4097*4882a593Smuzhiyun 		return ret;
4098*4882a593Smuzhiyun 
4099*4882a593Smuzhiyun 	write_index = sign_extend32(next_write_index, 23);
4100*4882a593Smuzhiyun 
4101*4882a593Smuzhiyun 	avail = write_index - buf->read_index;
4102*4882a593Smuzhiyun 	if (avail < 0)
4103*4882a593Smuzhiyun 		avail += wm_adsp_buffer_size(buf);
4104*4882a593Smuzhiyun 
4105*4882a593Smuzhiyun 	compr_dbg(buf, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
4106*4882a593Smuzhiyun 		  buf->read_index, write_index, avail * WM_ADSP_DATA_WORD_SIZE);
4107*4882a593Smuzhiyun 
4108*4882a593Smuzhiyun 	buf->avail = avail;
4109*4882a593Smuzhiyun 
4110*4882a593Smuzhiyun 	return 0;
4111*4882a593Smuzhiyun }
4112*4882a593Smuzhiyun 
wm_adsp_compr_handle_irq(struct wm_adsp * dsp)4113*4882a593Smuzhiyun int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
4114*4882a593Smuzhiyun {
4115*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf;
4116*4882a593Smuzhiyun 	struct wm_adsp_compr *compr;
4117*4882a593Smuzhiyun 	int ret = 0;
4118*4882a593Smuzhiyun 
4119*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4120*4882a593Smuzhiyun 
4121*4882a593Smuzhiyun 	if (list_empty(&dsp->buffer_list)) {
4122*4882a593Smuzhiyun 		ret = -ENODEV;
4123*4882a593Smuzhiyun 		goto out;
4124*4882a593Smuzhiyun 	}
4125*4882a593Smuzhiyun 
4126*4882a593Smuzhiyun 	adsp_dbg(dsp, "Handling buffer IRQ\n");
4127*4882a593Smuzhiyun 
4128*4882a593Smuzhiyun 	list_for_each_entry(buf, &dsp->buffer_list, list) {
4129*4882a593Smuzhiyun 		compr = buf->compr;
4130*4882a593Smuzhiyun 
4131*4882a593Smuzhiyun 		ret = wm_adsp_buffer_get_error(buf);
4132*4882a593Smuzhiyun 		if (ret < 0)
4133*4882a593Smuzhiyun 			goto out_notify; /* Wake poll to report error */
4134*4882a593Smuzhiyun 
4135*4882a593Smuzhiyun 		ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
4136*4882a593Smuzhiyun 					  &buf->irq_count);
4137*4882a593Smuzhiyun 		if (ret < 0) {
4138*4882a593Smuzhiyun 			compr_err(buf, "Failed to get irq_count: %d\n", ret);
4139*4882a593Smuzhiyun 			goto out;
4140*4882a593Smuzhiyun 		}
4141*4882a593Smuzhiyun 
4142*4882a593Smuzhiyun 		ret = wm_adsp_buffer_update_avail(buf);
4143*4882a593Smuzhiyun 		if (ret < 0) {
4144*4882a593Smuzhiyun 			compr_err(buf, "Error reading avail: %d\n", ret);
4145*4882a593Smuzhiyun 			goto out;
4146*4882a593Smuzhiyun 		}
4147*4882a593Smuzhiyun 
4148*4882a593Smuzhiyun 		if (wm_adsp_fw[dsp->fw].voice_trigger && buf->irq_count == 2)
4149*4882a593Smuzhiyun 			ret = WM_ADSP_COMPR_VOICE_TRIGGER;
4150*4882a593Smuzhiyun 
4151*4882a593Smuzhiyun out_notify:
4152*4882a593Smuzhiyun 		if (compr && compr->stream)
4153*4882a593Smuzhiyun 			snd_compr_fragment_elapsed(compr->stream);
4154*4882a593Smuzhiyun 	}
4155*4882a593Smuzhiyun 
4156*4882a593Smuzhiyun out:
4157*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4158*4882a593Smuzhiyun 
4159*4882a593Smuzhiyun 	return ret;
4160*4882a593Smuzhiyun }
4161*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
4162*4882a593Smuzhiyun 
wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf * buf)4163*4882a593Smuzhiyun static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
4164*4882a593Smuzhiyun {
4165*4882a593Smuzhiyun 	if (buf->irq_count & 0x01)
4166*4882a593Smuzhiyun 		return 0;
4167*4882a593Smuzhiyun 
4168*4882a593Smuzhiyun 	compr_dbg(buf, "Enable IRQ(0x%x) for next fragment\n", buf->irq_count);
4169*4882a593Smuzhiyun 
4170*4882a593Smuzhiyun 	buf->irq_count |= 0x01;
4171*4882a593Smuzhiyun 
4172*4882a593Smuzhiyun 	return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
4173*4882a593Smuzhiyun 				    buf->irq_count);
4174*4882a593Smuzhiyun }
4175*4882a593Smuzhiyun 
wm_adsp_compr_pointer(struct snd_soc_component * component,struct snd_compr_stream * stream,struct snd_compr_tstamp * tstamp)4176*4882a593Smuzhiyun int wm_adsp_compr_pointer(struct snd_soc_component *component,
4177*4882a593Smuzhiyun 			  struct snd_compr_stream *stream,
4178*4882a593Smuzhiyun 			  struct snd_compr_tstamp *tstamp)
4179*4882a593Smuzhiyun {
4180*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
4181*4882a593Smuzhiyun 	struct wm_adsp *dsp = compr->dsp;
4182*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf;
4183*4882a593Smuzhiyun 	int ret = 0;
4184*4882a593Smuzhiyun 
4185*4882a593Smuzhiyun 	compr_dbg(compr, "Pointer request\n");
4186*4882a593Smuzhiyun 
4187*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4188*4882a593Smuzhiyun 
4189*4882a593Smuzhiyun 	buf = compr->buf;
4190*4882a593Smuzhiyun 
4191*4882a593Smuzhiyun 	if (dsp->fatal_error || !buf || buf->error) {
4192*4882a593Smuzhiyun 		snd_compr_stop_error(stream, SNDRV_PCM_STATE_XRUN);
4193*4882a593Smuzhiyun 		ret = -EIO;
4194*4882a593Smuzhiyun 		goto out;
4195*4882a593Smuzhiyun 	}
4196*4882a593Smuzhiyun 
4197*4882a593Smuzhiyun 	if (buf->avail < wm_adsp_compr_frag_words(compr)) {
4198*4882a593Smuzhiyun 		ret = wm_adsp_buffer_update_avail(buf);
4199*4882a593Smuzhiyun 		if (ret < 0) {
4200*4882a593Smuzhiyun 			compr_err(compr, "Error reading avail: %d\n", ret);
4201*4882a593Smuzhiyun 			goto out;
4202*4882a593Smuzhiyun 		}
4203*4882a593Smuzhiyun 
4204*4882a593Smuzhiyun 		/*
4205*4882a593Smuzhiyun 		 * If we really have less than 1 fragment available tell the
4206*4882a593Smuzhiyun 		 * DSP to inform us once a whole fragment is available.
4207*4882a593Smuzhiyun 		 */
4208*4882a593Smuzhiyun 		if (buf->avail < wm_adsp_compr_frag_words(compr)) {
4209*4882a593Smuzhiyun 			ret = wm_adsp_buffer_get_error(buf);
4210*4882a593Smuzhiyun 			if (ret < 0) {
4211*4882a593Smuzhiyun 				if (buf->error)
4212*4882a593Smuzhiyun 					snd_compr_stop_error(stream,
4213*4882a593Smuzhiyun 							SNDRV_PCM_STATE_XRUN);
4214*4882a593Smuzhiyun 				goto out;
4215*4882a593Smuzhiyun 			}
4216*4882a593Smuzhiyun 
4217*4882a593Smuzhiyun 			ret = wm_adsp_buffer_reenable_irq(buf);
4218*4882a593Smuzhiyun 			if (ret < 0) {
4219*4882a593Smuzhiyun 				compr_err(compr, "Failed to re-enable buffer IRQ: %d\n",
4220*4882a593Smuzhiyun 					  ret);
4221*4882a593Smuzhiyun 				goto out;
4222*4882a593Smuzhiyun 			}
4223*4882a593Smuzhiyun 		}
4224*4882a593Smuzhiyun 	}
4225*4882a593Smuzhiyun 
4226*4882a593Smuzhiyun 	tstamp->copied_total = compr->copied_total;
4227*4882a593Smuzhiyun 	tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
4228*4882a593Smuzhiyun 	tstamp->sampling_rate = compr->sample_rate;
4229*4882a593Smuzhiyun 
4230*4882a593Smuzhiyun out:
4231*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4232*4882a593Smuzhiyun 
4233*4882a593Smuzhiyun 	return ret;
4234*4882a593Smuzhiyun }
4235*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
4236*4882a593Smuzhiyun 
wm_adsp_buffer_capture_block(struct wm_adsp_compr * compr,int target)4237*4882a593Smuzhiyun static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
4238*4882a593Smuzhiyun {
4239*4882a593Smuzhiyun 	struct wm_adsp_compr_buf *buf = compr->buf;
4240*4882a593Smuzhiyun 	unsigned int adsp_addr;
4241*4882a593Smuzhiyun 	int mem_type, nwords, max_read;
4242*4882a593Smuzhiyun 	int i, ret;
4243*4882a593Smuzhiyun 
4244*4882a593Smuzhiyun 	/* Calculate read parameters */
4245*4882a593Smuzhiyun 	for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
4246*4882a593Smuzhiyun 		if (buf->read_index < buf->regions[i].cumulative_size)
4247*4882a593Smuzhiyun 			break;
4248*4882a593Smuzhiyun 
4249*4882a593Smuzhiyun 	if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
4250*4882a593Smuzhiyun 		return -EINVAL;
4251*4882a593Smuzhiyun 
4252*4882a593Smuzhiyun 	mem_type = buf->regions[i].mem_type;
4253*4882a593Smuzhiyun 	adsp_addr = buf->regions[i].base_addr +
4254*4882a593Smuzhiyun 		    (buf->read_index - buf->regions[i].offset);
4255*4882a593Smuzhiyun 
4256*4882a593Smuzhiyun 	max_read = wm_adsp_compr_frag_words(compr);
4257*4882a593Smuzhiyun 	nwords = buf->regions[i].cumulative_size - buf->read_index;
4258*4882a593Smuzhiyun 
4259*4882a593Smuzhiyun 	if (nwords > target)
4260*4882a593Smuzhiyun 		nwords = target;
4261*4882a593Smuzhiyun 	if (nwords > buf->avail)
4262*4882a593Smuzhiyun 		nwords = buf->avail;
4263*4882a593Smuzhiyun 	if (nwords > max_read)
4264*4882a593Smuzhiyun 		nwords = max_read;
4265*4882a593Smuzhiyun 	if (!nwords)
4266*4882a593Smuzhiyun 		return 0;
4267*4882a593Smuzhiyun 
4268*4882a593Smuzhiyun 	/* Read data from DSP */
4269*4882a593Smuzhiyun 	ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
4270*4882a593Smuzhiyun 				      nwords, compr->raw_buf);
4271*4882a593Smuzhiyun 	if (ret < 0)
4272*4882a593Smuzhiyun 		return ret;
4273*4882a593Smuzhiyun 
4274*4882a593Smuzhiyun 	wm_adsp_remove_padding(compr->raw_buf, nwords, WM_ADSP_DATA_WORD_SIZE);
4275*4882a593Smuzhiyun 
4276*4882a593Smuzhiyun 	/* update read index to account for words read */
4277*4882a593Smuzhiyun 	buf->read_index += nwords;
4278*4882a593Smuzhiyun 	if (buf->read_index == wm_adsp_buffer_size(buf))
4279*4882a593Smuzhiyun 		buf->read_index = 0;
4280*4882a593Smuzhiyun 
4281*4882a593Smuzhiyun 	ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
4282*4882a593Smuzhiyun 				   buf->read_index);
4283*4882a593Smuzhiyun 	if (ret < 0)
4284*4882a593Smuzhiyun 		return ret;
4285*4882a593Smuzhiyun 
4286*4882a593Smuzhiyun 	/* update avail to account for words read */
4287*4882a593Smuzhiyun 	buf->avail -= nwords;
4288*4882a593Smuzhiyun 
4289*4882a593Smuzhiyun 	return nwords;
4290*4882a593Smuzhiyun }
4291*4882a593Smuzhiyun 
wm_adsp_compr_read(struct wm_adsp_compr * compr,char __user * buf,size_t count)4292*4882a593Smuzhiyun static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
4293*4882a593Smuzhiyun 			      char __user *buf, size_t count)
4294*4882a593Smuzhiyun {
4295*4882a593Smuzhiyun 	struct wm_adsp *dsp = compr->dsp;
4296*4882a593Smuzhiyun 	int ntotal = 0;
4297*4882a593Smuzhiyun 	int nwords, nbytes;
4298*4882a593Smuzhiyun 
4299*4882a593Smuzhiyun 	compr_dbg(compr, "Requested read of %zu bytes\n", count);
4300*4882a593Smuzhiyun 
4301*4882a593Smuzhiyun 	if (dsp->fatal_error || !compr->buf || compr->buf->error) {
4302*4882a593Smuzhiyun 		snd_compr_stop_error(compr->stream, SNDRV_PCM_STATE_XRUN);
4303*4882a593Smuzhiyun 		return -EIO;
4304*4882a593Smuzhiyun 	}
4305*4882a593Smuzhiyun 
4306*4882a593Smuzhiyun 	count /= WM_ADSP_DATA_WORD_SIZE;
4307*4882a593Smuzhiyun 
4308*4882a593Smuzhiyun 	do {
4309*4882a593Smuzhiyun 		nwords = wm_adsp_buffer_capture_block(compr, count);
4310*4882a593Smuzhiyun 		if (nwords < 0) {
4311*4882a593Smuzhiyun 			compr_err(compr, "Failed to capture block: %d\n",
4312*4882a593Smuzhiyun 				  nwords);
4313*4882a593Smuzhiyun 			return nwords;
4314*4882a593Smuzhiyun 		}
4315*4882a593Smuzhiyun 
4316*4882a593Smuzhiyun 		nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
4317*4882a593Smuzhiyun 
4318*4882a593Smuzhiyun 		compr_dbg(compr, "Read %d bytes\n", nbytes);
4319*4882a593Smuzhiyun 
4320*4882a593Smuzhiyun 		if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
4321*4882a593Smuzhiyun 			compr_err(compr, "Failed to copy data to user: %d, %d\n",
4322*4882a593Smuzhiyun 				  ntotal, nbytes);
4323*4882a593Smuzhiyun 			return -EFAULT;
4324*4882a593Smuzhiyun 		}
4325*4882a593Smuzhiyun 
4326*4882a593Smuzhiyun 		count -= nwords;
4327*4882a593Smuzhiyun 		ntotal += nbytes;
4328*4882a593Smuzhiyun 	} while (nwords > 0 && count > 0);
4329*4882a593Smuzhiyun 
4330*4882a593Smuzhiyun 	compr->copied_total += ntotal;
4331*4882a593Smuzhiyun 
4332*4882a593Smuzhiyun 	return ntotal;
4333*4882a593Smuzhiyun }
4334*4882a593Smuzhiyun 
wm_adsp_compr_copy(struct snd_soc_component * component,struct snd_compr_stream * stream,char __user * buf,size_t count)4335*4882a593Smuzhiyun int wm_adsp_compr_copy(struct snd_soc_component *component,
4336*4882a593Smuzhiyun 		       struct snd_compr_stream *stream, char __user *buf,
4337*4882a593Smuzhiyun 		       size_t count)
4338*4882a593Smuzhiyun {
4339*4882a593Smuzhiyun 	struct wm_adsp_compr *compr = stream->runtime->private_data;
4340*4882a593Smuzhiyun 	struct wm_adsp *dsp = compr->dsp;
4341*4882a593Smuzhiyun 	int ret;
4342*4882a593Smuzhiyun 
4343*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4344*4882a593Smuzhiyun 
4345*4882a593Smuzhiyun 	if (stream->direction == SND_COMPRESS_CAPTURE)
4346*4882a593Smuzhiyun 		ret = wm_adsp_compr_read(compr, buf, count);
4347*4882a593Smuzhiyun 	else
4348*4882a593Smuzhiyun 		ret = -ENOTSUPP;
4349*4882a593Smuzhiyun 
4350*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4351*4882a593Smuzhiyun 
4352*4882a593Smuzhiyun 	return ret;
4353*4882a593Smuzhiyun }
4354*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
4355*4882a593Smuzhiyun 
wm_adsp_fatal_error(struct wm_adsp * dsp)4356*4882a593Smuzhiyun static void wm_adsp_fatal_error(struct wm_adsp *dsp)
4357*4882a593Smuzhiyun {
4358*4882a593Smuzhiyun 	struct wm_adsp_compr *compr;
4359*4882a593Smuzhiyun 
4360*4882a593Smuzhiyun 	dsp->fatal_error = true;
4361*4882a593Smuzhiyun 
4362*4882a593Smuzhiyun 	list_for_each_entry(compr, &dsp->compr_list, list) {
4363*4882a593Smuzhiyun 		if (compr->stream)
4364*4882a593Smuzhiyun 			snd_compr_fragment_elapsed(compr->stream);
4365*4882a593Smuzhiyun 	}
4366*4882a593Smuzhiyun }
4367*4882a593Smuzhiyun 
wm_adsp2_bus_error(int irq,void * data)4368*4882a593Smuzhiyun irqreturn_t wm_adsp2_bus_error(int irq, void *data)
4369*4882a593Smuzhiyun {
4370*4882a593Smuzhiyun 	struct wm_adsp *dsp = (struct wm_adsp *)data;
4371*4882a593Smuzhiyun 	unsigned int val;
4372*4882a593Smuzhiyun 	struct regmap *regmap = dsp->regmap;
4373*4882a593Smuzhiyun 	int ret = 0;
4374*4882a593Smuzhiyun 
4375*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4376*4882a593Smuzhiyun 
4377*4882a593Smuzhiyun 	ret = regmap_read(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL, &val);
4378*4882a593Smuzhiyun 	if (ret) {
4379*4882a593Smuzhiyun 		adsp_err(dsp,
4380*4882a593Smuzhiyun 			"Failed to read Region Lock Ctrl register: %d\n", ret);
4381*4882a593Smuzhiyun 		goto error;
4382*4882a593Smuzhiyun 	}
4383*4882a593Smuzhiyun 
4384*4882a593Smuzhiyun 	if (val & ADSP2_WDT_TIMEOUT_STS_MASK) {
4385*4882a593Smuzhiyun 		adsp_err(dsp, "watchdog timeout error\n");
4386*4882a593Smuzhiyun 		dsp->ops->stop_watchdog(dsp);
4387*4882a593Smuzhiyun 		wm_adsp_fatal_error(dsp);
4388*4882a593Smuzhiyun 	}
4389*4882a593Smuzhiyun 
4390*4882a593Smuzhiyun 	if (val & (ADSP2_ADDR_ERR_MASK | ADSP2_REGION_LOCK_ERR_MASK)) {
4391*4882a593Smuzhiyun 		if (val & ADSP2_ADDR_ERR_MASK)
4392*4882a593Smuzhiyun 			adsp_err(dsp, "bus error: address error\n");
4393*4882a593Smuzhiyun 		else
4394*4882a593Smuzhiyun 			adsp_err(dsp, "bus error: region lock error\n");
4395*4882a593Smuzhiyun 
4396*4882a593Smuzhiyun 		ret = regmap_read(regmap, dsp->base + ADSP2_BUS_ERR_ADDR, &val);
4397*4882a593Smuzhiyun 		if (ret) {
4398*4882a593Smuzhiyun 			adsp_err(dsp,
4399*4882a593Smuzhiyun 				 "Failed to read Bus Err Addr register: %d\n",
4400*4882a593Smuzhiyun 				 ret);
4401*4882a593Smuzhiyun 			goto error;
4402*4882a593Smuzhiyun 		}
4403*4882a593Smuzhiyun 
4404*4882a593Smuzhiyun 		adsp_err(dsp, "bus error address = 0x%x\n",
4405*4882a593Smuzhiyun 			 val & ADSP2_BUS_ERR_ADDR_MASK);
4406*4882a593Smuzhiyun 
4407*4882a593Smuzhiyun 		ret = regmap_read(regmap,
4408*4882a593Smuzhiyun 				  dsp->base + ADSP2_PMEM_ERR_ADDR_XMEM_ERR_ADDR,
4409*4882a593Smuzhiyun 				  &val);
4410*4882a593Smuzhiyun 		if (ret) {
4411*4882a593Smuzhiyun 			adsp_err(dsp,
4412*4882a593Smuzhiyun 				 "Failed to read Pmem Xmem Err Addr register: %d\n",
4413*4882a593Smuzhiyun 				 ret);
4414*4882a593Smuzhiyun 			goto error;
4415*4882a593Smuzhiyun 		}
4416*4882a593Smuzhiyun 
4417*4882a593Smuzhiyun 		adsp_err(dsp, "xmem error address = 0x%x\n",
4418*4882a593Smuzhiyun 			 val & ADSP2_XMEM_ERR_ADDR_MASK);
4419*4882a593Smuzhiyun 		adsp_err(dsp, "pmem error address = 0x%x\n",
4420*4882a593Smuzhiyun 			 (val & ADSP2_PMEM_ERR_ADDR_MASK) >>
4421*4882a593Smuzhiyun 			 ADSP2_PMEM_ERR_ADDR_SHIFT);
4422*4882a593Smuzhiyun 	}
4423*4882a593Smuzhiyun 
4424*4882a593Smuzhiyun 	regmap_update_bits(regmap, dsp->base + ADSP2_LOCK_REGION_CTRL,
4425*4882a593Smuzhiyun 			   ADSP2_CTRL_ERR_EINT, ADSP2_CTRL_ERR_EINT);
4426*4882a593Smuzhiyun 
4427*4882a593Smuzhiyun error:
4428*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4429*4882a593Smuzhiyun 
4430*4882a593Smuzhiyun 	return IRQ_HANDLED;
4431*4882a593Smuzhiyun }
4432*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_adsp2_bus_error);
4433*4882a593Smuzhiyun 
wm_halo_bus_error(int irq,void * data)4434*4882a593Smuzhiyun irqreturn_t wm_halo_bus_error(int irq, void *data)
4435*4882a593Smuzhiyun {
4436*4882a593Smuzhiyun 	struct wm_adsp *dsp = (struct wm_adsp *)data;
4437*4882a593Smuzhiyun 	struct regmap *regmap = dsp->regmap;
4438*4882a593Smuzhiyun 	unsigned int fault[6];
4439*4882a593Smuzhiyun 	struct reg_sequence clear[] = {
4440*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_XM_VIO_STATUS,     0x0 },
4441*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_YM_VIO_STATUS,     0x0 },
4442*4882a593Smuzhiyun 		{ dsp->base + HALO_MPU_PM_VIO_STATUS,     0x0 },
4443*4882a593Smuzhiyun 	};
4444*4882a593Smuzhiyun 	int ret;
4445*4882a593Smuzhiyun 
4446*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4447*4882a593Smuzhiyun 
4448*4882a593Smuzhiyun 	ret = regmap_read(regmap, dsp->base_sysinfo + HALO_AHBM_WINDOW_DEBUG_1,
4449*4882a593Smuzhiyun 			  fault);
4450*4882a593Smuzhiyun 	if (ret) {
4451*4882a593Smuzhiyun 		adsp_warn(dsp, "Failed to read AHB DEBUG_1: %d\n", ret);
4452*4882a593Smuzhiyun 		goto exit_unlock;
4453*4882a593Smuzhiyun 	}
4454*4882a593Smuzhiyun 
4455*4882a593Smuzhiyun 	adsp_warn(dsp, "AHB: STATUS: 0x%x ADDR: 0x%x\n",
4456*4882a593Smuzhiyun 		  *fault & HALO_AHBM_FLAGS_ERR_MASK,
4457*4882a593Smuzhiyun 		  (*fault & HALO_AHBM_CORE_ERR_ADDR_MASK) >>
4458*4882a593Smuzhiyun 		  HALO_AHBM_CORE_ERR_ADDR_SHIFT);
4459*4882a593Smuzhiyun 
4460*4882a593Smuzhiyun 	ret = regmap_read(regmap, dsp->base_sysinfo + HALO_AHBM_WINDOW_DEBUG_0,
4461*4882a593Smuzhiyun 			  fault);
4462*4882a593Smuzhiyun 	if (ret) {
4463*4882a593Smuzhiyun 		adsp_warn(dsp, "Failed to read AHB DEBUG_0: %d\n", ret);
4464*4882a593Smuzhiyun 		goto exit_unlock;
4465*4882a593Smuzhiyun 	}
4466*4882a593Smuzhiyun 
4467*4882a593Smuzhiyun 	adsp_warn(dsp, "AHB: SYS_ADDR: 0x%x\n", *fault);
4468*4882a593Smuzhiyun 
4469*4882a593Smuzhiyun 	ret = regmap_bulk_read(regmap, dsp->base + HALO_MPU_XM_VIO_ADDR,
4470*4882a593Smuzhiyun 			       fault, ARRAY_SIZE(fault));
4471*4882a593Smuzhiyun 	if (ret) {
4472*4882a593Smuzhiyun 		adsp_warn(dsp, "Failed to read MPU fault info: %d\n", ret);
4473*4882a593Smuzhiyun 		goto exit_unlock;
4474*4882a593Smuzhiyun 	}
4475*4882a593Smuzhiyun 
4476*4882a593Smuzhiyun 	adsp_warn(dsp, "XM: STATUS:0x%x ADDR:0x%x\n", fault[1], fault[0]);
4477*4882a593Smuzhiyun 	adsp_warn(dsp, "YM: STATUS:0x%x ADDR:0x%x\n", fault[3], fault[2]);
4478*4882a593Smuzhiyun 	adsp_warn(dsp, "PM: STATUS:0x%x ADDR:0x%x\n", fault[5], fault[4]);
4479*4882a593Smuzhiyun 
4480*4882a593Smuzhiyun 	ret = regmap_multi_reg_write(dsp->regmap, clear, ARRAY_SIZE(clear));
4481*4882a593Smuzhiyun 	if (ret)
4482*4882a593Smuzhiyun 		adsp_warn(dsp, "Failed to clear MPU status: %d\n", ret);
4483*4882a593Smuzhiyun 
4484*4882a593Smuzhiyun exit_unlock:
4485*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4486*4882a593Smuzhiyun 
4487*4882a593Smuzhiyun 	return IRQ_HANDLED;
4488*4882a593Smuzhiyun }
4489*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_halo_bus_error);
4490*4882a593Smuzhiyun 
wm_halo_wdt_expire(int irq,void * data)4491*4882a593Smuzhiyun irqreturn_t wm_halo_wdt_expire(int irq, void *data)
4492*4882a593Smuzhiyun {
4493*4882a593Smuzhiyun 	struct wm_adsp *dsp = data;
4494*4882a593Smuzhiyun 
4495*4882a593Smuzhiyun 	mutex_lock(&dsp->pwr_lock);
4496*4882a593Smuzhiyun 
4497*4882a593Smuzhiyun 	adsp_warn(dsp, "WDT Expiry Fault\n");
4498*4882a593Smuzhiyun 	dsp->ops->stop_watchdog(dsp);
4499*4882a593Smuzhiyun 	wm_adsp_fatal_error(dsp);
4500*4882a593Smuzhiyun 
4501*4882a593Smuzhiyun 	mutex_unlock(&dsp->pwr_lock);
4502*4882a593Smuzhiyun 
4503*4882a593Smuzhiyun 	return IRQ_HANDLED;
4504*4882a593Smuzhiyun }
4505*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(wm_halo_wdt_expire);
4506*4882a593Smuzhiyun 
4507*4882a593Smuzhiyun static struct wm_adsp_ops wm_adsp1_ops = {
4508*4882a593Smuzhiyun 	.validate_version = wm_adsp_validate_version,
4509*4882a593Smuzhiyun 	.parse_sizes = wm_adsp1_parse_sizes,
4510*4882a593Smuzhiyun 	.region_to_reg = wm_adsp_region_to_reg,
4511*4882a593Smuzhiyun };
4512*4882a593Smuzhiyun 
4513*4882a593Smuzhiyun static struct wm_adsp_ops wm_adsp2_ops[] = {
4514*4882a593Smuzhiyun 	{
4515*4882a593Smuzhiyun 		.sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr),
4516*4882a593Smuzhiyun 		.parse_sizes = wm_adsp2_parse_sizes,
4517*4882a593Smuzhiyun 		.validate_version = wm_adsp_validate_version,
4518*4882a593Smuzhiyun 		.setup_algs = wm_adsp2_setup_algs,
4519*4882a593Smuzhiyun 		.region_to_reg = wm_adsp_region_to_reg,
4520*4882a593Smuzhiyun 
4521*4882a593Smuzhiyun 		.show_fw_status = wm_adsp2_show_fw_status,
4522*4882a593Smuzhiyun 
4523*4882a593Smuzhiyun 		.enable_memory = wm_adsp2_enable_memory,
4524*4882a593Smuzhiyun 		.disable_memory = wm_adsp2_disable_memory,
4525*4882a593Smuzhiyun 
4526*4882a593Smuzhiyun 		.enable_core = wm_adsp2_enable_core,
4527*4882a593Smuzhiyun 		.disable_core = wm_adsp2_disable_core,
4528*4882a593Smuzhiyun 
4529*4882a593Smuzhiyun 		.start_core = wm_adsp2_start_core,
4530*4882a593Smuzhiyun 		.stop_core = wm_adsp2_stop_core,
4531*4882a593Smuzhiyun 
4532*4882a593Smuzhiyun 	},
4533*4882a593Smuzhiyun 	{
4534*4882a593Smuzhiyun 		.sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr),
4535*4882a593Smuzhiyun 		.parse_sizes = wm_adsp2_parse_sizes,
4536*4882a593Smuzhiyun 		.validate_version = wm_adsp_validate_version,
4537*4882a593Smuzhiyun 		.setup_algs = wm_adsp2_setup_algs,
4538*4882a593Smuzhiyun 		.region_to_reg = wm_adsp_region_to_reg,
4539*4882a593Smuzhiyun 
4540*4882a593Smuzhiyun 		.show_fw_status = wm_adsp2v2_show_fw_status,
4541*4882a593Smuzhiyun 
4542*4882a593Smuzhiyun 		.enable_memory = wm_adsp2_enable_memory,
4543*4882a593Smuzhiyun 		.disable_memory = wm_adsp2_disable_memory,
4544*4882a593Smuzhiyun 		.lock_memory = wm_adsp2_lock,
4545*4882a593Smuzhiyun 
4546*4882a593Smuzhiyun 		.enable_core = wm_adsp2v2_enable_core,
4547*4882a593Smuzhiyun 		.disable_core = wm_adsp2v2_disable_core,
4548*4882a593Smuzhiyun 
4549*4882a593Smuzhiyun 		.start_core = wm_adsp2_start_core,
4550*4882a593Smuzhiyun 		.stop_core = wm_adsp2_stop_core,
4551*4882a593Smuzhiyun 	},
4552*4882a593Smuzhiyun 	{
4553*4882a593Smuzhiyun 		.sys_config_size = sizeof(struct wm_adsp_system_config_xm_hdr),
4554*4882a593Smuzhiyun 		.parse_sizes = wm_adsp2_parse_sizes,
4555*4882a593Smuzhiyun 		.validate_version = wm_adsp_validate_version,
4556*4882a593Smuzhiyun 		.setup_algs = wm_adsp2_setup_algs,
4557*4882a593Smuzhiyun 		.region_to_reg = wm_adsp_region_to_reg,
4558*4882a593Smuzhiyun 
4559*4882a593Smuzhiyun 		.show_fw_status = wm_adsp2v2_show_fw_status,
4560*4882a593Smuzhiyun 		.stop_watchdog = wm_adsp_stop_watchdog,
4561*4882a593Smuzhiyun 
4562*4882a593Smuzhiyun 		.enable_memory = wm_adsp2_enable_memory,
4563*4882a593Smuzhiyun 		.disable_memory = wm_adsp2_disable_memory,
4564*4882a593Smuzhiyun 		.lock_memory = wm_adsp2_lock,
4565*4882a593Smuzhiyun 
4566*4882a593Smuzhiyun 		.enable_core = wm_adsp2v2_enable_core,
4567*4882a593Smuzhiyun 		.disable_core = wm_adsp2v2_disable_core,
4568*4882a593Smuzhiyun 
4569*4882a593Smuzhiyun 		.start_core = wm_adsp2_start_core,
4570*4882a593Smuzhiyun 		.stop_core = wm_adsp2_stop_core,
4571*4882a593Smuzhiyun 	},
4572*4882a593Smuzhiyun };
4573*4882a593Smuzhiyun 
4574*4882a593Smuzhiyun static struct wm_adsp_ops wm_halo_ops = {
4575*4882a593Smuzhiyun 	.sys_config_size = sizeof(struct wm_halo_system_config_xm_hdr),
4576*4882a593Smuzhiyun 	.parse_sizes = wm_adsp2_parse_sizes,
4577*4882a593Smuzhiyun 	.validate_version = wm_halo_validate_version,
4578*4882a593Smuzhiyun 	.setup_algs = wm_halo_setup_algs,
4579*4882a593Smuzhiyun 	.region_to_reg = wm_halo_region_to_reg,
4580*4882a593Smuzhiyun 
4581*4882a593Smuzhiyun 	.show_fw_status = wm_halo_show_fw_status,
4582*4882a593Smuzhiyun 	.stop_watchdog = wm_halo_stop_watchdog,
4583*4882a593Smuzhiyun 
4584*4882a593Smuzhiyun 	.lock_memory = wm_halo_configure_mpu,
4585*4882a593Smuzhiyun 
4586*4882a593Smuzhiyun 	.start_core = wm_halo_start_core,
4587*4882a593Smuzhiyun 	.stop_core = wm_halo_stop_core,
4588*4882a593Smuzhiyun };
4589*4882a593Smuzhiyun 
4590*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
4591